2 * sata_inic162x.c - Driver for Initio 162x SATA controllers
4 * Copyright 2006 SUSE Linux Products GmbH
5 * Copyright 2006 Tejun Heo <teheo@novell.com>
7 * This file is released under GPL v2.
9 * This controller is eccentric and easily locks up if something isn't
10 * right. Documentation is available at initio's website but it only
11 * documents registers (not programming model).
13 * This driver has interesting history. The first version was written
14 * from the documentation and a 2.4 IDE driver posted on a Taiwan
15 * company, which didn't use any IDMA features and couldn't handle
16 * LBA48. The resulting driver couldn't handle LBA48 devices either
17 * making it pretty useless.
19 * After a while, initio picked the driver up, renamed it to
20 * sata_initio162x, updated it to use IDMA for ATA DMA commands and
21 * posted it on their website. It only used ATA_PROT_DMA for IDMA and
22 * attaching both devices and issuing IDMA and !IDMA commands
23 * simultaneously broke it due to PIRQ masking interaction but it did
24 * show how to use the IDMA (ADMA + some initio specific twists)
27 * Then, I picked up their changes again and here's the usable driver
28 * which uses IDMA for everything. Everything works now including
29 * LBA48, CD/DVD burning, suspend/resume and hotplug. There are some
30 * issues tho. Result Tf is not resported properly, NCQ isn't
31 * supported yet and CD/DVD writing works with DMA assisted PIO
32 * protocol (which, for native SATA devices, shouldn't cause any
33 * noticeable difference).
35 * Anyways, so, here's finally a working driver for inic162x. Enjoy!
37 * initio: If you guys wanna improve the driver regarding result TF
38 * access and other stuff, please feel free to contact me. I'll be
42 #include <linux/kernel.h>
43 #include <linux/module.h>
44 #include <linux/pci.h>
45 #include <scsi/scsi_host.h>
46 #include <linux/libata.h>
47 #include <linux/blkdev.h>
48 #include <scsi/scsi_device.h>
50 #define DRV_NAME "sata_inic162x"
51 #define DRV_VERSION "0.4"
59 IDMA_CPB_TBL_SIZE
= 4 * 32,
61 INIC_DMA_BOUNDARY
= 0xffffff,
71 /* registers for ATA TF operation */
73 PORT_TF_FEATURE
= 0x01,
78 PORT_TF_DEVICE
= 0x06,
79 PORT_TF_COMMAND
= 0x07,
80 PORT_TF_ALT_STAT
= 0x08,
85 PORT_PRD_XFERLEN
= 0x10,
86 PORT_CPB_CPBLAR
= 0x18,
87 PORT_CPB_PTQFIFO
= 0x1c,
91 PORT_IDMA_STAT
= 0x16,
99 HCTL_LEDEN
= (1 << 3), /* enable LED operation */
100 HCTL_IRQOFF
= (1 << 8), /* global IRQ off */
101 HCTL_FTHD0
= (1 << 10), /* fifo threshold 0 */
102 HCTL_FTHD1
= (1 << 11), /* fifo threshold 1*/
103 HCTL_PWRDWN
= (1 << 12), /* power down PHYs */
104 HCTL_SOFTRST
= (1 << 13), /* global reset (no phy reset) */
105 HCTL_RPGSEL
= (1 << 15), /* register page select */
107 HCTL_KNOWN_BITS
= HCTL_IRQOFF
| HCTL_PWRDWN
| HCTL_SOFTRST
|
110 /* HOST_IRQ_(STAT|MASK) bits */
111 HIRQ_PORT0
= (1 << 0),
112 HIRQ_PORT1
= (1 << 1),
113 HIRQ_SOFT
= (1 << 14),
114 HIRQ_GLOBAL
= (1 << 15), /* STAT only */
116 /* PORT_IRQ_(STAT|MASK) bits */
117 PIRQ_OFFLINE
= (1 << 0), /* device unplugged */
118 PIRQ_ONLINE
= (1 << 1), /* device plugged */
119 PIRQ_COMPLETE
= (1 << 2), /* completion interrupt */
120 PIRQ_FATAL
= (1 << 3), /* fatal error */
121 PIRQ_ATA
= (1 << 4), /* ATA interrupt */
122 PIRQ_REPLY
= (1 << 5), /* reply FIFO not empty */
123 PIRQ_PENDING
= (1 << 7), /* port IRQ pending (STAT only) */
125 PIRQ_ERR
= PIRQ_OFFLINE
| PIRQ_ONLINE
| PIRQ_FATAL
,
126 PIRQ_MASK_DEFAULT
= PIRQ_REPLY
| PIRQ_ATA
,
127 PIRQ_MASK_FREEZE
= 0xff,
129 /* PORT_PRD_CTL bits */
130 PRD_CTL_START
= (1 << 0),
131 PRD_CTL_WR
= (1 << 3),
132 PRD_CTL_DMAEN
= (1 << 7), /* DMA enable */
134 /* PORT_IDMA_CTL bits */
135 IDMA_CTL_RST_ATA
= (1 << 2), /* hardreset ATA bus */
136 IDMA_CTL_RST_IDMA
= (1 << 5), /* reset IDMA machinary */
137 IDMA_CTL_GO
= (1 << 7), /* IDMA mode go */
138 IDMA_CTL_ATA_NIEN
= (1 << 8), /* ATA IRQ disable */
140 /* PORT_IDMA_STAT bits */
141 IDMA_STAT_PERR
= (1 << 0), /* PCI ERROR MODE */
142 IDMA_STAT_CPBERR
= (1 << 1), /* ADMA CPB error */
143 IDMA_STAT_LGCY
= (1 << 3), /* ADMA legacy */
144 IDMA_STAT_UIRQ
= (1 << 4), /* ADMA unsolicited irq */
145 IDMA_STAT_STPD
= (1 << 5), /* ADMA stopped */
146 IDMA_STAT_PSD
= (1 << 6), /* ADMA pause */
147 IDMA_STAT_DONE
= (1 << 7), /* ADMA done */
149 IDMA_STAT_ERR
= IDMA_STAT_PERR
| IDMA_STAT_CPBERR
,
151 /* CPB Control Flags*/
152 CPB_CTL_VALID
= (1 << 0), /* CPB valid */
153 CPB_CTL_QUEUED
= (1 << 1), /* queued command */
154 CPB_CTL_DATA
= (1 << 2), /* data, rsvd in datasheet */
155 CPB_CTL_IEN
= (1 << 3), /* PCI interrupt enable */
156 CPB_CTL_DEVDIR
= (1 << 4), /* device direction control */
158 /* CPB Response Flags */
159 CPB_RESP_DONE
= (1 << 0), /* ATA command complete */
160 CPB_RESP_REL
= (1 << 1), /* ATA release */
161 CPB_RESP_IGNORED
= (1 << 2), /* CPB ignored */
162 CPB_RESP_ATA_ERR
= (1 << 3), /* ATA command error */
163 CPB_RESP_SPURIOUS
= (1 << 4), /* ATA spurious interrupt error */
164 CPB_RESP_UNDERFLOW
= (1 << 5), /* APRD deficiency length error */
165 CPB_RESP_OVERFLOW
= (1 << 6), /* APRD exccess length error */
166 CPB_RESP_CPB_ERR
= (1 << 7), /* CPB error flag */
168 /* PRD Control Flags */
169 PRD_DRAIN
= (1 << 1), /* ignore data excess */
170 PRD_CDB
= (1 << 2), /* atapi packet command pointer */
171 PRD_DIRECT_INTR
= (1 << 3), /* direct interrupt */
172 PRD_DMA
= (1 << 4), /* data transfer method */
173 PRD_WRITE
= (1 << 5), /* data dir, rsvd in datasheet */
174 PRD_IOM
= (1 << 6), /* io/memory transfer */
175 PRD_END
= (1 << 7), /* APRD chain end */
178 /* Comman Parameter Block */
180 u8 resp_flags
; /* Response Flags */
181 u8 error
; /* ATA Error */
182 u8 status
; /* ATA Status */
183 u8 ctl_flags
; /* Control Flags */
184 __le32 len
; /* Total Transfer Length */
185 __le32 prd
; /* First PRD pointer */
188 u8 feature
; /* ATA Feature */
189 u8 hob_feature
; /* ATA Ex. Feature */
190 u8 device
; /* ATA Device/Head */
191 u8 mirctl
; /* Mirror Control */
192 u8 nsect
; /* ATA Sector Count */
193 u8 hob_nsect
; /* ATA Ex. Sector Count */
194 u8 lbal
; /* ATA Sector Number */
195 u8 hob_lbal
; /* ATA Ex. Sector Number */
196 u8 lbam
; /* ATA Cylinder Low */
197 u8 hob_lbam
; /* ATA Ex. Cylinder Low */
198 u8 lbah
; /* ATA Cylinder High */
199 u8 hob_lbah
; /* ATA Ex. Cylinder High */
200 u8 command
; /* ATA Command */
201 u8 ctl
; /* ATA Control */
202 u8 slave_error
; /* Slave ATA Error */
203 u8 slave_status
; /* Slave ATA Status */
207 /* Physical Region Descriptor */
209 __le32 mad
; /* Physical Memory Address */
210 __le16 len
; /* Transfer Length */
212 u8 flags
; /* Control Flags */
217 struct inic_prd prd
[LIBATA_MAX_PRD
+ 1]; /* + 1 for cdb */
218 u8 cdb
[ATAPI_CDB_LEN
];
221 struct inic_host_priv
{
222 void __iomem
*mmio_base
;
226 struct inic_port_priv
{
227 struct inic_pkt
*pkt
;
230 dma_addr_t cpb_tbl_dma
;
233 static struct scsi_host_template inic_sht
= {
234 ATA_BASE_SHT(DRV_NAME
),
235 .sg_tablesize
= LIBATA_MAX_PRD
, /* maybe it can be larger? */
236 .dma_boundary
= INIC_DMA_BOUNDARY
,
239 static const int scr_map
[] = {
245 static void __iomem
*inic_port_base(struct ata_port
*ap
)
247 struct inic_host_priv
*hpriv
= ap
->host
->private_data
;
249 return hpriv
->mmio_base
+ ap
->port_no
* PORT_SIZE
;
252 static void inic_reset_port(void __iomem
*port_base
)
254 void __iomem
*idma_ctl
= port_base
+ PORT_IDMA_CTL
;
256 /* stop IDMA engine */
257 readw(idma_ctl
); /* flush */
260 /* mask IRQ and assert reset */
261 writew(IDMA_CTL_RST_IDMA
, idma_ctl
);
262 readw(idma_ctl
); /* flush */
269 writeb(0xff, port_base
+ PORT_IRQ_STAT
);
272 static int inic_scr_read(struct ata_link
*link
, unsigned sc_reg
, u32
*val
)
274 void __iomem
*scr_addr
= inic_port_base(link
->ap
) + PORT_SCR
;
277 if (unlikely(sc_reg
>= ARRAY_SIZE(scr_map
)))
280 addr
= scr_addr
+ scr_map
[sc_reg
] * 4;
281 *val
= readl(scr_addr
+ scr_map
[sc_reg
] * 4);
283 /* this controller has stuck DIAG.N, ignore it */
284 if (sc_reg
== SCR_ERROR
)
285 *val
&= ~SERR_PHYRDY_CHG
;
289 static int inic_scr_write(struct ata_link
*link
, unsigned sc_reg
, u32 val
)
291 void __iomem
*scr_addr
= inic_port_base(link
->ap
) + PORT_SCR
;
293 if (unlikely(sc_reg
>= ARRAY_SIZE(scr_map
)))
296 writel(val
, scr_addr
+ scr_map
[sc_reg
] * 4);
300 static void inic_stop_idma(struct ata_port
*ap
)
302 void __iomem
*port_base
= inic_port_base(ap
);
304 readb(port_base
+ PORT_RPQ_FIFO
);
305 readb(port_base
+ PORT_RPQ_CNT
);
306 writew(0, port_base
+ PORT_IDMA_CTL
);
309 static void inic_host_err_intr(struct ata_port
*ap
, u8 irq_stat
, u16 idma_stat
)
311 struct ata_eh_info
*ehi
= &ap
->link
.eh_info
;
312 struct inic_port_priv
*pp
= ap
->private_data
;
313 struct inic_cpb
*cpb
= &pp
->pkt
->cpb
;
316 ata_ehi_clear_desc(ehi
);
317 ata_ehi_push_desc(ehi
, "irq_stat=0x%x idma_stat=0x%x",
318 irq_stat
, idma_stat
);
322 if (irq_stat
& (PIRQ_OFFLINE
| PIRQ_ONLINE
)) {
323 ata_ehi_push_desc(ehi
, "hotplug");
324 ata_ehi_hotplugged(ehi
);
328 if (idma_stat
& IDMA_STAT_PERR
) {
329 ata_ehi_push_desc(ehi
, "PCI error");
333 if (idma_stat
& IDMA_STAT_CPBERR
) {
334 ata_ehi_push_desc(ehi
, "CPB error");
336 if (cpb
->resp_flags
& CPB_RESP_IGNORED
) {
337 __ata_ehi_push_desc(ehi
, " ignored");
338 ehi
->err_mask
|= AC_ERR_INVALID
;
342 if (cpb
->resp_flags
& CPB_RESP_ATA_ERR
)
343 ehi
->err_mask
|= AC_ERR_DEV
;
345 if (cpb
->resp_flags
& CPB_RESP_SPURIOUS
) {
346 __ata_ehi_push_desc(ehi
, " spurious-intr");
347 ehi
->err_mask
|= AC_ERR_HSM
;
351 if (cpb
->resp_flags
&
352 (CPB_RESP_UNDERFLOW
| CPB_RESP_OVERFLOW
)) {
353 __ata_ehi_push_desc(ehi
, " data-over/underflow");
354 ehi
->err_mask
|= AC_ERR_HSM
;
365 static void inic_host_intr(struct ata_port
*ap
)
367 void __iomem
*port_base
= inic_port_base(ap
);
368 struct ata_queued_cmd
*qc
= ata_qc_from_tag(ap
, ap
->link
.active_tag
);
372 /* read and clear IRQ status */
373 irq_stat
= readb(port_base
+ PORT_IRQ_STAT
);
374 writeb(irq_stat
, port_base
+ PORT_IRQ_STAT
);
375 idma_stat
= readw(port_base
+ PORT_IDMA_STAT
);
377 if (unlikely((irq_stat
& PIRQ_ERR
) || (idma_stat
& IDMA_STAT_ERR
)))
378 inic_host_err_intr(ap
, irq_stat
, idma_stat
);
383 if (likely(idma_stat
& IDMA_STAT_DONE
)) {
386 /* Depending on circumstances, device error
387 * isn't reported by IDMA, check it explicitly.
389 if (unlikely(readb(port_base
+ PORT_TF_COMMAND
) &
391 qc
->err_mask
|= AC_ERR_DEV
;
398 ata_port_printk(ap
, KERN_WARNING
, "unhandled interrupt: "
399 "cmd=0x%x irq_stat=0x%x idma_stat=0x%x\n",
400 qc
? qc
->tf
.command
: 0xff, irq_stat
, idma_stat
);
403 static irqreturn_t
inic_interrupt(int irq
, void *dev_instance
)
405 struct ata_host
*host
= dev_instance
;
406 struct inic_host_priv
*hpriv
= host
->private_data
;
410 host_irq_stat
= readw(hpriv
->mmio_base
+ HOST_IRQ_STAT
);
412 if (unlikely(!(host_irq_stat
& HIRQ_GLOBAL
)))
415 spin_lock(&host
->lock
);
417 for (i
= 0; i
< NR_PORTS
; i
++) {
418 struct ata_port
*ap
= host
->ports
[i
];
420 if (!(host_irq_stat
& (HIRQ_PORT0
<< i
)))
423 if (likely(ap
&& !(ap
->flags
& ATA_FLAG_DISABLED
))) {
428 dev_printk(KERN_ERR
, host
->dev
, "interrupt "
429 "from disabled port %d (0x%x)\n",
434 spin_unlock(&host
->lock
);
437 return IRQ_RETVAL(handled
);
440 static int inic_check_atapi_dma(struct ata_queued_cmd
*qc
)
442 /* For some reason ATAPI_PROT_DMA doesn't work for some
443 * commands including writes and other misc ops. Use PIO
444 * protocol instead, which BTW is driven by the DMA engine
445 * anyway, so it shouldn't make much difference for native
448 if (atapi_cmd_type(qc
->cdb
[0]) == READ
)
453 static void inic_fill_sg(struct inic_prd
*prd
, struct ata_queued_cmd
*qc
)
455 struct scatterlist
*sg
;
459 if (qc
->tf
.flags
& ATA_TFLAG_WRITE
)
462 if (ata_is_dma(qc
->tf
.protocol
))
465 for_each_sg(qc
->sg
, sg
, qc
->n_elem
, si
) {
466 prd
->mad
= cpu_to_le32(sg_dma_address(sg
));
467 prd
->len
= cpu_to_le16(sg_dma_len(sg
));
473 prd
[-1].flags
|= PRD_END
;
476 static void inic_qc_prep(struct ata_queued_cmd
*qc
)
478 struct inic_port_priv
*pp
= qc
->ap
->private_data
;
479 struct inic_pkt
*pkt
= pp
->pkt
;
480 struct inic_cpb
*cpb
= &pkt
->cpb
;
481 struct inic_prd
*prd
= pkt
->prd
;
482 bool is_atapi
= ata_is_atapi(qc
->tf
.protocol
);
483 bool is_data
= ata_is_data(qc
->tf
.protocol
);
484 unsigned int cdb_len
= 0;
489 cdb_len
= qc
->dev
->cdb_len
;
491 /* prepare packet, based on initio driver */
492 memset(pkt
, 0, sizeof(struct inic_pkt
));
494 cpb
->ctl_flags
= CPB_CTL_VALID
| CPB_CTL_IEN
;
495 if (is_atapi
|| is_data
)
496 cpb
->ctl_flags
|= CPB_CTL_DATA
;
498 cpb
->len
= cpu_to_le32(qc
->nbytes
+ cdb_len
);
499 cpb
->prd
= cpu_to_le32(pp
->pkt_dma
+ offsetof(struct inic_pkt
, prd
));
501 cpb
->device
= qc
->tf
.device
;
502 cpb
->feature
= qc
->tf
.feature
;
503 cpb
->nsect
= qc
->tf
.nsect
;
504 cpb
->lbal
= qc
->tf
.lbal
;
505 cpb
->lbam
= qc
->tf
.lbam
;
506 cpb
->lbah
= qc
->tf
.lbah
;
508 if (qc
->tf
.flags
& ATA_TFLAG_LBA48
) {
509 cpb
->hob_feature
= qc
->tf
.hob_feature
;
510 cpb
->hob_nsect
= qc
->tf
.hob_nsect
;
511 cpb
->hob_lbal
= qc
->tf
.hob_lbal
;
512 cpb
->hob_lbam
= qc
->tf
.hob_lbam
;
513 cpb
->hob_lbah
= qc
->tf
.hob_lbah
;
516 cpb
->command
= qc
->tf
.command
;
517 /* don't load ctl - dunno why. it's like that in the initio driver */
519 /* setup PRD for CDB */
521 memcpy(pkt
->cdb
, qc
->cdb
, ATAPI_CDB_LEN
);
522 prd
->mad
= cpu_to_le32(pp
->pkt_dma
+
523 offsetof(struct inic_pkt
, cdb
));
524 prd
->len
= cpu_to_le16(cdb_len
);
525 prd
->flags
= PRD_CDB
| PRD_WRITE
;
527 prd
->flags
|= PRD_END
;
533 inic_fill_sg(prd
, qc
);
535 pp
->cpb_tbl
[0] = pp
->pkt_dma
;
538 static unsigned int inic_qc_issue(struct ata_queued_cmd
*qc
)
540 struct ata_port
*ap
= qc
->ap
;
541 void __iomem
*port_base
= inic_port_base(ap
);
543 /* fire up the ADMA engine */
544 writew(HCTL_FTHD0
| HCTL_LEDEN
, port_base
+ HOST_CTL
);
545 writew(IDMA_CTL_GO
, port_base
+ PORT_IDMA_CTL
);
546 writeb(0, port_base
+ PORT_CPB_PTQFIFO
);
551 static void inic_tf_read(struct ata_port
*ap
, struct ata_taskfile
*tf
)
553 void __iomem
*port_base
= inic_port_base(ap
);
555 tf
->feature
= readb(port_base
+ PORT_TF_FEATURE
);
556 tf
->nsect
= readb(port_base
+ PORT_TF_NSECT
);
557 tf
->lbal
= readb(port_base
+ PORT_TF_LBAL
);
558 tf
->lbam
= readb(port_base
+ PORT_TF_LBAM
);
559 tf
->lbah
= readb(port_base
+ PORT_TF_LBAH
);
560 tf
->device
= readb(port_base
+ PORT_TF_DEVICE
);
561 tf
->command
= readb(port_base
+ PORT_TF_COMMAND
);
564 static bool inic_qc_fill_rtf(struct ata_queued_cmd
*qc
)
566 struct ata_taskfile
*rtf
= &qc
->result_tf
;
567 struct ata_taskfile tf
;
569 /* FIXME: Except for status and error, result TF access
570 * doesn't work. I tried reading from BAR0/2, CPB and BAR5.
571 * None works regardless of which command interface is used.
572 * For now return true iff status indicates device error.
573 * This means that we're reporting bogus sector for RW
574 * failures. Eeekk....
576 inic_tf_read(qc
->ap
, &tf
);
578 if (!(tf
.command
& ATA_ERR
))
581 rtf
->command
= tf
.command
;
582 rtf
->feature
= tf
.feature
;
586 static void inic_freeze(struct ata_port
*ap
)
588 void __iomem
*port_base
= inic_port_base(ap
);
590 writeb(PIRQ_MASK_FREEZE
, port_base
+ PORT_IRQ_MASK
);
591 writeb(0xff, port_base
+ PORT_IRQ_STAT
);
594 static void inic_thaw(struct ata_port
*ap
)
596 void __iomem
*port_base
= inic_port_base(ap
);
598 writeb(0xff, port_base
+ PORT_IRQ_STAT
);
599 writeb(PIRQ_MASK_DEFAULT
, port_base
+ PORT_IRQ_MASK
);
602 static int inic_check_ready(struct ata_link
*link
)
604 void __iomem
*port_base
= inic_port_base(link
->ap
);
606 return ata_check_ready(readb(port_base
+ PORT_TF_COMMAND
));
610 * SRST and SControl hardreset don't give valid signature on this
611 * controller. Only controller specific hardreset mechanism works.
613 static int inic_hardreset(struct ata_link
*link
, unsigned int *class,
614 unsigned long deadline
)
616 struct ata_port
*ap
= link
->ap
;
617 void __iomem
*port_base
= inic_port_base(ap
);
618 void __iomem
*idma_ctl
= port_base
+ PORT_IDMA_CTL
;
619 const unsigned long *timing
= sata_ehc_deb_timing(&link
->eh_context
);
622 /* hammer it into sane state */
623 inic_reset_port(port_base
);
625 writew(IDMA_CTL_RST_ATA
, idma_ctl
);
626 readw(idma_ctl
); /* flush */
630 rc
= sata_link_resume(link
, timing
, deadline
);
632 ata_link_printk(link
, KERN_WARNING
, "failed to resume "
633 "link after reset (errno=%d)\n", rc
);
637 *class = ATA_DEV_NONE
;
638 if (ata_link_online(link
)) {
639 struct ata_taskfile tf
;
641 /* wait for link to become ready */
642 rc
= ata_wait_after_reset(link
, deadline
, inic_check_ready
);
643 /* link occupied, -ENODEV too is an error */
645 ata_link_printk(link
, KERN_WARNING
, "device not ready "
646 "after hardreset (errno=%d)\n", rc
);
650 inic_tf_read(ap
, &tf
);
651 *class = ata_dev_classify(&tf
);
657 static void inic_error_handler(struct ata_port
*ap
)
659 void __iomem
*port_base
= inic_port_base(ap
);
661 inic_reset_port(port_base
);
662 ata_std_error_handler(ap
);
665 static void inic_post_internal_cmd(struct ata_queued_cmd
*qc
)
667 /* make DMA engine forget about the failed command */
668 if (qc
->flags
& ATA_QCFLAG_FAILED
)
669 inic_reset_port(inic_port_base(qc
->ap
));
672 static void init_port(struct ata_port
*ap
)
674 void __iomem
*port_base
= inic_port_base(ap
);
675 struct inic_port_priv
*pp
= ap
->private_data
;
677 /* clear packet and CPB table */
678 memset(pp
->pkt
, 0, sizeof(struct inic_pkt
));
679 memset(pp
->cpb_tbl
, 0, IDMA_CPB_TBL_SIZE
);
681 /* setup PRD and CPB lookup table addresses */
682 writel(ap
->prd_dma
, port_base
+ PORT_PRD_ADDR
);
683 writel(pp
->cpb_tbl_dma
, port_base
+ PORT_CPB_CPBLAR
);
686 static int inic_port_resume(struct ata_port
*ap
)
692 static int inic_port_start(struct ata_port
*ap
)
694 struct device
*dev
= ap
->host
->dev
;
695 struct inic_port_priv
*pp
;
698 /* alloc and initialize private data */
699 pp
= devm_kzalloc(dev
, sizeof(*pp
), GFP_KERNEL
);
702 ap
->private_data
= pp
;
704 /* Alloc resources */
705 rc
= ata_port_start(ap
);
709 pp
->pkt
= dmam_alloc_coherent(dev
, sizeof(struct inic_pkt
),
710 &pp
->pkt_dma
, GFP_KERNEL
);
714 pp
->cpb_tbl
= dmam_alloc_coherent(dev
, IDMA_CPB_TBL_SIZE
,
715 &pp
->cpb_tbl_dma
, GFP_KERNEL
);
724 static struct ata_port_operations inic_port_ops
= {
725 .inherits
= &sata_port_ops
,
727 .check_atapi_dma
= inic_check_atapi_dma
,
728 .qc_prep
= inic_qc_prep
,
729 .qc_issue
= inic_qc_issue
,
730 .qc_fill_rtf
= inic_qc_fill_rtf
,
732 .freeze
= inic_freeze
,
734 .hardreset
= inic_hardreset
,
735 .error_handler
= inic_error_handler
,
736 .post_internal_cmd
= inic_post_internal_cmd
,
738 .scr_read
= inic_scr_read
,
739 .scr_write
= inic_scr_write
,
741 .port_resume
= inic_port_resume
,
742 .port_start
= inic_port_start
,
745 static struct ata_port_info inic_port_info
= {
746 .flags
= ATA_FLAG_SATA
| ATA_FLAG_PIO_DMA
,
747 .pio_mask
= ATA_PIO4
,
748 .mwdma_mask
= ATA_MWDMA2
,
749 .udma_mask
= ATA_UDMA6
,
750 .port_ops
= &inic_port_ops
753 static int init_controller(void __iomem
*mmio_base
, u16 hctl
)
758 hctl
&= ~HCTL_KNOWN_BITS
;
760 /* Soft reset whole controller. Spec says reset duration is 3
761 * PCI clocks, be generous and give it 10ms.
763 writew(hctl
| HCTL_SOFTRST
, mmio_base
+ HOST_CTL
);
764 readw(mmio_base
+ HOST_CTL
); /* flush */
766 for (i
= 0; i
< 10; i
++) {
768 val
= readw(mmio_base
+ HOST_CTL
);
769 if (!(val
& HCTL_SOFTRST
))
773 if (val
& HCTL_SOFTRST
)
776 /* mask all interrupts and reset ports */
777 for (i
= 0; i
< NR_PORTS
; i
++) {
778 void __iomem
*port_base
= mmio_base
+ i
* PORT_SIZE
;
780 writeb(0xff, port_base
+ PORT_IRQ_MASK
);
781 inic_reset_port(port_base
);
784 /* port IRQ is masked now, unmask global IRQ */
785 writew(hctl
& ~HCTL_IRQOFF
, mmio_base
+ HOST_CTL
);
786 val
= readw(mmio_base
+ HOST_IRQ_MASK
);
787 val
&= ~(HIRQ_PORT0
| HIRQ_PORT1
);
788 writew(val
, mmio_base
+ HOST_IRQ_MASK
);
794 static int inic_pci_device_resume(struct pci_dev
*pdev
)
796 struct ata_host
*host
= dev_get_drvdata(&pdev
->dev
);
797 struct inic_host_priv
*hpriv
= host
->private_data
;
800 rc
= ata_pci_device_do_resume(pdev
);
804 if (pdev
->dev
.power
.power_state
.event
== PM_EVENT_SUSPEND
) {
805 rc
= init_controller(hpriv
->mmio_base
, hpriv
->cached_hctl
);
810 ata_host_resume(host
);
816 static int inic_init_one(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
818 static int printed_version
;
819 const struct ata_port_info
*ppi
[] = { &inic_port_info
, NULL
};
820 struct ata_host
*host
;
821 struct inic_host_priv
*hpriv
;
822 void __iomem
* const *iomap
;
826 if (!printed_version
++)
827 dev_printk(KERN_DEBUG
, &pdev
->dev
, "version " DRV_VERSION
"\n");
830 host
= ata_host_alloc_pinfo(&pdev
->dev
, ppi
, NR_PORTS
);
831 hpriv
= devm_kzalloc(&pdev
->dev
, sizeof(*hpriv
), GFP_KERNEL
);
835 host
->private_data
= hpriv
;
837 /* Acquire resources and fill host. Note that PCI and cardbus
838 * use different BARs.
840 rc
= pcim_enable_device(pdev
);
844 if (pci_resource_flags(pdev
, MMIO_BAR_PCI
) & IORESOURCE_MEM
)
845 mmio_bar
= MMIO_BAR_PCI
;
847 mmio_bar
= MMIO_BAR_CARDBUS
;
849 rc
= pcim_iomap_regions(pdev
, 1 << mmio_bar
, DRV_NAME
);
852 host
->iomap
= iomap
= pcim_iomap_table(pdev
);
853 hpriv
->mmio_base
= iomap
[mmio_bar
];
854 hpriv
->cached_hctl
= readw(hpriv
->mmio_base
+ HOST_CTL
);
856 for (i
= 0; i
< NR_PORTS
; i
++) {
857 struct ata_port
*ap
= host
->ports
[i
];
859 ata_port_pbar_desc(ap
, mmio_bar
, -1, "mmio");
860 ata_port_pbar_desc(ap
, mmio_bar
, i
* PORT_SIZE
, "port");
863 /* Set dma_mask. This devices doesn't support 64bit addressing. */
864 rc
= pci_set_dma_mask(pdev
, DMA_BIT_MASK(32));
866 dev_printk(KERN_ERR
, &pdev
->dev
,
867 "32-bit DMA enable failed\n");
871 rc
= pci_set_consistent_dma_mask(pdev
, DMA_BIT_MASK(32));
873 dev_printk(KERN_ERR
, &pdev
->dev
,
874 "32-bit consistent DMA enable failed\n");
879 * This controller is braindamaged. dma_boundary is 0xffff
880 * like others but it will lock up the whole machine HARD if
881 * 65536 byte PRD entry is fed. Reduce maximum segment size.
883 rc
= pci_set_dma_max_seg_size(pdev
, 65536 - 512);
885 dev_printk(KERN_ERR
, &pdev
->dev
,
886 "failed to set the maximum segment size.\n");
890 rc
= init_controller(hpriv
->mmio_base
, hpriv
->cached_hctl
);
892 dev_printk(KERN_ERR
, &pdev
->dev
,
893 "failed to initialize controller\n");
897 pci_set_master(pdev
);
898 return ata_host_activate(host
, pdev
->irq
, inic_interrupt
, IRQF_SHARED
,
902 static const struct pci_device_id inic_pci_tbl
[] = {
903 { PCI_VDEVICE(INIT
, 0x1622), },
907 static struct pci_driver inic_pci_driver
= {
909 .id_table
= inic_pci_tbl
,
911 .suspend
= ata_pci_device_suspend
,
912 .resume
= inic_pci_device_resume
,
914 .probe
= inic_init_one
,
915 .remove
= ata_pci_remove_one
,
918 static int __init
inic_init(void)
920 return pci_register_driver(&inic_pci_driver
);
923 static void __exit
inic_exit(void)
925 pci_unregister_driver(&inic_pci_driver
);
928 MODULE_AUTHOR("Tejun Heo");
929 MODULE_DESCRIPTION("low-level driver for Initio 162x SATA");
930 MODULE_LICENSE("GPL v2");
931 MODULE_DEVICE_TABLE(pci
, inic_pci_tbl
);
932 MODULE_VERSION(DRV_VERSION
);
934 module_init(inic_init
);
935 module_exit(inic_exit
);