2 * Copyright (C) 2005 - 2011 Emulex
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
10 * Contact Information:
11 * linux-drivers@emulex.com
15 * Costa Mesa, CA 92626
19 * The driver sends configuration and managements command requests to the
20 * firmware in the BE. These requests are communicated to the processor
21 * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
22 * WRB inside a MAILBOX.
23 * The commands are serviced by the ARM processor in the BladeEngine's MPU.
32 #define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
33 #define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
34 #define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
36 u32 embedded
; /* dword 0 */
37 u32 payload_length
; /* dword 1 */
38 u32 tag0
; /* dword 2 */
39 u32 tag1
; /* dword 3 */
40 u32 rsvd
; /* dword 4 */
42 u8 embedded_payload
[236]; /* used by embedded cmds */
43 struct be_sge sgl
[19]; /* used by non-embedded cmds */
47 #define CQE_FLAGS_VALID_MASK (1 << 31)
48 #define CQE_FLAGS_ASYNC_MASK (1 << 30)
49 #define CQE_FLAGS_COMPLETED_MASK (1 << 28)
50 #define CQE_FLAGS_CONSUMED_MASK (1 << 27)
52 /* Completion Status */
54 MCC_STATUS_SUCCESS
= 0,
55 MCC_STATUS_FAILED
= 1,
56 MCC_STATUS_ILLEGAL_REQUEST
= 2,
57 MCC_STATUS_ILLEGAL_FIELD
= 3,
58 MCC_STATUS_INSUFFICIENT_BUFFER
= 4,
59 MCC_STATUS_UNAUTHORIZED_REQUEST
= 5,
60 MCC_STATUS_NOT_SUPPORTED
= 66
63 #define CQE_STATUS_COMPL_MASK 0xFFFF
64 #define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
65 #define CQE_STATUS_EXTD_MASK 0xFFFF
66 #define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
69 u32 status
; /* dword 0 */
70 u32 tag0
; /* dword 1 */
71 u32 tag1
; /* dword 2 */
72 u32 flags
; /* dword 3 */
75 /* When the async bit of mcc_compl is set, the last 4 bytes of
76 * mcc_compl is interpreted as follows:
78 #define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
79 #define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
80 #define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
81 #define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
82 #define ASYNC_EVENT_CODE_LINK_STATE 0x1
83 #define ASYNC_EVENT_CODE_GRP_5 0x5
84 #define ASYNC_EVENT_QOS_SPEED 0x1
85 #define ASYNC_EVENT_COS_PRIORITY 0x2
86 #define ASYNC_EVENT_PVID_STATE 0x3
87 struct be_async_event_trailer
{
92 ASYNC_EVENT_LINK_DOWN
= 0x0,
93 ASYNC_EVENT_LINK_UP
= 0x1
96 /* When the event code of an async trailer is link-state, the mcc_compl
97 * must be interpreted as follows
99 struct be_async_event_link_state
{
106 struct be_async_event_trailer trailer
;
109 /* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
110 * the mcc_compl must be interpreted as follows
112 struct be_async_event_grp5_qos_link_speed
{
117 struct be_async_event_trailer trailer
;
120 /* When the event code of an async trailer is GRP5 and event type is
121 * CoS-Priority, the mcc_compl must be interpreted as follows
123 struct be_async_event_grp5_cos_priority
{
125 u8 available_priority_bmap
;
126 u8 reco_default_priority
;
130 struct be_async_event_trailer trailer
;
133 /* When the event code of an async trailer is GRP5 and event type is
134 * PVID state, the mcc_compl must be interpreted as follows
136 struct be_async_event_grp5_pvid_state
{
142 struct be_async_event_trailer trailer
;
145 struct be_mcc_mailbox
{
146 struct be_mcc_wrb wrb
;
147 struct be_mcc_compl
compl;
150 #define CMD_SUBSYSTEM_COMMON 0x1
151 #define CMD_SUBSYSTEM_ETH 0x3
152 #define CMD_SUBSYSTEM_LOWLEVEL 0xb
154 #define OPCODE_COMMON_NTWK_MAC_QUERY 1
155 #define OPCODE_COMMON_NTWK_MAC_SET 2
156 #define OPCODE_COMMON_NTWK_MULTICAST_SET 3
157 #define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
158 #define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
159 #define OPCODE_COMMON_READ_FLASHROM 6
160 #define OPCODE_COMMON_WRITE_FLASHROM 7
161 #define OPCODE_COMMON_CQ_CREATE 12
162 #define OPCODE_COMMON_EQ_CREATE 13
163 #define OPCODE_COMMON_MCC_CREATE 21
164 #define OPCODE_COMMON_SET_QOS 28
165 #define OPCODE_COMMON_MCC_CREATE_EXT 90
166 #define OPCODE_COMMON_SEEPROM_READ 30
167 #define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
168 #define OPCODE_COMMON_NTWK_RX_FILTER 34
169 #define OPCODE_COMMON_GET_FW_VERSION 35
170 #define OPCODE_COMMON_SET_FLOW_CONTROL 36
171 #define OPCODE_COMMON_GET_FLOW_CONTROL 37
172 #define OPCODE_COMMON_SET_FRAME_SIZE 39
173 #define OPCODE_COMMON_MODIFY_EQ_DELAY 41
174 #define OPCODE_COMMON_FIRMWARE_CONFIG 42
175 #define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
176 #define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
177 #define OPCODE_COMMON_MCC_DESTROY 53
178 #define OPCODE_COMMON_CQ_DESTROY 54
179 #define OPCODE_COMMON_EQ_DESTROY 55
180 #define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
181 #define OPCODE_COMMON_NTWK_PMAC_ADD 59
182 #define OPCODE_COMMON_NTWK_PMAC_DEL 60
183 #define OPCODE_COMMON_FUNCTION_RESET 61
184 #define OPCODE_COMMON_MANAGE_FAT 68
185 #define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
186 #define OPCODE_COMMON_GET_BEACON_STATE 70
187 #define OPCODE_COMMON_READ_TRANSRECV_DATA 73
188 #define OPCODE_COMMON_GET_PHY_DETAILS 102
189 #define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
190 #define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
191 #define OPCODE_COMMON_WRITE_OBJECT 172
193 #define OPCODE_ETH_RSS_CONFIG 1
194 #define OPCODE_ETH_ACPI_CONFIG 2
195 #define OPCODE_ETH_PROMISCUOUS 3
196 #define OPCODE_ETH_GET_STATISTICS 4
197 #define OPCODE_ETH_TX_CREATE 7
198 #define OPCODE_ETH_RX_CREATE 8
199 #define OPCODE_ETH_TX_DESTROY 9
200 #define OPCODE_ETH_RX_DESTROY 10
201 #define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
202 #define OPCODE_ETH_GET_PPORT_STATS 18
204 #define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
205 #define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
206 #define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
208 struct be_cmd_req_hdr
{
209 u8 opcode
; /* dword 0 */
210 u8 subsystem
; /* dword 0 */
211 u8 port_number
; /* dword 0 */
212 u8 domain
; /* dword 0 */
213 u32 timeout
; /* dword 1 */
214 u32 request_length
; /* dword 2 */
215 u8 version
; /* dword 3 */
216 u8 rsvd
[3]; /* dword 3 */
219 #define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
220 #define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
221 struct be_cmd_resp_hdr
{
222 u32 info
; /* dword 0 */
223 u32 status
; /* dword 1 */
224 u32 response_length
; /* dword 2 */
225 u32 actual_resp_len
; /* dword 3 */
233 /**************************
234 * BE Command definitions *
235 **************************/
237 /* Pseudo amap definition in which each bit of the actual structure is defined
238 * as a byte: used to calculate offset/shift/mask of each field */
239 struct amap_eq_context
{
240 u8 cidx
[13]; /* dword 0*/
241 u8 rsvd0
[3]; /* dword 0*/
242 u8 epidx
[13]; /* dword 0*/
243 u8 valid
; /* dword 0*/
244 u8 rsvd1
; /* dword 0*/
245 u8 size
; /* dword 0*/
246 u8 pidx
[13]; /* dword 1*/
247 u8 rsvd2
[3]; /* dword 1*/
248 u8 pd
[10]; /* dword 1*/
249 u8 count
[3]; /* dword 1*/
250 u8 solevent
; /* dword 1*/
251 u8 stalled
; /* dword 1*/
252 u8 armed
; /* dword 1*/
253 u8 rsvd3
[4]; /* dword 2*/
254 u8 func
[8]; /* dword 2*/
255 u8 rsvd4
; /* dword 2*/
256 u8 delaymult
[10]; /* dword 2*/
257 u8 rsvd5
[2]; /* dword 2*/
258 u8 phase
[2]; /* dword 2*/
259 u8 nodelay
; /* dword 2*/
260 u8 rsvd6
[4]; /* dword 2*/
261 u8 rsvd7
[32]; /* dword 3*/
264 struct be_cmd_req_eq_create
{
265 struct be_cmd_req_hdr hdr
;
266 u16 num_pages
; /* sword */
267 u16 rsvd0
; /* sword */
268 u8 context
[sizeof(struct amap_eq_context
) / 8];
269 struct phys_addr pages
[8];
272 struct be_cmd_resp_eq_create
{
273 struct be_cmd_resp_hdr resp_hdr
;
274 u16 eq_id
; /* sword */
275 u16 rsvd0
; /* sword */
278 /******************** Mac query ***************************/
280 MAC_ADDRESS_TYPE_STORAGE
= 0x0,
281 MAC_ADDRESS_TYPE_NETWORK
= 0x1,
282 MAC_ADDRESS_TYPE_PD
= 0x2,
283 MAC_ADDRESS_TYPE_MANAGEMENT
= 0x3
291 struct be_cmd_req_mac_query
{
292 struct be_cmd_req_hdr hdr
;
298 struct be_cmd_resp_mac_query
{
299 struct be_cmd_resp_hdr hdr
;
303 /******************** PMac Add ***************************/
304 struct be_cmd_req_pmac_add
{
305 struct be_cmd_req_hdr hdr
;
307 u8 mac_address
[ETH_ALEN
];
311 struct be_cmd_resp_pmac_add
{
312 struct be_cmd_resp_hdr hdr
;
316 /******************** PMac Del ***************************/
317 struct be_cmd_req_pmac_del
{
318 struct be_cmd_req_hdr hdr
;
323 /******************** Create CQ ***************************/
324 /* Pseudo amap definition in which each bit of the actual structure is defined
325 * as a byte: used to calculate offset/shift/mask of each field */
326 struct amap_cq_context_be
{
327 u8 cidx
[11]; /* dword 0*/
328 u8 rsvd0
; /* dword 0*/
329 u8 coalescwm
[2]; /* dword 0*/
330 u8 nodelay
; /* dword 0*/
331 u8 epidx
[11]; /* dword 0*/
332 u8 rsvd1
; /* dword 0*/
333 u8 count
[2]; /* dword 0*/
334 u8 valid
; /* dword 0*/
335 u8 solevent
; /* dword 0*/
336 u8 eventable
; /* dword 0*/
337 u8 pidx
[11]; /* dword 1*/
338 u8 rsvd2
; /* dword 1*/
339 u8 pd
[10]; /* dword 1*/
340 u8 eqid
[8]; /* dword 1*/
341 u8 stalled
; /* dword 1*/
342 u8 armed
; /* dword 1*/
343 u8 rsvd3
[4]; /* dword 2*/
344 u8 func
[8]; /* dword 2*/
345 u8 rsvd4
[20]; /* dword 2*/
346 u8 rsvd5
[32]; /* dword 3*/
349 struct amap_cq_context_lancer
{
350 u8 rsvd0
[12]; /* dword 0*/
351 u8 coalescwm
[2]; /* dword 0*/
352 u8 nodelay
; /* dword 0*/
353 u8 rsvd1
[12]; /* dword 0*/
354 u8 count
[2]; /* dword 0*/
355 u8 valid
; /* dword 0*/
356 u8 rsvd2
; /* dword 0*/
357 u8 eventable
; /* dword 0*/
358 u8 eqid
[16]; /* dword 1*/
359 u8 rsvd3
[15]; /* dword 1*/
360 u8 armed
; /* dword 1*/
361 u8 rsvd4
[32]; /* dword 2*/
362 u8 rsvd5
[32]; /* dword 3*/
365 struct be_cmd_req_cq_create
{
366 struct be_cmd_req_hdr hdr
;
370 u8 context
[sizeof(struct amap_cq_context_be
) / 8];
371 struct phys_addr pages
[8];
375 struct be_cmd_resp_cq_create
{
376 struct be_cmd_resp_hdr hdr
;
381 struct be_cmd_req_get_fat
{
382 struct be_cmd_req_hdr hdr
;
386 u32 data_buffer_size
;
390 struct be_cmd_resp_get_fat
{
391 struct be_cmd_resp_hdr hdr
;
399 /******************** Create MCCQ ***************************/
400 /* Pseudo amap definition in which each bit of the actual structure is defined
401 * as a byte: used to calculate offset/shift/mask of each field */
402 struct amap_mcc_context_be
{
417 struct amap_mcc_context_lancer
{
423 u8 async_cq_valid
[1];
428 struct be_cmd_req_mcc_create
{
429 struct be_cmd_req_hdr hdr
;
432 u8 context
[sizeof(struct amap_mcc_context_be
) / 8];
433 struct phys_addr pages
[8];
436 struct be_cmd_req_mcc_ext_create
{
437 struct be_cmd_req_hdr hdr
;
440 u32 async_event_bitmap
[1];
441 u8 context
[sizeof(struct amap_mcc_context_be
) / 8];
442 struct phys_addr pages
[8];
445 struct be_cmd_resp_mcc_create
{
446 struct be_cmd_resp_hdr hdr
;
451 /******************** Create TxQ ***************************/
452 #define BE_ETH_TX_RING_TYPE_STANDARD 2
453 #define BE_ULP1_NUM 1
455 /* Pseudo amap definition in which each bit of the actual structure is defined
456 * as a byte: used to calculate offset/shift/mask of each field */
457 struct amap_tx_context
{
458 u8 if_id
[16]; /* dword 0 */
459 u8 tx_ring_size
[4]; /* dword 0 */
460 u8 rsvd1
[26]; /* dword 0 */
461 u8 pci_func_id
[8]; /* dword 1 */
462 u8 rsvd2
[9]; /* dword 1 */
463 u8 ctx_valid
; /* dword 1 */
464 u8 cq_id_send
[16]; /* dword 2 */
465 u8 rsvd3
[16]; /* dword 2 */
466 u8 rsvd4
[32]; /* dword 3 */
467 u8 rsvd5
[32]; /* dword 4 */
468 u8 rsvd6
[32]; /* dword 5 */
469 u8 rsvd7
[32]; /* dword 6 */
470 u8 rsvd8
[32]; /* dword 7 */
471 u8 rsvd9
[32]; /* dword 8 */
472 u8 rsvd10
[32]; /* dword 9 */
473 u8 rsvd11
[32]; /* dword 10 */
474 u8 rsvd12
[32]; /* dword 11 */
475 u8 rsvd13
[32]; /* dword 12 */
476 u8 rsvd14
[32]; /* dword 13 */
477 u8 rsvd15
[32]; /* dword 14 */
478 u8 rsvd16
[32]; /* dword 15 */
481 struct be_cmd_req_eth_tx_create
{
482 struct be_cmd_req_hdr hdr
;
487 u8 context
[sizeof(struct amap_tx_context
) / 8];
488 struct phys_addr pages
[8];
491 struct be_cmd_resp_eth_tx_create
{
492 struct be_cmd_resp_hdr hdr
;
497 /******************** Create RxQ ***************************/
498 struct be_cmd_req_eth_rx_create
{
499 struct be_cmd_req_hdr hdr
;
503 struct phys_addr pages
[2];
510 struct be_cmd_resp_eth_rx_create
{
511 struct be_cmd_resp_hdr hdr
;
517 /******************** Q Destroy ***************************/
518 /* Type of Queue to be destroyed */
527 struct be_cmd_req_q_destroy
{
528 struct be_cmd_req_hdr hdr
;
530 u16 bypass_flush
; /* valid only for rx q destroy */
533 /************ I/f Create (it's actually I/f Config Create)**********/
535 /* Capability flags for the i/f */
537 BE_IF_FLAGS_RSS
= 0x4,
538 BE_IF_FLAGS_PROMISCUOUS
= 0x8,
539 BE_IF_FLAGS_BROADCAST
= 0x10,
540 BE_IF_FLAGS_UNTAGGED
= 0x20,
541 BE_IF_FLAGS_ULP
= 0x40,
542 BE_IF_FLAGS_VLAN_PROMISCUOUS
= 0x80,
543 BE_IF_FLAGS_VLAN
= 0x100,
544 BE_IF_FLAGS_MCAST_PROMISCUOUS
= 0x200,
545 BE_IF_FLAGS_PASS_L2_ERRORS
= 0x400,
546 BE_IF_FLAGS_PASS_L3L4_ERRORS
= 0x800,
547 BE_IF_FLAGS_MULTICAST
= 0x1000
550 /* An RX interface is an object with one or more MAC addresses and
551 * filtering capabilities. */
552 struct be_cmd_req_if_create
{
553 struct be_cmd_req_hdr hdr
;
554 u32 version
; /* ignore currently */
555 u32 capability_flags
;
557 u8 mac_addr
[ETH_ALEN
];
559 u8 pmac_invalid
; /* if set, don't attach the mac addr to the i/f */
560 u32 vlan_tag
; /* not used currently */
563 struct be_cmd_resp_if_create
{
564 struct be_cmd_resp_hdr hdr
;
569 /****** I/f Destroy(it's actually I/f Config Destroy )**********/
570 struct be_cmd_req_if_destroy
{
571 struct be_cmd_req_hdr hdr
;
575 /*************** HW Stats Get **********************************/
576 struct be_port_rxf_stats_v0
{
577 u32 rx_bytes_lsd
; /* dword 0*/
578 u32 rx_bytes_msd
; /* dword 1*/
579 u32 rx_total_frames
; /* dword 2*/
580 u32 rx_unicast_frames
; /* dword 3*/
581 u32 rx_multicast_frames
; /* dword 4*/
582 u32 rx_broadcast_frames
; /* dword 5*/
583 u32 rx_crc_errors
; /* dword 6*/
584 u32 rx_alignment_symbol_errors
; /* dword 7*/
585 u32 rx_pause_frames
; /* dword 8*/
586 u32 rx_control_frames
; /* dword 9*/
587 u32 rx_in_range_errors
; /* dword 10*/
588 u32 rx_out_range_errors
; /* dword 11*/
589 u32 rx_frame_too_long
; /* dword 12*/
590 u32 rx_address_match_errors
; /* dword 13*/
591 u32 rx_vlan_mismatch
; /* dword 14*/
592 u32 rx_dropped_too_small
; /* dword 15*/
593 u32 rx_dropped_too_short
; /* dword 16*/
594 u32 rx_dropped_header_too_small
; /* dword 17*/
595 u32 rx_dropped_tcp_length
; /* dword 18*/
596 u32 rx_dropped_runt
; /* dword 19*/
597 u32 rx_64_byte_packets
; /* dword 20*/
598 u32 rx_65_127_byte_packets
; /* dword 21*/
599 u32 rx_128_256_byte_packets
; /* dword 22*/
600 u32 rx_256_511_byte_packets
; /* dword 23*/
601 u32 rx_512_1023_byte_packets
; /* dword 24*/
602 u32 rx_1024_1518_byte_packets
; /* dword 25*/
603 u32 rx_1519_2047_byte_packets
; /* dword 26*/
604 u32 rx_2048_4095_byte_packets
; /* dword 27*/
605 u32 rx_4096_8191_byte_packets
; /* dword 28*/
606 u32 rx_8192_9216_byte_packets
; /* dword 29*/
607 u32 rx_ip_checksum_errs
; /* dword 30*/
608 u32 rx_tcp_checksum_errs
; /* dword 31*/
609 u32 rx_udp_checksum_errs
; /* dword 32*/
610 u32 rx_non_rss_packets
; /* dword 33*/
611 u32 rx_ipv4_packets
; /* dword 34*/
612 u32 rx_ipv6_packets
; /* dword 35*/
613 u32 rx_ipv4_bytes_lsd
; /* dword 36*/
614 u32 rx_ipv4_bytes_msd
; /* dword 37*/
615 u32 rx_ipv6_bytes_lsd
; /* dword 38*/
616 u32 rx_ipv6_bytes_msd
; /* dword 39*/
617 u32 rx_chute1_packets
; /* dword 40*/
618 u32 rx_chute2_packets
; /* dword 41*/
619 u32 rx_chute3_packets
; /* dword 42*/
620 u32 rx_management_packets
; /* dword 43*/
621 u32 rx_switched_unicast_packets
; /* dword 44*/
622 u32 rx_switched_multicast_packets
; /* dword 45*/
623 u32 rx_switched_broadcast_packets
; /* dword 46*/
624 u32 tx_bytes_lsd
; /* dword 47*/
625 u32 tx_bytes_msd
; /* dword 48*/
626 u32 tx_unicastframes
; /* dword 49*/
627 u32 tx_multicastframes
; /* dword 50*/
628 u32 tx_broadcastframes
; /* dword 51*/
629 u32 tx_pauseframes
; /* dword 52*/
630 u32 tx_controlframes
; /* dword 53*/
631 u32 tx_64_byte_packets
; /* dword 54*/
632 u32 tx_65_127_byte_packets
; /* dword 55*/
633 u32 tx_128_256_byte_packets
; /* dword 56*/
634 u32 tx_256_511_byte_packets
; /* dword 57*/
635 u32 tx_512_1023_byte_packets
; /* dword 58*/
636 u32 tx_1024_1518_byte_packets
; /* dword 59*/
637 u32 tx_1519_2047_byte_packets
; /* dword 60*/
638 u32 tx_2048_4095_byte_packets
; /* dword 61*/
639 u32 tx_4096_8191_byte_packets
; /* dword 62*/
640 u32 tx_8192_9216_byte_packets
; /* dword 63*/
641 u32 rx_fifo_overflow
; /* dword 64*/
642 u32 rx_input_fifo_overflow
; /* dword 65*/
645 struct be_rxf_stats_v0
{
646 struct be_port_rxf_stats_v0 port
[2];
647 u32 rx_drops_no_pbuf
; /* dword 132*/
648 u32 rx_drops_no_txpb
; /* dword 133*/
649 u32 rx_drops_no_erx_descr
; /* dword 134*/
650 u32 rx_drops_no_tpre_descr
; /* dword 135*/
651 u32 management_rx_port_packets
; /* dword 136*/
652 u32 management_rx_port_bytes
; /* dword 137*/
653 u32 management_rx_port_pause_frames
; /* dword 138*/
654 u32 management_rx_port_errors
; /* dword 139*/
655 u32 management_tx_port_packets
; /* dword 140*/
656 u32 management_tx_port_bytes
; /* dword 141*/
657 u32 management_tx_port_pause
; /* dword 142*/
658 u32 management_rx_port_rxfifo_overflow
; /* dword 143*/
659 u32 rx_drops_too_many_frags
; /* dword 144*/
660 u32 rx_drops_invalid_ring
; /* dword 145*/
661 u32 forwarded_packets
; /* dword 146*/
662 u32 rx_drops_mtu
; /* dword 147*/
664 u32 port0_jabber_events
;
665 u32 port1_jabber_events
;
669 struct be_erx_stats_v0
{
670 u32 rx_drops_no_fragments
[44]; /* dwordS 0 to 43*/
674 struct be_pmem_stats
{
679 struct be_hw_stats_v0
{
680 struct be_rxf_stats_v0 rxf
;
682 struct be_erx_stats_v0 erx
;
683 struct be_pmem_stats pmem
;
686 struct be_cmd_req_get_stats_v0
{
687 struct be_cmd_req_hdr hdr
;
688 u8 rsvd
[sizeof(struct be_hw_stats_v0
)];
691 struct be_cmd_resp_get_stats_v0
{
692 struct be_cmd_resp_hdr hdr
;
693 struct be_hw_stats_v0 hw_stats
;
696 #define make_64bit_val(hi_32, lo_32) (((u64)hi_32<<32) | lo_32)
697 struct lancer_cmd_pport_stats
{
700 u32 tx_unicast_packets_lo
;
701 u32 tx_unicast_packets_hi
;
702 u32 tx_multicast_packets_lo
;
703 u32 tx_multicast_packets_hi
;
704 u32 tx_broadcast_packets_lo
;
705 u32 tx_broadcast_packets_hi
;
708 u32 tx_unicast_bytes_lo
;
709 u32 tx_unicast_bytes_hi
;
710 u32 tx_multicast_bytes_lo
;
711 u32 tx_multicast_bytes_hi
;
712 u32 tx_broadcast_bytes_lo
;
713 u32 tx_broadcast_bytes_hi
;
718 u32 tx_pause_frames_lo
;
719 u32 tx_pause_frames_hi
;
720 u32 tx_pause_on_frames_lo
;
721 u32 tx_pause_on_frames_hi
;
722 u32 tx_pause_off_frames_lo
;
723 u32 tx_pause_off_frames_hi
;
724 u32 tx_internal_mac_errors_lo
;
725 u32 tx_internal_mac_errors_hi
;
726 u32 tx_control_frames_lo
;
727 u32 tx_control_frames_hi
;
728 u32 tx_packets_64_bytes_lo
;
729 u32 tx_packets_64_bytes_hi
;
730 u32 tx_packets_65_to_127_bytes_lo
;
731 u32 tx_packets_65_to_127_bytes_hi
;
732 u32 tx_packets_128_to_255_bytes_lo
;
733 u32 tx_packets_128_to_255_bytes_hi
;
734 u32 tx_packets_256_to_511_bytes_lo
;
735 u32 tx_packets_256_to_511_bytes_hi
;
736 u32 tx_packets_512_to_1023_bytes_lo
;
737 u32 tx_packets_512_to_1023_bytes_hi
;
738 u32 tx_packets_1024_to_1518_bytes_lo
;
739 u32 tx_packets_1024_to_1518_bytes_hi
;
740 u32 tx_packets_1519_to_2047_bytes_lo
;
741 u32 tx_packets_1519_to_2047_bytes_hi
;
742 u32 tx_packets_2048_to_4095_bytes_lo
;
743 u32 tx_packets_2048_to_4095_bytes_hi
;
744 u32 tx_packets_4096_to_8191_bytes_lo
;
745 u32 tx_packets_4096_to_8191_bytes_hi
;
746 u32 tx_packets_8192_to_9216_bytes_lo
;
747 u32 tx_packets_8192_to_9216_bytes_hi
;
748 u32 tx_lso_packets_lo
;
749 u32 tx_lso_packets_hi
;
752 u32 rx_unicast_packets_lo
;
753 u32 rx_unicast_packets_hi
;
754 u32 rx_multicast_packets_lo
;
755 u32 rx_multicast_packets_hi
;
756 u32 rx_broadcast_packets_lo
;
757 u32 rx_broadcast_packets_hi
;
760 u32 rx_unicast_bytes_lo
;
761 u32 rx_unicast_bytes_hi
;
762 u32 rx_multicast_bytes_lo
;
763 u32 rx_multicast_bytes_hi
;
764 u32 rx_broadcast_bytes_lo
;
765 u32 rx_broadcast_bytes_hi
;
766 u32 rx_unknown_protos
;
767 u32 rsvd_69
; /* Word 69 is reserved */
772 u32 rx_crc_errors_lo
;
773 u32 rx_crc_errors_hi
;
774 u32 rx_alignment_errors_lo
;
775 u32 rx_alignment_errors_hi
;
776 u32 rx_symbol_errors_lo
;
777 u32 rx_symbol_errors_hi
;
778 u32 rx_pause_frames_lo
;
779 u32 rx_pause_frames_hi
;
780 u32 rx_pause_on_frames_lo
;
781 u32 rx_pause_on_frames_hi
;
782 u32 rx_pause_off_frames_lo
;
783 u32 rx_pause_off_frames_hi
;
784 u32 rx_frames_too_long_lo
;
785 u32 rx_frames_too_long_hi
;
786 u32 rx_internal_mac_errors_lo
;
787 u32 rx_internal_mac_errors_hi
;
788 u32 rx_undersize_packets
;
789 u32 rx_oversize_packets
;
790 u32 rx_fragment_packets
;
792 u32 rx_control_frames_lo
;
793 u32 rx_control_frames_hi
;
794 u32 rx_control_frames_unknown_opcode_lo
;
795 u32 rx_control_frames_unknown_opcode_hi
;
796 u32 rx_in_range_errors
;
797 u32 rx_out_of_range_errors
;
798 u32 rx_address_match_errors
;
799 u32 rx_vlan_mismatch_errors
;
800 u32 rx_dropped_too_small
;
801 u32 rx_dropped_too_short
;
802 u32 rx_dropped_header_too_small
;
803 u32 rx_dropped_invalid_tcp_length
;
805 u32 rx_ip_checksum_errors
;
806 u32 rx_tcp_checksum_errors
;
807 u32 rx_udp_checksum_errors
;
808 u32 rx_non_rss_packets
;
810 u32 rx_ipv4_packets_lo
;
811 u32 rx_ipv4_packets_hi
;
812 u32 rx_ipv6_packets_lo
;
813 u32 rx_ipv6_packets_hi
;
814 u32 rx_ipv4_bytes_lo
;
815 u32 rx_ipv4_bytes_hi
;
816 u32 rx_ipv6_bytes_lo
;
817 u32 rx_ipv6_bytes_hi
;
818 u32 rx_nic_packets_lo
;
819 u32 rx_nic_packets_hi
;
820 u32 rx_tcp_packets_lo
;
821 u32 rx_tcp_packets_hi
;
822 u32 rx_iscsi_packets_lo
;
823 u32 rx_iscsi_packets_hi
;
824 u32 rx_management_packets_lo
;
825 u32 rx_management_packets_hi
;
826 u32 rx_switched_unicast_packets_lo
;
827 u32 rx_switched_unicast_packets_hi
;
828 u32 rx_switched_multicast_packets_lo
;
829 u32 rx_switched_multicast_packets_hi
;
830 u32 rx_switched_broadcast_packets_lo
;
831 u32 rx_switched_broadcast_packets_hi
;
834 u32 rx_fifo_overflow
;
835 u32 rx_input_fifo_overflow
;
836 u32 rx_drops_too_many_frags_lo
;
837 u32 rx_drops_too_many_frags_hi
;
838 u32 rx_drops_invalid_queue
;
842 u32 rx_packets_64_bytes_lo
;
843 u32 rx_packets_64_bytes_hi
;
844 u32 rx_packets_65_to_127_bytes_lo
;
845 u32 rx_packets_65_to_127_bytes_hi
;
846 u32 rx_packets_128_to_255_bytes_lo
;
847 u32 rx_packets_128_to_255_bytes_hi
;
848 u32 rx_packets_256_to_511_bytes_lo
;
849 u32 rx_packets_256_to_511_bytes_hi
;
850 u32 rx_packets_512_to_1023_bytes_lo
;
851 u32 rx_packets_512_to_1023_bytes_hi
;
852 u32 rx_packets_1024_to_1518_bytes_lo
;
853 u32 rx_packets_1024_to_1518_bytes_hi
;
854 u32 rx_packets_1519_to_2047_bytes_lo
;
855 u32 rx_packets_1519_to_2047_bytes_hi
;
856 u32 rx_packets_2048_to_4095_bytes_lo
;
857 u32 rx_packets_2048_to_4095_bytes_hi
;
858 u32 rx_packets_4096_to_8191_bytes_lo
;
859 u32 rx_packets_4096_to_8191_bytes_hi
;
860 u32 rx_packets_8192_to_9216_bytes_lo
;
861 u32 rx_packets_8192_to_9216_bytes_hi
;
864 struct pport_stats_params
{
870 struct lancer_cmd_req_pport_stats
{
871 struct be_cmd_req_hdr hdr
;
873 struct pport_stats_params params
;
874 u8 rsvd
[sizeof(struct lancer_cmd_pport_stats
)];
878 struct lancer_cmd_resp_pport_stats
{
879 struct be_cmd_resp_hdr hdr
;
880 struct lancer_cmd_pport_stats pport_stats
;
883 static inline struct lancer_cmd_pport_stats
*
884 pport_stats_from_cmd(struct be_adapter
*adapter
)
886 struct lancer_cmd_resp_pport_stats
*cmd
= adapter
->stats_cmd
.va
;
887 return &cmd
->pport_stats
;
890 struct be_cmd_req_get_cntl_addnl_attribs
{
891 struct be_cmd_req_hdr hdr
;
895 struct be_cmd_resp_get_cntl_addnl_attribs
{
896 struct be_cmd_resp_hdr hdr
;
900 u8 on_die_temperature
; /* in degrees centigrade*/
904 struct be_cmd_req_vlan_config
{
905 struct be_cmd_req_hdr hdr
;
913 /******************** Multicast MAC Config *******************/
914 #define BE_MAX_MC 64 /* set mcast promisc if > 64 */
919 struct be_cmd_req_mcast_mac_config
{
920 struct be_cmd_req_hdr hdr
;
924 struct macaddr mac
[BE_MAX_MC
];
927 /******************* RX FILTER ******************************/
928 struct be_cmd_req_rx_filter
{
929 struct be_cmd_req_hdr hdr
;
930 u32 global_flags_mask
;
936 struct macaddr mac
[BE_MAX_MC
];
940 /******************** Link Status Query *******************/
941 struct be_cmd_req_link_status
{
942 struct be_cmd_req_hdr hdr
;
947 PHY_LINK_DUPLEX_NONE
= 0x0,
948 PHY_LINK_DUPLEX_HALF
= 0x1,
949 PHY_LINK_DUPLEX_FULL
= 0x2
953 PHY_LINK_SPEED_ZERO
= 0x0, /* => No link */
954 PHY_LINK_SPEED_10MBPS
= 0x1,
955 PHY_LINK_SPEED_100MBPS
= 0x2,
956 PHY_LINK_SPEED_1GBPS
= 0x3,
957 PHY_LINK_SPEED_10GBPS
= 0x4
960 struct be_cmd_resp_link_status
{
961 struct be_cmd_resp_hdr hdr
;
972 /******************** Port Identification ***************************/
973 /* Identifies the type of port attached to NIC */
974 struct be_cmd_req_port_type
{
975 struct be_cmd_req_hdr hdr
;
985 struct be_cmd_resp_port_type
{
986 struct be_cmd_resp_hdr hdr
;
1009 /******************** Get FW Version *******************/
1010 struct be_cmd_req_get_fw_version
{
1011 struct be_cmd_req_hdr hdr
;
1012 u8 rsvd0
[FW_VER_LEN
];
1013 u8 rsvd1
[FW_VER_LEN
];
1016 struct be_cmd_resp_get_fw_version
{
1017 struct be_cmd_resp_hdr hdr
;
1018 u8 firmware_version_string
[FW_VER_LEN
];
1019 u8 fw_on_flash_version_string
[FW_VER_LEN
];
1022 /******************** Set Flow Contrl *******************/
1023 struct be_cmd_req_set_flow_control
{
1024 struct be_cmd_req_hdr hdr
;
1025 u16 tx_flow_control
;
1026 u16 rx_flow_control
;
1029 /******************** Get Flow Contrl *******************/
1030 struct be_cmd_req_get_flow_control
{
1031 struct be_cmd_req_hdr hdr
;
1035 struct be_cmd_resp_get_flow_control
{
1036 struct be_cmd_resp_hdr hdr
;
1037 u16 tx_flow_control
;
1038 u16 rx_flow_control
;
1041 /******************** Modify EQ Delay *******************/
1042 struct be_cmd_req_modify_eq_delay
{
1043 struct be_cmd_req_hdr hdr
;
1048 u32 delay_multiplier
;
1052 struct be_cmd_resp_modify_eq_delay
{
1053 struct be_cmd_resp_hdr hdr
;
1057 /******************** Get FW Config *******************/
1058 #define BE_FUNCTION_CAPS_RSS 0x2
1059 struct be_cmd_req_query_fw_cfg
{
1060 struct be_cmd_req_hdr hdr
;
1064 struct be_cmd_resp_query_fw_cfg
{
1065 struct be_cmd_resp_hdr hdr
;
1066 u32 be_config_number
;
1074 /******************** RSS Config *******************/
1076 #define RSS_ENABLE_NONE 0x0
1077 #define RSS_ENABLE_IPV4 0x1
1078 #define RSS_ENABLE_TCP_IPV4 0x2
1079 #define RSS_ENABLE_IPV6 0x4
1080 #define RSS_ENABLE_TCP_IPV6 0x8
1082 struct be_cmd_req_rss_config
{
1083 struct be_cmd_req_hdr hdr
;
1086 u16 cpu_table_size_log2
;
1093 /******************** Port Beacon ***************************/
1095 #define BEACON_STATE_ENABLED 0x1
1096 #define BEACON_STATE_DISABLED 0x0
1098 struct be_cmd_req_enable_disable_beacon
{
1099 struct be_cmd_req_hdr hdr
;
1106 struct be_cmd_resp_enable_disable_beacon
{
1107 struct be_cmd_resp_hdr resp_hdr
;
1111 struct be_cmd_req_get_beacon_state
{
1112 struct be_cmd_req_hdr hdr
;
1118 struct be_cmd_resp_get_beacon_state
{
1119 struct be_cmd_resp_hdr resp_hdr
;
1124 /****************** Firmware Flash ******************/
1125 struct flashrom_params
{
1133 struct be_cmd_write_flashrom
{
1134 struct be_cmd_req_hdr hdr
;
1135 struct flashrom_params params
;
1138 /**************** Lancer Firmware Flash ************/
1139 struct amap_lancer_write_obj_context
{
1140 u8 write_length
[24];
1145 struct lancer_cmd_req_write_object
{
1146 struct be_cmd_req_hdr hdr
;
1147 u8 context
[sizeof(struct amap_lancer_write_obj_context
) / 8];
1149 u8 object_name
[104];
1150 u32 descriptor_count
;
1156 struct lancer_cmd_resp_write_object
{
1161 u8 additional_status
;
1164 u32 actual_resp_len
;
1165 u32 actual_write_len
;
1168 /************************ WOL *******************************/
1169 struct be_cmd_req_acpi_wol_magic_config
{
1170 struct be_cmd_req_hdr hdr
;
1176 /********************** LoopBack test *********************/
1177 struct be_cmd_req_loopback_test
{
1178 struct be_cmd_req_hdr hdr
;
1187 struct be_cmd_resp_loopback_test
{
1188 struct be_cmd_resp_hdr resp_hdr
;
1196 struct be_cmd_req_set_lmode
{
1197 struct be_cmd_req_hdr hdr
;
1204 struct be_cmd_resp_set_lmode
{
1205 struct be_cmd_resp_hdr resp_hdr
;
1209 /********************** DDR DMA test *********************/
1210 struct be_cmd_req_ddrdma_test
{
1211 struct be_cmd_req_hdr hdr
;
1219 struct be_cmd_resp_ddrdma_test
{
1220 struct be_cmd_resp_hdr hdr
;
1228 /*********************** SEEPROM Read ***********************/
1230 #define BE_READ_SEEPROM_LEN 1024
1231 struct be_cmd_req_seeprom_read
{
1232 struct be_cmd_req_hdr hdr
;
1233 u8 rsvd0
[BE_READ_SEEPROM_LEN
];
1236 struct be_cmd_resp_seeprom_read
{
1237 struct be_cmd_req_hdr hdr
;
1238 u8 seeprom_data
[BE_READ_SEEPROM_LEN
];
1242 PHY_TYPE_CX4_10GB
= 0,
1245 PHY_TYPE_SFP_PLUS_10GB
,
1248 PHY_TYPE_BASET_10GB
,
1250 PHY_TYPE_DISABLED
= 255
1253 struct be_cmd_req_get_phy_info
{
1254 struct be_cmd_req_hdr hdr
;
1257 struct be_cmd_resp_get_phy_info
{
1258 struct be_cmd_req_hdr hdr
;
1265 /*********************** Set QOS ***********************/
1267 #define BE_QOS_BITS_NIC 1
1269 struct be_cmd_req_set_qos
{
1270 struct be_cmd_req_hdr hdr
;
1276 struct be_cmd_resp_set_qos
{
1277 struct be_cmd_resp_hdr hdr
;
1281 /*********************** Controller Attributes ***********************/
1282 struct be_cmd_req_cntl_attribs
{
1283 struct be_cmd_req_hdr hdr
;
1286 struct be_cmd_resp_cntl_attribs
{
1287 struct be_cmd_resp_hdr hdr
;
1288 struct mgmt_controller_attrib attribs
;
1291 /*********************** Set driver function ***********************/
1292 #define CAPABILITY_SW_TIMESTAMPS 2
1293 #define CAPABILITY_BE3_NATIVE_ERX_API 4
1295 struct be_cmd_req_set_func_cap
{
1296 struct be_cmd_req_hdr hdr
;
1297 u32 valid_cap_flags
;
1302 struct be_cmd_resp_set_func_cap
{
1303 struct be_cmd_resp_hdr hdr
;
1304 u32 valid_cap_flags
;
1309 /*************** HW Stats Get v1 **********************************/
1310 #define BE_TXP_SW_SZ 48
1311 struct be_port_rxf_stats_v1
{
1314 u32 rx_alignment_symbol_errors
;
1315 u32 rx_pause_frames
;
1316 u32 rx_priority_pause_frames
;
1317 u32 rx_control_frames
;
1318 u32 rx_in_range_errors
;
1319 u32 rx_out_range_errors
;
1320 u32 rx_frame_too_long
;
1321 u32 rx_address_match_errors
;
1322 u32 rx_dropped_too_small
;
1323 u32 rx_dropped_too_short
;
1324 u32 rx_dropped_header_too_small
;
1325 u32 rx_dropped_tcp_length
;
1326 u32 rx_dropped_runt
;
1328 u32 rx_ip_checksum_errs
;
1329 u32 rx_tcp_checksum_errs
;
1330 u32 rx_udp_checksum_errs
;
1332 u32 rx_switched_unicast_packets
;
1333 u32 rx_switched_multicast_packets
;
1334 u32 rx_switched_broadcast_packets
;
1337 u32 tx_priority_pauseframes
;
1338 u32 tx_controlframes
;
1340 u32 rxpp_fifo_overflow_drop
;
1341 u32 rx_input_fifo_overflow_drop
;
1342 u32 pmem_fifo_overflow_drop
;
1348 struct be_rxf_stats_v1
{
1349 struct be_port_rxf_stats_v1 port
[4];
1351 u32 rx_drops_no_pbuf
;
1352 u32 rx_drops_no_txpb
;
1353 u32 rx_drops_no_erx_descr
;
1354 u32 rx_drops_no_tpre_descr
;
1356 u32 rx_drops_too_many_frags
;
1357 u32 rx_drops_invalid_ring
;
1358 u32 forwarded_packets
;
1363 struct be_erx_stats_v1
{
1364 u32 rx_drops_no_fragments
[68]; /* dwordS 0 to 67*/
1368 struct be_hw_stats_v1
{
1369 struct be_rxf_stats_v1 rxf
;
1370 u32 rsvd0
[BE_TXP_SW_SZ
];
1371 struct be_erx_stats_v1 erx
;
1372 struct be_pmem_stats pmem
;
1376 struct be_cmd_req_get_stats_v1
{
1377 struct be_cmd_req_hdr hdr
;
1378 u8 rsvd
[sizeof(struct be_hw_stats_v1
)];
1381 struct be_cmd_resp_get_stats_v1
{
1382 struct be_cmd_resp_hdr hdr
;
1383 struct be_hw_stats_v1 hw_stats
;
1386 static inline void *
1387 hw_stats_from_cmd(struct be_adapter
*adapter
)
1389 if (adapter
->generation
== BE_GEN3
) {
1390 struct be_cmd_resp_get_stats_v1
*cmd
= adapter
->stats_cmd
.va
;
1392 return &cmd
->hw_stats
;
1394 struct be_cmd_resp_get_stats_v0
*cmd
= adapter
->stats_cmd
.va
;
1396 return &cmd
->hw_stats
;
1400 static inline void *be_port_rxf_stats_from_cmd(struct be_adapter
*adapter
)
1402 if (adapter
->generation
== BE_GEN3
) {
1403 struct be_hw_stats_v1
*hw_stats
= hw_stats_from_cmd(adapter
);
1404 struct be_rxf_stats_v1
*rxf_stats
= &hw_stats
->rxf
;
1406 return &rxf_stats
->port
[adapter
->port_num
];
1408 struct be_hw_stats_v0
*hw_stats
= hw_stats_from_cmd(adapter
);
1409 struct be_rxf_stats_v0
*rxf_stats
= &hw_stats
->rxf
;
1411 return &rxf_stats
->port
[adapter
->port_num
];
1415 static inline void *be_rxf_stats_from_cmd(struct be_adapter
*adapter
)
1417 if (adapter
->generation
== BE_GEN3
) {
1418 struct be_hw_stats_v1
*hw_stats
= hw_stats_from_cmd(adapter
);
1420 return &hw_stats
->rxf
;
1422 struct be_hw_stats_v0
*hw_stats
= hw_stats_from_cmd(adapter
);
1424 return &hw_stats
->rxf
;
1428 static inline void *be_erx_stats_from_cmd(struct be_adapter
*adapter
)
1430 if (adapter
->generation
== BE_GEN3
) {
1431 struct be_hw_stats_v1
*hw_stats
= hw_stats_from_cmd(adapter
);
1433 return &hw_stats
->erx
;
1435 struct be_hw_stats_v0
*hw_stats
= hw_stats_from_cmd(adapter
);
1437 return &hw_stats
->erx
;
1441 static inline void *be_pmem_stats_from_cmd(struct be_adapter
*adapter
)
1443 if (adapter
->generation
== BE_GEN3
) {
1444 struct be_hw_stats_v1
*hw_stats
= hw_stats_from_cmd(adapter
);
1446 return &hw_stats
->pmem
;
1448 struct be_hw_stats_v0
*hw_stats
= hw_stats_from_cmd(adapter
);
1450 return &hw_stats
->pmem
;
1454 extern int be_pci_fnum_get(struct be_adapter
*adapter
);
1455 extern int be_cmd_POST(struct be_adapter
*adapter
);
1456 extern int be_cmd_mac_addr_query(struct be_adapter
*adapter
, u8
*mac_addr
,
1457 u8 type
, bool permanent
, u32 if_handle
);
1458 extern int be_cmd_pmac_add(struct be_adapter
*adapter
, u8
*mac_addr
,
1459 u32 if_id
, u32
*pmac_id
, u32 domain
);
1460 extern int be_cmd_pmac_del(struct be_adapter
*adapter
, u32 if_id
,
1461 u32 pmac_id
, u32 domain
);
1462 extern int be_cmd_if_create(struct be_adapter
*adapter
, u32 cap_flags
,
1463 u32 en_flags
, u8
*mac
, bool pmac_invalid
,
1464 u32
*if_handle
, u32
*pmac_id
, u32 domain
);
1465 extern int be_cmd_if_destroy(struct be_adapter
*adapter
, u32 if_handle
,
1467 extern int be_cmd_eq_create(struct be_adapter
*adapter
,
1468 struct be_queue_info
*eq
, int eq_delay
);
1469 extern int be_cmd_cq_create(struct be_adapter
*adapter
,
1470 struct be_queue_info
*cq
, struct be_queue_info
*eq
,
1471 bool sol_evts
, bool no_delay
,
1472 int num_cqe_dma_coalesce
);
1473 extern int be_cmd_mccq_create(struct be_adapter
*adapter
,
1474 struct be_queue_info
*mccq
,
1475 struct be_queue_info
*cq
);
1476 extern int be_cmd_txq_create(struct be_adapter
*adapter
,
1477 struct be_queue_info
*txq
,
1478 struct be_queue_info
*cq
);
1479 extern int be_cmd_rxq_create(struct be_adapter
*adapter
,
1480 struct be_queue_info
*rxq
, u16 cq_id
,
1481 u16 frag_size
, u16 max_frame_size
, u32 if_id
,
1482 u32 rss
, u8
*rss_id
);
1483 extern int be_cmd_q_destroy(struct be_adapter
*adapter
, struct be_queue_info
*q
,
1485 extern int be_cmd_rxq_destroy(struct be_adapter
*adapter
,
1486 struct be_queue_info
*q
);
1487 extern int be_cmd_link_status_query(struct be_adapter
*adapter
,
1488 bool *link_up
, u8
*mac_speed
, u16
*link_speed
, u32 dom
);
1489 extern int be_cmd_reset(struct be_adapter
*adapter
);
1490 extern int be_cmd_get_stats(struct be_adapter
*adapter
,
1491 struct be_dma_mem
*nonemb_cmd
);
1492 extern int lancer_cmd_get_pport_stats(struct be_adapter
*adapter
,
1493 struct be_dma_mem
*nonemb_cmd
);
1494 extern int be_cmd_get_fw_ver(struct be_adapter
*adapter
, char *fw_ver
);
1496 extern int be_cmd_modify_eqd(struct be_adapter
*adapter
, u32 eq_id
, u32 eqd
);
1497 extern int be_cmd_vlan_config(struct be_adapter
*adapter
, u32 if_id
,
1498 u16
*vtag_array
, u32 num
, bool untagged
,
1500 extern int be_cmd_promiscuous_config(struct be_adapter
*adapter
, bool en
);
1501 extern int be_cmd_multicast_set(struct be_adapter
*adapter
, u32 if_id
,
1502 struct net_device
*netdev
, struct be_dma_mem
*mem
);
1503 extern int be_cmd_set_flow_control(struct be_adapter
*adapter
,
1504 u32 tx_fc
, u32 rx_fc
);
1505 extern int be_cmd_get_flow_control(struct be_adapter
*adapter
,
1506 u32
*tx_fc
, u32
*rx_fc
);
1507 extern int be_cmd_query_fw_cfg(struct be_adapter
*adapter
,
1508 u32
*port_num
, u32
*function_mode
, u32
*function_caps
);
1509 extern int be_cmd_reset_function(struct be_adapter
*adapter
);
1510 extern int be_cmd_rss_config(struct be_adapter
*adapter
, u8
*rsstable
,
1512 extern int be_process_mcc(struct be_adapter
*adapter
, int *status
);
1513 extern int be_cmd_set_beacon_state(struct be_adapter
*adapter
,
1514 u8 port_num
, u8 beacon
, u8 status
, u8 state
);
1515 extern int be_cmd_get_beacon_state(struct be_adapter
*adapter
,
1516 u8 port_num
, u32
*state
);
1517 extern int be_cmd_write_flashrom(struct be_adapter
*adapter
,
1518 struct be_dma_mem
*cmd
, u32 flash_oper
,
1519 u32 flash_opcode
, u32 buf_size
);
1520 extern int lancer_cmd_write_object(struct be_adapter
*adapter
,
1521 struct be_dma_mem
*cmd
,
1522 u32 data_size
, u32 data_offset
,
1523 const char *obj_name
,
1524 u32
*data_written
, u8
*addn_status
);
1525 int be_cmd_get_flash_crc(struct be_adapter
*adapter
, u8
*flashed_crc
,
1527 extern int be_cmd_enable_magic_wol(struct be_adapter
*adapter
, u8
*mac
,
1528 struct be_dma_mem
*nonemb_cmd
);
1529 extern int be_cmd_fw_init(struct be_adapter
*adapter
);
1530 extern int be_cmd_fw_clean(struct be_adapter
*adapter
);
1531 extern void be_async_mcc_enable(struct be_adapter
*adapter
);
1532 extern void be_async_mcc_disable(struct be_adapter
*adapter
);
1533 extern int be_cmd_loopback_test(struct be_adapter
*adapter
, u32 port_num
,
1534 u32 loopback_type
, u32 pkt_size
,
1535 u32 num_pkts
, u64 pattern
);
1536 extern int be_cmd_ddr_dma_test(struct be_adapter
*adapter
, u64 pattern
,
1537 u32 byte_cnt
, struct be_dma_mem
*cmd
);
1538 extern int be_cmd_get_seeprom_data(struct be_adapter
*adapter
,
1539 struct be_dma_mem
*nonemb_cmd
);
1540 extern int be_cmd_set_loopback(struct be_adapter
*adapter
, u8 port_num
,
1541 u8 loopback_type
, u8 enable
);
1542 extern int be_cmd_get_phy_info(struct be_adapter
*adapter
,
1543 struct be_dma_mem
*cmd
);
1544 extern int be_cmd_set_qos(struct be_adapter
*adapter
, u32 bps
, u32 domain
);
1545 extern void be_detect_dump_ue(struct be_adapter
*adapter
);
1546 extern int be_cmd_get_die_temperature(struct be_adapter
*adapter
);
1547 extern int be_cmd_get_cntl_attributes(struct be_adapter
*adapter
);
1548 extern int be_cmd_req_native_mode(struct be_adapter
*adapter
);
1549 extern int be_cmd_get_reg_len(struct be_adapter
*adapter
, u32
*log_size
);
1550 extern void be_cmd_get_regs(struct be_adapter
*adapter
, u32 buf_len
, void *buf
);