2 * This file contains low level CPU setup functions.
3 * Copyright (C) 2003 Benjamin Herrenschmidt (benh@kernel.crashing.org)
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
12 #include <linux/config.h>
13 #include <asm/processor.h>
15 #include <asm/ppc_asm.h>
16 #include <asm/cputable.h>
17 #include <asm/ppc_asm.h>
18 #include <asm/offsets.h>
19 #include <asm/cache.h>
21 _GLOBAL(__970_cpu_preinit)
23 * Deal only with PPC970 and PPC970FX.
29 cror 4*cr0+eq,4*cr0+eq,4*cr1+eq
32 /* Make sure HID4:rm_ci is off before MMU is turned off, that large
33 * pages are enabled with HID4:61 and clear HID5:DCBZ_size and
38 rldimi r11,r0,40,23 /* clear bit 23 (rm_ci) */
39 rldimi r11,r0,2,61 /* clear bit 61 (lg_pg_en) */
45 rldimi r11,r0,6,56 /* clear bits 56 & 57 (DCBZ*) */
51 /* Setup some basic HID1 features */
53 li r11,0x1200 /* enable i-fetch cacheability */
54 sldi r11,r11,44 /* and prefetch */
63 mtspr SPRN_HIOR,0 /* Clear interrupt prefix */
67 _GLOBAL(__setup_cpu_power4)
69 _GLOBAL(__setup_cpu_ppc970)
71 li r11,5 /* clear DOZE and SLEEP */
72 rldimi r0,r11,52,8 /* set NAP and DPM */
84 /* Definitions for the table use to save CPU states */
92 .balign L1_CACHE_LINE_SIZE
95 .balign L1_CACHE_LINE_SIZE,0
98 /* Called in normal context to backup CPU 0 state. This
99 * does not include cache settings. This function is also
100 * called for machine sleep. This does not include the MMU
101 * setup, BATs, etc... but rather the "special" registers
102 * like HID0, HID1, HID4, etc...
104 _GLOBAL(__save_cpu_setup)
105 /* Some CR fields are volatile, we back it up all */
108 /* Get storage ptr */
109 lis r5,cpu_state_storage@h
110 ori r5,r5,cpu_state_storage@l
112 /* We only deal with 970 for now */
117 cror 4*cr0+eq,4*cr0+eq,4*cr1+eq
120 /* Save HID0,1,4 and 5 */
134 /* Called with no MMU context (typically MSR:IR/DR off) to
135 * restore CPU state as backed up by the previous
136 * function. This does not include cache setting
138 _GLOBAL(__restore_cpu_setup)
139 /* Some CR fields are volatile, we back it up all */
142 /* Get storage ptr */
143 lis r5,(cpu_state_storage-KERNELBASE)@h
144 ori r5,r5,cpu_state_storage@l
146 /* We only deal with 970 for now */
151 cror 4*cr0+eq,4*cr0+eq,4*cr1+eq
154 /* Clear interrupt prefix */