1 # ==========================================================================
3 # ==========================================================================
10 # Init all relevant variables used in kbuild files so
11 # 1) they have correct type
12 # 2) they do not inherit any value from the environment
30 # Read .config if it exist, otherwise ignore
31 -include include/config/auto.conf
33 include scripts/Kbuild.include
35 # For backward compatibility check that these variables does not change
36 save-cflags := $(CFLAGS)
38 # The filename Kbuild has precedence over Makefile
39 kbuild-dir := $(if $(filter /%,$(src)),$(src),$(srctree)/$(src))
40 kbuild-file := $(if $(wildcard $(kbuild-dir)/Kbuild),$(kbuild-dir)/Kbuild,$(kbuild-dir)/Makefile)
41 include $(kbuild-file)
43 # If the save-* variables changed error out
44 ifeq ($(KBUILD_NOPEDANTIC),)
45 ifneq ("$(save-cflags)","$(CFLAGS)")
46 $(error CFLAGS was changed in "$(kbuild-file)". Fix it to use EXTRA_CFLAGS)
49 include scripts/Makefile.lib
52 ifneq ($(hostprogs-y),$(host-progs))
53 $(warning kbuild: $(obj)/Makefile - Usage of host-progs is deprecated. Please replace with hostprogs-y!)
54 hostprogs-y += $(host-progs)
58 # Do not include host rules unles needed
59 ifneq ($(hostprogs-y)$(hostprogs-m),)
60 include scripts/Makefile.host
63 ifneq ($(KBUILD_SRC),)
64 # Create output directory if not already present
65 _dummy := $(shell [ -d $(obj) ] || mkdir -p $(obj))
67 # Create directories for object files if directory does not exist
68 # Needed when obj-y := dir/file.o syntax is used
69 _dummy := $(foreach d,$(obj-dirs), $(shell [ -d $(d) ] || mkdir -p $(d)))
73 $(warning kbuild: Makefile.build is included improperly)
76 # ===========================================================================
78 ifneq ($(strip $(lib-y) $(lib-m) $(lib-n) $(lib-)),)
79 lib-target := $(obj)/lib.a
82 ifneq ($(strip $(obj-y) $(obj-m) $(obj-n) $(obj-) $(lib-target)),)
83 builtin-target := $(obj)/built-in.o
86 modorder-target := $(obj)/modules.order
88 # We keep a list of all modules in $(MODVERDIR)
90 __build: $(if $(KBUILD_BUILTIN),$(builtin-target) $(lib-target) $(extra-y)) \
91 $(if $(KBUILD_MODULES),$(obj-m) $(modorder-target)) \
92 $(subdir-ym) $(always)
95 # Linus' kernel sanity checking tool
96 ifneq ($(KBUILD_CHECKSRC),0)
97 ifeq ($(KBUILD_CHECKSRC),2)
98 quiet_cmd_force_checksrc = CHECK $<
99 cmd_force_checksrc = $(CHECK) $(CHECKFLAGS) $(c_flags) $< ;
101 quiet_cmd_checksrc = CHECK $<
102 cmd_checksrc = $(CHECK) $(CHECKFLAGS) $(c_flags) $< ;
106 # Do section mismatch analysis for each module/built-in.o
107 ifdef CONFIG_DEBUG_SECTION_MISMATCH
108 cmd_secanalysis = ; scripts/mod/modpost $@
111 # Compile C sources (.c)
112 # ---------------------------------------------------------------------------
114 # Default is built-in, unless we know otherwise
115 modkern_cflags := $(CFLAGS_KERNEL)
116 quiet_modtag := $(empty) $(empty)
118 $(real-objs-m) : modkern_cflags := $(CFLAGS_MODULE)
119 $(real-objs-m:.o=.i) : modkern_cflags := $(CFLAGS_MODULE)
120 $(real-objs-m:.o=.s) : modkern_cflags := $(CFLAGS_MODULE)
121 $(real-objs-m:.o=.lst): modkern_cflags := $(CFLAGS_MODULE)
123 $(real-objs-m) : quiet_modtag := [M]
124 $(real-objs-m:.o=.i) : quiet_modtag := [M]
125 $(real-objs-m:.o=.s) : quiet_modtag := [M]
126 $(real-objs-m:.o=.lst): quiet_modtag := [M]
128 $(obj-m) : quiet_modtag := [M]
130 # Default for not multi-part modules
131 modname = $(basetarget)
133 $(multi-objs-m) : modname = $(modname-multi)
134 $(multi-objs-m:.o=.i) : modname = $(modname-multi)
135 $(multi-objs-m:.o=.s) : modname = $(modname-multi)
136 $(multi-objs-m:.o=.lst) : modname = $(modname-multi)
137 $(multi-objs-y) : modname = $(modname-multi)
138 $(multi-objs-y:.o=.i) : modname = $(modname-multi)
139 $(multi-objs-y:.o=.s) : modname = $(modname-multi)
140 $(multi-objs-y:.o=.lst) : modname = $(modname-multi)
142 quiet_cmd_cc_s_c = CC $(quiet_modtag) $@
143 cmd_cc_s_c = $(CC) $(c_flags) -fverbose-asm -S -o $@ $<
145 $(obj)/%.s: $(src)/%.c FORCE
146 $(call if_changed_dep,cc_s_c)
148 quiet_cmd_cc_i_c = CPP $(quiet_modtag) $@
149 cmd_cc_i_c = $(CPP) $(c_flags) -o $@ $<
151 $(obj)/%.i: $(src)/%.c FORCE
152 $(call if_changed_dep,cc_i_c)
154 quiet_cmd_cc_symtypes_c = SYM $(quiet_modtag) $@
155 cmd_cc_symtypes_c = \
156 $(CPP) -D__GENKSYMS__ $(c_flags) $< \
157 | $(GENKSYMS) -T $@ >/dev/null; \
158 test -s $@ || rm -f $@
160 $(obj)/%.symtypes : $(src)/%.c FORCE
161 $(call if_changed_dep,cc_symtypes_c)
164 # The C file is compiled and updated dependency information is generated.
165 # (See cmd_cc_o_c + relevant part of rule_cc_o_c)
167 quiet_cmd_cc_o_c = CC $(quiet_modtag) $@
169 ifndef CONFIG_MODVERSIONS
170 cmd_cc_o_c = $(CC) $(c_flags) -c -o $@ $<
173 # When module versioning is enabled the following steps are executed:
174 # o compile a .tmp_<file>.o from <file>.c
175 # o if .tmp_<file>.o doesn't contain a __ksymtab version, i.e. does
176 # not export symbols, we just rename .tmp_<file>.o to <file>.o and
178 # o otherwise, we calculate symbol versions using the good old
179 # genksyms on the preprocessed source and postprocess them in a way
180 # that they are usable as a linker script
181 # o generate <file>.o from .tmp_<file>.o using the linker to
182 # replace the unresolved symbols __crc_exported_symbol with
183 # the actual value of the checksum generated by genksyms
185 cmd_cc_o_c = $(CC) $(c_flags) -c -o $(@D)/.tmp_$(@F) $<
187 if $(OBJDUMP) -h $(@D)/.tmp_$(@F) | grep -q __ksymtab; then \
188 $(CPP) -D__GENKSYMS__ $(c_flags) $< \
189 | $(GENKSYMS) $(if $(KBUILD_SYMTYPES), \
190 -T $(@D)/$(@F:.o=.symtypes)) -a $(ARCH) \
191 > $(@D)/.tmp_$(@F:.o=.ver); \
193 $(LD) $(LDFLAGS) -r -o $@ $(@D)/.tmp_$(@F) \
194 -T $(@D)/.tmp_$(@F:.o=.ver); \
195 rm -f $(@D)/.tmp_$(@F) $(@D)/.tmp_$(@F:.o=.ver); \
197 mv -f $(@D)/.tmp_$(@F) $@; \
202 $(call echo-cmd,checksrc) $(cmd_checksrc) \
203 $(call echo-cmd,cc_o_c) $(cmd_cc_o_c); \
205 scripts/basic/fixdep $(depfile) $@ '$(call make-cmd,cc_o_c)' > \
208 mv -f $(dot-target).tmp $(dot-target).cmd
211 # Built-in and composite module parts
212 $(obj)/%.o: $(src)/%.c FORCE
213 $(call cmd,force_checksrc)
214 $(call if_changed_rule,cc_o_c)
216 # Single-part modules are special since we need to mark them in $(MODVERDIR)
218 $(single-used-m): $(obj)/%.o: $(src)/%.c FORCE
219 $(call cmd,force_checksrc)
220 $(call if_changed_rule,cc_o_c)
221 @{ echo $(@:.o=.ko); echo $@; } > $(MODVERDIR)/$(@F:.o=.mod)
223 quiet_cmd_cc_lst_c = MKLST $@
224 cmd_cc_lst_c = $(CC) $(c_flags) -g -c -o $*.o $< && \
225 $(CONFIG_SHELL) $(srctree)/scripts/makelst $*.o \
226 System.map $(OBJDUMP) > $@
228 $(obj)/%.lst: $(src)/%.c FORCE
229 $(call if_changed_dep,cc_lst_c)
231 # Compile assembler sources (.S)
232 # ---------------------------------------------------------------------------
234 modkern_aflags := $(AFLAGS_KERNEL)
236 $(real-objs-m) : modkern_aflags := $(AFLAGS_MODULE)
237 $(real-objs-m:.o=.s): modkern_aflags := $(AFLAGS_MODULE)
239 quiet_cmd_as_s_S = CPP $(quiet_modtag) $@
240 cmd_as_s_S = $(CPP) $(a_flags) -o $@ $<
242 $(obj)/%.s: $(src)/%.S FORCE
243 $(call if_changed_dep,as_s_S)
245 quiet_cmd_as_o_S = AS $(quiet_modtag) $@
246 cmd_as_o_S = $(CC) $(a_flags) -c -o $@ $<
248 $(obj)/%.o: $(src)/%.S FORCE
249 $(call if_changed_dep,as_o_S)
251 targets += $(real-objs-y) $(real-objs-m) $(lib-y)
252 targets += $(extra-y) $(MAKECMDGOALS) $(always)
254 # Linker scripts preprocessor (.lds.S -> .lds)
255 # ---------------------------------------------------------------------------
256 quiet_cmd_cpp_lds_S = LDS $@
257 cmd_cpp_lds_S = $(CPP) $(cpp_flags) -D__ASSEMBLY__ -o $@ $<
259 $(obj)/%.lds: $(src)/%.lds.S FORCE
260 $(call if_changed_dep,cpp_lds_S)
262 # Build the compiled-in targets
263 # ---------------------------------------------------------------------------
265 # To build objects in subdirs, we need to descend into the directories
266 $(sort $(subdir-obj-y)): $(subdir-ym) ;
269 # Rule to compile a set of .o files into one .o file
272 quiet_cmd_link_o_target = LD $@
273 # If the list of objects to link is empty, just create an empty built-in.o
274 cmd_link_o_target = $(if $(strip $(obj-y)),\
275 $(LD) $(ld_flags) -r -o $@ $(filter $(obj-y), $^) \
277 rm -f $@; $(AR) rcs $@)
279 $(builtin-target): $(obj-y) FORCE
280 $(call if_changed,link_o_target)
282 targets += $(builtin-target)
283 endif # builtin-target
286 # Rule to create modules.order file
288 # Create commands to either record .ko file or cat modules.order from
291 $(foreach m, $(modorder), \
292 $(if $(filter %/modules.order, $m), \
293 cat $m;, echo kernel/$m;))
295 $(modorder-target): $(subdir-ym) FORCE
296 $(Q)(cat /dev/null; $(modorder-cmds)) > $@
299 # Rule to compile a set of .o files into one .a file
302 quiet_cmd_link_l_target = AR $@
303 cmd_link_l_target = rm -f $@; $(AR) rcs $@ $(lib-y)
305 $(lib-target): $(lib-y) FORCE
306 $(call if_changed,link_l_target)
308 targets += $(lib-target)
312 # Rule to link composite objects
314 # Composite objects are specified in kbuild makefile as follows:
315 # <composite-object>-objs := <list of .o files>
317 # <composite-object>-y := <list of .o files>
319 $(filter $(addprefix $(obj)/, \
320 $($(subst $(obj)/,,$(@:.o=-objs))) \
321 $($(subst $(obj)/,,$(@:.o=-y)))), $^)
323 quiet_cmd_link_multi-y = LD $@
324 cmd_link_multi-y = $(LD) $(ld_flags) -r -o $@ $(link_multi_deps) $(cmd_secanalysis)
326 quiet_cmd_link_multi-m = LD [M] $@
327 cmd_link_multi-m = $(cmd_link_multi-y)
329 # We would rather have a list of rules like
331 # but that's not so easy, so we rather make all composite objects depend
332 # on the set of all their parts
333 $(multi-used-y) : %.o: $(multi-objs-y) FORCE
334 $(call if_changed,link_multi-y)
336 $(multi-used-m) : %.o: $(multi-objs-m) FORCE
337 $(call if_changed,link_multi-m)
338 @{ echo $(@:.o=.ko); echo $(link_multi_deps); } > $(MODVERDIR)/$(@F:.o=.mod)
340 targets += $(multi-used-y) $(multi-used-m)
344 # ---------------------------------------------------------------------------
346 PHONY += $(subdir-ym)
348 $(Q)$(MAKE) $(build)=$@
350 # Add FORCE to the prequisites of a target to force it to be always rebuilt.
351 # ---------------------------------------------------------------------------
357 # Read all saved command lines and dependencies for the $(targets) we
358 # may be building above, using $(if_changed{,_dep}). As an
359 # optimization, we don't need to read them if the target does not
360 # exist, we will rebuild anyway in that case.
362 targets := $(wildcard $(sort $(targets)))
363 cmd_files := $(wildcard $(foreach f,$(targets),$(dir $(f)).$(notdir $(f)).cmd))
365 ifneq ($(cmd_files),)
370 # Declare the contents of the .PHONY variable as phony. We keep that
371 # information in a variable se we can use it in if_changed and friends.