2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
4 * Copyright (c) 2005, 2006, 2007 Cisco Systems. All rights reserved.
5 * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
6 * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
8 * This software is available to you under a choice of one of two
9 * licenses. You may choose to be licensed under the terms of the GNU
10 * General Public License (GPL) Version 2, available from the file
11 * COPYING in the main directory of this source tree, or the
12 * OpenIB.org BSD license below:
14 * Redistribution and use in source and binary forms, with or
15 * without modification, are permitted provided that the following
18 * - Redistributions of source code must retain the above
19 * copyright notice, this list of conditions and the following
22 * - Redistributions in binary form must reproduce the above
23 * copyright notice, this list of conditions and the following
24 * disclaimer in the documentation and/or other materials
25 * provided with the distribution.
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
28 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
29 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
30 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
31 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
32 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
33 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
40 #include <linux/mutex.h>
41 #include <linux/radix-tree.h>
42 #include <linux/timer.h>
44 #include <linux/mlx4/device.h>
45 #include <linux/mlx4/doorbell.h>
47 #define DRV_NAME "mlx4_core"
48 #define PFX DRV_NAME ": "
49 #define DRV_VERSION "0.01"
50 #define DRV_RELDATE "May 1, 2007"
53 MLX4_HCR_BASE
= 0x80680,
54 MLX4_HCR_SIZE
= 0x0001c,
55 MLX4_CLR_INT_SIZE
= 0x00008
59 MLX4_MGM_ENTRY_SIZE
= 0x100,
60 MLX4_QP_PER_MGM
= 4 * (MLX4_MGM_ENTRY_SIZE
/ 16 - 2),
61 MLX4_MTT_ENTRY_PER_SEG
= 8
71 MLX4_NUM_PDS
= 1 << 15
75 MLX4_CMPT_TYPE_QP
= 0,
76 MLX4_CMPT_TYPE_SRQ
= 1,
77 MLX4_CMPT_TYPE_CQ
= 2,
78 MLX4_CMPT_TYPE_EQ
= 3,
84 MLX4_NUM_CMPTS
= MLX4_CMPT_NUM_TYPE
<< MLX4_CMPT_SHIFT
87 #ifdef CONFIG_MLX4_DEBUG
88 extern int mlx4_debug_level
;
90 #define mlx4_dbg(mdev, format, arg...) \
92 if (mlx4_debug_level) \
93 dev_printk(KERN_DEBUG, &mdev->pdev->dev, format, ## arg); \
96 #else /* CONFIG_MLX4_DEBUG */
98 #define mlx4_dbg(mdev, format, arg...) do { (void) mdev; } while (0)
100 #endif /* CONFIG_MLX4_DEBUG */
102 #define mlx4_err(mdev, format, arg...) \
103 dev_err(&mdev->pdev->dev, format, ## arg)
104 #define mlx4_info(mdev, format, arg...) \
105 dev_info(&mdev->pdev->dev, format, ## arg)
106 #define mlx4_warn(mdev, format, arg...) \
107 dev_warn(&mdev->pdev->dev, format, ## arg)
115 unsigned long *table
;
119 unsigned long **bits
;
126 struct mlx4_icm_table
{
134 struct mlx4_icm
**icm
;
138 struct mlx4_dev
*dev
;
139 void __iomem
*doorbell
;
145 struct mlx4_buf_list
*page_list
;
149 struct mlx4_profile
{
162 struct mlx4_icm
*fw_icm
;
163 struct mlx4_icm
*aux_icm
;
171 struct pci_pool
*pool
;
173 struct mutex hcr_mutex
;
174 struct semaphore poll_sem
;
175 struct semaphore event_sem
;
177 spinlock_t context_lock
;
179 struct mlx4_cmd_context
*context
;
185 struct mlx4_uar_table
{
186 struct mlx4_bitmap bitmap
;
189 struct mlx4_mr_table
{
190 struct mlx4_bitmap mpt_bitmap
;
191 struct mlx4_buddy mtt_buddy
;
194 struct mlx4_icm_table mtt_table
;
195 struct mlx4_icm_table dmpt_table
;
198 struct mlx4_cq_table
{
199 struct mlx4_bitmap bitmap
;
201 struct radix_tree_root tree
;
202 struct mlx4_icm_table table
;
203 struct mlx4_icm_table cmpt_table
;
206 struct mlx4_eq_table
{
207 struct mlx4_bitmap bitmap
;
208 void __iomem
*clr_int
;
209 void __iomem
*uar_map
[(MLX4_NUM_EQ
+ 6) / 4];
211 struct mlx4_eq eq
[MLX4_NUM_EQ
];
213 struct page
*icm_page
;
215 struct mlx4_icm_table cmpt_table
;
220 struct mlx4_srq_table
{
221 struct mlx4_bitmap bitmap
;
223 struct radix_tree_root tree
;
224 struct mlx4_icm_table table
;
225 struct mlx4_icm_table cmpt_table
;
228 struct mlx4_qp_table
{
229 struct mlx4_bitmap bitmap
;
233 struct mlx4_icm_table qp_table
;
234 struct mlx4_icm_table auxc_table
;
235 struct mlx4_icm_table altc_table
;
236 struct mlx4_icm_table rdmarc_table
;
237 struct mlx4_icm_table cmpt_table
;
240 struct mlx4_mcg_table
{
242 struct mlx4_bitmap bitmap
;
243 struct mlx4_icm_table table
;
246 struct mlx4_catas_err
{
248 struct timer_list timer
;
249 struct list_head list
;
255 struct list_head dev_list
;
256 struct list_head ctx_list
;
262 struct mlx4_bitmap pd_bitmap
;
263 struct mlx4_uar_table uar_table
;
264 struct mlx4_mr_table mr_table
;
265 struct mlx4_cq_table cq_table
;
266 struct mlx4_eq_table eq_table
;
267 struct mlx4_srq_table srq_table
;
268 struct mlx4_qp_table qp_table
;
269 struct mlx4_mcg_table mcg_table
;
271 struct mlx4_catas_err catas_err
;
273 void __iomem
*clr_base
;
275 struct mlx4_uar driver_uar
;
279 static inline struct mlx4_priv
*mlx4_priv(struct mlx4_dev
*dev
)
281 return container_of(dev
, struct mlx4_priv
, dev
);
284 u32
mlx4_bitmap_alloc(struct mlx4_bitmap
*bitmap
);
285 void mlx4_bitmap_free(struct mlx4_bitmap
*bitmap
, u32 obj
);
286 int mlx4_bitmap_init(struct mlx4_bitmap
*bitmap
, u32 num
, u32 mask
, u32 reserved
);
287 void mlx4_bitmap_cleanup(struct mlx4_bitmap
*bitmap
);
289 int mlx4_reset(struct mlx4_dev
*dev
);
291 int mlx4_init_pd_table(struct mlx4_dev
*dev
);
292 int mlx4_init_uar_table(struct mlx4_dev
*dev
);
293 int mlx4_init_mr_table(struct mlx4_dev
*dev
);
294 int mlx4_init_eq_table(struct mlx4_dev
*dev
);
295 int mlx4_init_cq_table(struct mlx4_dev
*dev
);
296 int mlx4_init_qp_table(struct mlx4_dev
*dev
);
297 int mlx4_init_srq_table(struct mlx4_dev
*dev
);
298 int mlx4_init_mcg_table(struct mlx4_dev
*dev
);
300 void mlx4_cleanup_pd_table(struct mlx4_dev
*dev
);
301 void mlx4_cleanup_uar_table(struct mlx4_dev
*dev
);
302 void mlx4_cleanup_mr_table(struct mlx4_dev
*dev
);
303 void mlx4_cleanup_eq_table(struct mlx4_dev
*dev
);
304 void mlx4_cleanup_cq_table(struct mlx4_dev
*dev
);
305 void mlx4_cleanup_qp_table(struct mlx4_dev
*dev
);
306 void mlx4_cleanup_srq_table(struct mlx4_dev
*dev
);
307 void mlx4_cleanup_mcg_table(struct mlx4_dev
*dev
);
309 void mlx4_start_catas_poll(struct mlx4_dev
*dev
);
310 void mlx4_stop_catas_poll(struct mlx4_dev
*dev
);
311 int mlx4_catas_init(void);
312 void mlx4_catas_cleanup(void);
313 int mlx4_restart_one(struct pci_dev
*pdev
);
314 int mlx4_register_device(struct mlx4_dev
*dev
);
315 void mlx4_unregister_device(struct mlx4_dev
*dev
);
316 void mlx4_dispatch_event(struct mlx4_dev
*dev
, enum mlx4_event type
,
317 int subtype
, int port
);
320 struct mlx4_init_hca_param
;
322 u64
mlx4_make_profile(struct mlx4_dev
*dev
,
323 struct mlx4_profile
*request
,
324 struct mlx4_dev_cap
*dev_cap
,
325 struct mlx4_init_hca_param
*init_hca
);
327 int mlx4_map_eq_icm(struct mlx4_dev
*dev
, u64 icm_virt
);
328 void mlx4_unmap_eq_icm(struct mlx4_dev
*dev
);
330 int mlx4_cmd_init(struct mlx4_dev
*dev
);
331 void mlx4_cmd_cleanup(struct mlx4_dev
*dev
);
332 void mlx4_cmd_event(struct mlx4_dev
*dev
, u16 token
, u8 status
, u64 out_param
);
333 int mlx4_cmd_use_events(struct mlx4_dev
*dev
);
334 void mlx4_cmd_use_polling(struct mlx4_dev
*dev
);
336 void mlx4_cq_completion(struct mlx4_dev
*dev
, u32 cqn
);
337 void mlx4_cq_event(struct mlx4_dev
*dev
, u32 cqn
, int event_type
);
339 void mlx4_qp_event(struct mlx4_dev
*dev
, u32 qpn
, int event_type
);
341 void mlx4_srq_event(struct mlx4_dev
*dev
, u32 srqn
, int event_type
);
343 void mlx4_handle_catas_err(struct mlx4_dev
*dev
);