Add support for allocating irqs for bootbus devices
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / drivers / leds / leds-ss4200.c
blob614ebebaaa28cdcf7d7c765b1c0c959fd7ac4782
1 /*
2 * SS4200-E Hardware API
3 * Copyright (c) 2009, Intel Corporation.
4 * Copyright IBM Corporation, 2009
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
15 * You should have received a copy of the GNU General Public License along with
16 * this program; if not, write to the Free Software Foundation, Inc.,
17 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 * Author: Dave Hansen <dave@sr71.net>
22 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
24 #include <linux/dmi.h>
25 #include <linux/init.h>
26 #include <linux/ioport.h>
27 #include <linux/kernel.h>
28 #include <linux/leds.h>
29 #include <linux/module.h>
30 #include <linux/pci.h>
31 #include <linux/types.h>
32 #include <linux/uaccess.h>
34 MODULE_AUTHOR("Rodney Girod <rgirod@confocus.com>, Dave Hansen <dave@sr71.net>");
35 MODULE_DESCRIPTION("Intel NAS/Home Server ICH7 GPIO Driver");
36 MODULE_LICENSE("GPL");
39 * ICH7 LPC/GPIO PCI Config register offsets
41 #define PMBASE 0x040
42 #define GPIO_BASE 0x048
43 #define GPIO_CTRL 0x04c
44 #define GPIO_EN 0x010
47 * The ICH7 GPIO register block is 64 bytes in size.
49 #define ICH7_GPIO_SIZE 64
52 * Define register offsets within the ICH7 register block.
54 #define GPIO_USE_SEL 0x000
55 #define GP_IO_SEL 0x004
56 #define GP_LVL 0x00c
57 #define GPO_BLINK 0x018
58 #define GPI_INV 0x030
59 #define GPIO_USE_SEL2 0x034
60 #define GP_IO_SEL2 0x038
61 #define GP_LVL2 0x03c
64 * PCI ID of the Intel ICH7 LPC Device within which the GPIO block lives.
66 static const struct pci_device_id ich7_lpc_pci_id[] =
68 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0) },
69 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1) },
70 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_30) },
71 { } /* NULL entry */
74 MODULE_DEVICE_TABLE(pci, ich7_lpc_pci_id);
76 static int __init ss4200_led_dmi_callback(const struct dmi_system_id *id)
78 pr_info("detected '%s'\n", id->ident);
79 return 1;
82 static unsigned int __initdata nodetect;
83 module_param_named(nodetect, nodetect, bool, 0);
84 MODULE_PARM_DESC(nodetect, "Skip DMI-based hardware detection");
87 * struct nas_led_whitelist - List of known good models
89 * Contains the known good models this driver is compatible with.
90 * When adding a new model try to be as strict as possible. This
91 * makes it possible to keep the false positives (the model is
92 * detected as working, but in reality it is not) as low as
93 * possible.
95 static struct dmi_system_id __initdata nas_led_whitelist[] = {
97 .callback = ss4200_led_dmi_callback,
98 .ident = "Intel SS4200-E",
99 .matches = {
100 DMI_MATCH(DMI_SYS_VENDOR, "Intel"),
101 DMI_MATCH(DMI_PRODUCT_NAME, "SS4200-E"),
102 DMI_MATCH(DMI_PRODUCT_VERSION, "1.00.00")
109 * Base I/O address assigned to the Power Management register block
111 static u32 g_pm_io_base;
114 * Base I/O address assigned to the ICH7 GPIO register block
116 static u32 nas_gpio_io_base;
119 * When we successfully register a region, we are returned a resource.
120 * We use these to identify which regions we need to release on our way
121 * back out.
123 static struct resource *gp_gpio_resource;
125 struct nasgpio_led {
126 char *name;
127 u32 gpio_bit;
128 struct led_classdev led_cdev;
132 * gpio_bit(s) are the ICH7 GPIO bit assignments
134 static struct nasgpio_led nasgpio_leds[] = {
135 { .name = "hdd1:blue:sata", .gpio_bit = 0 },
136 { .name = "hdd1:amber:sata", .gpio_bit = 1 },
137 { .name = "hdd2:blue:sata", .gpio_bit = 2 },
138 { .name = "hdd2:amber:sata", .gpio_bit = 3 },
139 { .name = "hdd3:blue:sata", .gpio_bit = 4 },
140 { .name = "hdd3:amber:sata", .gpio_bit = 5 },
141 { .name = "hdd4:blue:sata", .gpio_bit = 6 },
142 { .name = "hdd4:amber:sata", .gpio_bit = 7 },
143 { .name = "power:blue:power", .gpio_bit = 27},
144 { .name = "power:amber:power", .gpio_bit = 28},
147 #define NAS_RECOVERY 0x00000400 /* GPIO10 */
149 static struct nasgpio_led *
150 led_classdev_to_nasgpio_led(struct led_classdev *led_cdev)
152 return container_of(led_cdev, struct nasgpio_led, led_cdev);
155 static struct nasgpio_led *get_led_named(char *name)
157 int i;
158 for (i = 0; i < ARRAY_SIZE(nasgpio_leds); i++) {
159 if (strcmp(nasgpio_leds[i].name, name))
160 continue;
161 return &nasgpio_leds[i];
163 return NULL;
167 * This protects access to the gpio ports.
169 static DEFINE_SPINLOCK(nasgpio_gpio_lock);
172 * There are two gpio ports, one for blinking and the other
173 * for power. @port tells us if we're doing blinking or
174 * power control.
176 * Caller must hold nasgpio_gpio_lock
178 static void __nasgpio_led_set_attr(struct led_classdev *led_cdev,
179 u32 port, u32 value)
181 struct nasgpio_led *led = led_classdev_to_nasgpio_led(led_cdev);
182 u32 gpio_out;
184 gpio_out = inl(nas_gpio_io_base + port);
185 if (value)
186 gpio_out |= (1<<led->gpio_bit);
187 else
188 gpio_out &= ~(1<<led->gpio_bit);
190 outl(gpio_out, nas_gpio_io_base + port);
193 static void nasgpio_led_set_attr(struct led_classdev *led_cdev,
194 u32 port, u32 value)
196 spin_lock(&nasgpio_gpio_lock);
197 __nasgpio_led_set_attr(led_cdev, port, value);
198 spin_unlock(&nasgpio_gpio_lock);
201 u32 nasgpio_led_get_attr(struct led_classdev *led_cdev, u32 port)
203 struct nasgpio_led *led = led_classdev_to_nasgpio_led(led_cdev);
204 u32 gpio_in;
206 spin_lock(&nasgpio_gpio_lock);
207 gpio_in = inl(nas_gpio_io_base + port);
208 spin_unlock(&nasgpio_gpio_lock);
209 if (gpio_in & (1<<led->gpio_bit))
210 return 1;
211 return 0;
215 * There is actual brightness control in the hardware,
216 * but it is via smbus commands and not implemented
217 * in this driver.
219 static void nasgpio_led_set_brightness(struct led_classdev *led_cdev,
220 enum led_brightness brightness)
222 u32 setting = 0;
223 if (brightness >= LED_HALF)
224 setting = 1;
226 * Hold the lock across both operations. This ensures
227 * consistency so that both the "turn off blinking"
228 * and "turn light off" operations complete as a set.
230 spin_lock(&nasgpio_gpio_lock);
232 * LED class documentation asks that past blink state
233 * be disabled when brightness is turned to zero.
235 if (brightness == 0)
236 __nasgpio_led_set_attr(led_cdev, GPO_BLINK, 0);
237 __nasgpio_led_set_attr(led_cdev, GP_LVL, setting);
238 spin_unlock(&nasgpio_gpio_lock);
241 static int nasgpio_led_set_blink(struct led_classdev *led_cdev,
242 unsigned long *delay_on,
243 unsigned long *delay_off)
245 u32 setting = 1;
246 if (!(*delay_on == 0 && *delay_off == 0) &&
247 !(*delay_on == 500 && *delay_off == 500))
248 return -EINVAL;
250 * These are very approximate.
252 *delay_on = 500;
253 *delay_off = 500;
255 nasgpio_led_set_attr(led_cdev, GPO_BLINK, setting);
257 return 0;
262 * Initialize the ICH7 GPIO registers for NAS usage. The BIOS should have
263 * already taken care of this, but we will do so in a non destructive manner
264 * so that we have what we need whether the BIOS did it or not.
266 static int __devinit ich7_gpio_init(struct device *dev)
268 int i;
269 u32 config_data = 0;
270 u32 all_nas_led = 0;
272 for (i = 0; i < ARRAY_SIZE(nasgpio_leds); i++)
273 all_nas_led |= (1<<nasgpio_leds[i].gpio_bit);
275 spin_lock(&nasgpio_gpio_lock);
277 * We need to enable all of the GPIO lines used by the NAS box,
278 * so we will read the current Use Selection and add our usage
279 * to it. This should be benign with regard to the original
280 * BIOS configuration.
282 config_data = inl(nas_gpio_io_base + GPIO_USE_SEL);
283 dev_dbg(dev, ": Data read from GPIO_USE_SEL = 0x%08x\n", config_data);
284 config_data |= all_nas_led + NAS_RECOVERY;
285 outl(config_data, nas_gpio_io_base + GPIO_USE_SEL);
286 config_data = inl(nas_gpio_io_base + GPIO_USE_SEL);
287 dev_dbg(dev, ": GPIO_USE_SEL = 0x%08x\n\n", config_data);
290 * The LED GPIO outputs need to be configured for output, so we
291 * will ensure that all LED lines are cleared for output and the
292 * RECOVERY line ready for input. This too should be benign with
293 * regard to BIOS configuration.
295 config_data = inl(nas_gpio_io_base + GP_IO_SEL);
296 dev_dbg(dev, ": Data read from GP_IO_SEL = 0x%08x\n",
297 config_data);
298 config_data &= ~all_nas_led;
299 config_data |= NAS_RECOVERY;
300 outl(config_data, nas_gpio_io_base + GP_IO_SEL);
301 config_data = inl(nas_gpio_io_base + GP_IO_SEL);
302 dev_dbg(dev, ": GP_IO_SEL = 0x%08x\n", config_data);
305 * In our final system, the BIOS will initialize the state of all
306 * of the LEDs. For now, we turn them all off (or Low).
308 config_data = inl(nas_gpio_io_base + GP_LVL);
309 dev_dbg(dev, ": Data read from GP_LVL = 0x%08x\n", config_data);
311 * In our final system, the BIOS will initialize the blink state of all
312 * of the LEDs. For now, we turn blink off for all of them.
314 config_data = inl(nas_gpio_io_base + GPO_BLINK);
315 dev_dbg(dev, ": Data read from GPO_BLINK = 0x%08x\n", config_data);
318 * At this moment, I am unsure if anything needs to happen with GPI_INV
320 config_data = inl(nas_gpio_io_base + GPI_INV);
321 dev_dbg(dev, ": Data read from GPI_INV = 0x%08x\n", config_data);
323 spin_unlock(&nasgpio_gpio_lock);
324 return 0;
327 static void ich7_lpc_cleanup(struct device *dev)
330 * If we were given exclusive use of the GPIO
331 * I/O Address range, we must return it.
333 if (gp_gpio_resource) {
334 dev_dbg(dev, ": Releasing GPIO I/O addresses\n");
335 release_region(nas_gpio_io_base, ICH7_GPIO_SIZE);
336 gp_gpio_resource = NULL;
341 * The OS has determined that the LPC of the Intel ICH7 Southbridge is present
342 * so we can retrive the required operational information and prepare the GPIO.
344 static struct pci_dev *nas_gpio_pci_dev;
345 static int __devinit ich7_lpc_probe(struct pci_dev *dev,
346 const struct pci_device_id *id)
348 int status;
349 u32 gc = 0;
351 status = pci_enable_device(dev);
352 if (status) {
353 dev_err(&dev->dev, "pci_enable_device failed\n");
354 return -EIO;
357 nas_gpio_pci_dev = dev;
358 status = pci_read_config_dword(dev, PMBASE, &g_pm_io_base);
359 if (status)
360 goto out;
361 g_pm_io_base &= 0x00000ff80;
363 status = pci_read_config_dword(dev, GPIO_CTRL, &gc);
364 if (!(GPIO_EN & gc)) {
365 status = -EEXIST;
366 dev_info(&dev->dev,
367 "ERROR: The LPC GPIO Block has not been enabled.\n");
368 goto out;
371 status = pci_read_config_dword(dev, GPIO_BASE, &nas_gpio_io_base);
372 if (0 > status) {
373 dev_info(&dev->dev, "Unable to read GPIOBASE.\n");
374 goto out;
376 dev_dbg(&dev->dev, ": GPIOBASE = 0x%08x\n", nas_gpio_io_base);
377 nas_gpio_io_base &= 0x00000ffc0;
380 * Insure that we have exclusive access to the GPIO I/O address range.
382 gp_gpio_resource = request_region(nas_gpio_io_base, ICH7_GPIO_SIZE,
383 KBUILD_MODNAME);
384 if (NULL == gp_gpio_resource) {
385 dev_info(&dev->dev,
386 "ERROR Unable to register GPIO I/O addresses.\n");
387 status = -1;
388 goto out;
392 * Initialize the GPIO for NAS/Home Server Use
394 ich7_gpio_init(&dev->dev);
396 out:
397 if (status) {
398 ich7_lpc_cleanup(&dev->dev);
399 pci_disable_device(dev);
401 return status;
404 static void ich7_lpc_remove(struct pci_dev *dev)
406 ich7_lpc_cleanup(&dev->dev);
407 pci_disable_device(dev);
411 * pci_driver structure passed to the PCI modules
413 static struct pci_driver nas_gpio_pci_driver = {
414 .name = KBUILD_MODNAME,
415 .id_table = ich7_lpc_pci_id,
416 .probe = ich7_lpc_probe,
417 .remove = ich7_lpc_remove,
420 static struct led_classdev *get_classdev_for_led_nr(int nr)
422 struct nasgpio_led *nas_led = &nasgpio_leds[nr];
423 struct led_classdev *led = &nas_led->led_cdev;
424 return led;
428 static void set_power_light_amber_noblink(void)
430 struct nasgpio_led *amber = get_led_named("power:amber:power");
431 struct nasgpio_led *blue = get_led_named("power:blue:power");
433 if (!amber || !blue)
434 return;
436 * LED_OFF implies disabling future blinking
438 pr_debug("setting blue off and amber on\n");
440 nasgpio_led_set_brightness(&blue->led_cdev, LED_OFF);
441 nasgpio_led_set_brightness(&amber->led_cdev, LED_FULL);
444 static ssize_t nas_led_blink_show(struct device *dev,
445 struct device_attribute *attr, char *buf)
447 struct led_classdev *led = dev_get_drvdata(dev);
448 int blinking = 0;
449 if (nasgpio_led_get_attr(led, GPO_BLINK))
450 blinking = 1;
451 return sprintf(buf, "%u\n", blinking);
454 static ssize_t nas_led_blink_store(struct device *dev,
455 struct device_attribute *attr,
456 const char *buf, size_t size)
458 int ret;
459 struct led_classdev *led = dev_get_drvdata(dev);
460 unsigned long blink_state;
462 ret = strict_strtoul(buf, 10, &blink_state);
463 if (ret)
464 return ret;
466 nasgpio_led_set_attr(led, GPO_BLINK, blink_state);
468 return size;
471 static DEVICE_ATTR(blink, 0644, nas_led_blink_show, nas_led_blink_store);
473 static int register_nasgpio_led(int led_nr)
475 int ret;
476 struct nasgpio_led *nas_led = &nasgpio_leds[led_nr];
477 struct led_classdev *led = get_classdev_for_led_nr(led_nr);
479 led->name = nas_led->name;
480 led->brightness = LED_OFF;
481 if (nasgpio_led_get_attr(led, GP_LVL))
482 led->brightness = LED_FULL;
483 led->brightness_set = nasgpio_led_set_brightness;
484 led->blink_set = nasgpio_led_set_blink;
485 ret = led_classdev_register(&nas_gpio_pci_dev->dev, led);
486 if (ret)
487 return ret;
488 ret = device_create_file(led->dev, &dev_attr_blink);
489 if (ret)
490 led_classdev_unregister(led);
491 return ret;
494 static void unregister_nasgpio_led(int led_nr)
496 struct led_classdev *led = get_classdev_for_led_nr(led_nr);
497 led_classdev_unregister(led);
498 device_remove_file(led->dev, &dev_attr_blink);
501 * module load/initialization
503 static int __init nas_gpio_init(void)
505 int i;
506 int ret = 0;
507 int nr_devices = 0;
509 nr_devices = dmi_check_system(nas_led_whitelist);
510 if (nodetect) {
511 pr_info("skipping hardware autodetection\n");
512 pr_info("Please send 'dmidecode' output to dave@sr71.net\n");
513 nr_devices++;
516 if (nr_devices <= 0) {
517 pr_info("no LED devices found\n");
518 return -ENODEV;
521 pr_info("registering PCI driver\n");
522 ret = pci_register_driver(&nas_gpio_pci_driver);
523 if (ret)
524 return ret;
525 for (i = 0; i < ARRAY_SIZE(nasgpio_leds); i++) {
526 ret = register_nasgpio_led(i);
527 if (ret)
528 goto out_err;
531 * When the system powers on, the BIOS leaves the power
532 * light blue and blinking. This will turn it solid
533 * amber once the driver is loaded.
535 set_power_light_amber_noblink();
536 return 0;
537 out_err:
538 for (i--; i >= 0; i--)
539 unregister_nasgpio_led(i);
540 pci_unregister_driver(&nas_gpio_pci_driver);
541 return ret;
545 * module unload
547 static void __exit nas_gpio_exit(void)
549 int i;
550 pr_info("Unregistering driver\n");
551 for (i = 0; i < ARRAY_SIZE(nasgpio_leds); i++)
552 unregister_nasgpio_led(i);
553 pci_unregister_driver(&nas_gpio_pci_driver);
556 module_init(nas_gpio_init);
557 module_exit(nas_gpio_exit);