1 /* linux/drivers/video/s3c2410fb.c
2 * Copyright (c) 2004,2005 Arnaud Patard
3 * Copyright (c) 2004-2008 Ben Dooks
5 * S3C2410 LCD Framebuffer Driver
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file COPYING in the main directory of this archive for
11 * Driver based on skeletonfb.c, sa1100fb.c and others.
14 #include <linux/module.h>
15 #include <linux/kernel.h>
16 #include <linux/errno.h>
17 #include <linux/string.h>
19 #include <linux/slab.h>
20 #include <linux/delay.h>
22 #include <linux/init.h>
23 #include <linux/dma-mapping.h>
24 #include <linux/interrupt.h>
25 #include <linux/platform_device.h>
26 #include <linux/clk.h>
27 #include <linux/cpufreq.h>
30 #include <asm/div64.h>
32 #include <asm/mach/map.h>
33 #include <mach/regs-lcd.h>
34 #include <mach/regs-gpio.h>
41 #include "s3c2410fb.h"
44 #ifdef CONFIG_FB_S3C2410_DEBUG
50 #define dprintk(msg...) if (debug) { printk(KERN_DEBUG "s3c2410fb: " msg); }
52 /* useful functions */
54 static int is_s3c2412(struct s3c2410fb_info
*fbi
)
56 return (fbi
->drv_type
== DRV_S3C2412
);
59 /* s3c2410fb_set_lcdaddr
61 * initialise lcd controller address pointers
63 static void s3c2410fb_set_lcdaddr(struct fb_info
*info
)
65 unsigned long saddr1
, saddr2
, saddr3
;
66 struct s3c2410fb_info
*fbi
= info
->par
;
67 void __iomem
*regs
= fbi
->io
;
69 saddr1
= info
->fix
.smem_start
>> 1;
70 saddr2
= info
->fix
.smem_start
;
71 saddr2
+= info
->fix
.line_length
* info
->var
.yres
;
74 saddr3
= S3C2410_OFFSIZE(0) |
75 S3C2410_PAGEWIDTH((info
->fix
.line_length
/ 2) & 0x3ff);
77 dprintk("LCDSADDR1 = 0x%08lx\n", saddr1
);
78 dprintk("LCDSADDR2 = 0x%08lx\n", saddr2
);
79 dprintk("LCDSADDR3 = 0x%08lx\n", saddr3
);
81 writel(saddr1
, regs
+ S3C2410_LCDSADDR1
);
82 writel(saddr2
, regs
+ S3C2410_LCDSADDR2
);
83 writel(saddr3
, regs
+ S3C2410_LCDSADDR3
);
86 /* s3c2410fb_calc_pixclk()
88 * calculate divisor for clk->pixclk
90 static unsigned int s3c2410fb_calc_pixclk(struct s3c2410fb_info
*fbi
,
93 unsigned long clk
= fbi
->clk_rate
;
94 unsigned long long div
;
96 /* pixclk is in picoseconds, our clock is in Hz
98 * Hz -> picoseconds is / 10^-12
101 div
= (unsigned long long)clk
* pixclk
;
102 div
>>= 12; /* div / 2^12 */
103 do_div(div
, 625 * 625UL * 625); /* div / 5^12 */
105 dprintk("pixclk %ld, divisor is %ld\n", pixclk
, (long)div
);
110 * s3c2410fb_check_var():
111 * Get the video params out of 'var'. If a value doesn't fit, round it up,
112 * if it's too big, return -EINVAL.
115 static int s3c2410fb_check_var(struct fb_var_screeninfo
*var
,
116 struct fb_info
*info
)
118 struct s3c2410fb_info
*fbi
= info
->par
;
119 struct s3c2410fb_mach_info
*mach_info
= fbi
->dev
->platform_data
;
120 struct s3c2410fb_display
*display
= NULL
;
121 struct s3c2410fb_display
*default_display
= mach_info
->displays
+
122 mach_info
->default_display
;
123 int type
= default_display
->type
;
126 dprintk("check_var(var=%p, info=%p)\n", var
, info
);
128 /* validate x/y resolution */
129 /* choose default mode if possible */
130 if (var
->yres
== default_display
->yres
&&
131 var
->xres
== default_display
->xres
&&
132 var
->bits_per_pixel
== default_display
->bpp
)
133 display
= default_display
;
135 for (i
= 0; i
< mach_info
->num_displays
; i
++)
136 if (type
== mach_info
->displays
[i
].type
&&
137 var
->yres
== mach_info
->displays
[i
].yres
&&
138 var
->xres
== mach_info
->displays
[i
].xres
&&
139 var
->bits_per_pixel
== mach_info
->displays
[i
].bpp
) {
140 display
= mach_info
->displays
+ i
;
145 dprintk("wrong resolution or depth %dx%d at %d bpp\n",
146 var
->xres
, var
->yres
, var
->bits_per_pixel
);
150 /* it is always the size as the display */
151 var
->xres_virtual
= display
->xres
;
152 var
->yres_virtual
= display
->yres
;
153 var
->height
= display
->height
;
154 var
->width
= display
->width
;
156 /* copy lcd settings */
157 var
->pixclock
= display
->pixclock
;
158 var
->left_margin
= display
->left_margin
;
159 var
->right_margin
= display
->right_margin
;
160 var
->upper_margin
= display
->upper_margin
;
161 var
->lower_margin
= display
->lower_margin
;
162 var
->vsync_len
= display
->vsync_len
;
163 var
->hsync_len
= display
->hsync_len
;
165 fbi
->regs
.lcdcon5
= display
->lcdcon5
;
166 /* set display type */
167 fbi
->regs
.lcdcon1
= display
->type
;
169 var
->transp
.offset
= 0;
170 var
->transp
.length
= 0;
171 /* set r/g/b positions */
172 switch (var
->bits_per_pixel
) {
177 var
->red
.length
= var
->bits_per_pixel
;
178 var
->green
= var
->red
;
179 var
->blue
= var
->red
;
182 if (display
->type
!= S3C2410_LCDCON1_TFT
) {
186 var
->green
.length
= 3;
187 var
->green
.offset
= 2;
188 var
->blue
.length
= 2;
189 var
->blue
.offset
= 0;
193 var
->green
= var
->red
;
194 var
->blue
= var
->red
;
201 var
->green
.length
= 4;
202 var
->green
.offset
= 4;
203 var
->blue
.length
= 4;
204 var
->blue
.offset
= 0;
209 if (display
->lcdcon5
& S3C2410_LCDCON5_FRM565
) {
210 /* 16 bpp, 565 format */
211 var
->red
.offset
= 11;
212 var
->green
.offset
= 5;
213 var
->blue
.offset
= 0;
215 var
->green
.length
= 6;
216 var
->blue
.length
= 5;
218 /* 16 bpp, 5551 format */
219 var
->red
.offset
= 11;
220 var
->green
.offset
= 6;
221 var
->blue
.offset
= 1;
223 var
->green
.length
= 5;
224 var
->blue
.length
= 5;
228 /* 24 bpp 888 and 8 dummy */
230 var
->red
.offset
= 16;
231 var
->green
.length
= 8;
232 var
->green
.offset
= 8;
233 var
->blue
.length
= 8;
234 var
->blue
.offset
= 0;
240 /* s3c2410fb_calculate_stn_lcd_regs
242 * calculate register values from var settings
244 static void s3c2410fb_calculate_stn_lcd_regs(const struct fb_info
*info
,
245 struct s3c2410fb_hw
*regs
)
247 const struct s3c2410fb_info
*fbi
= info
->par
;
248 const struct fb_var_screeninfo
*var
= &info
->var
;
249 int type
= regs
->lcdcon1
& ~S3C2410_LCDCON1_TFT
;
250 int hs
= var
->xres
>> 2;
251 unsigned wdly
= (var
->left_margin
>> 4) - 1;
252 unsigned wlh
= (var
->hsync_len
>> 4) - 1;
254 if (type
!= S3C2410_LCDCON1_STN4
)
257 switch (var
->bits_per_pixel
) {
259 regs
->lcdcon1
|= S3C2410_LCDCON1_STN1BPP
;
262 regs
->lcdcon1
|= S3C2410_LCDCON1_STN2GREY
;
265 regs
->lcdcon1
|= S3C2410_LCDCON1_STN4GREY
;
268 regs
->lcdcon1
|= S3C2410_LCDCON1_STN8BPP
;
272 regs
->lcdcon1
|= S3C2410_LCDCON1_STN12BPP
;
277 /* invalid pixel depth */
278 dev_err(fbi
->dev
, "invalid bpp %d\n",
279 var
->bits_per_pixel
);
281 /* update X/Y info */
282 dprintk("setting horz: lft=%d, rt=%d, sync=%d\n",
283 var
->left_margin
, var
->right_margin
, var
->hsync_len
);
285 regs
->lcdcon2
= S3C2410_LCDCON2_LINEVAL(var
->yres
- 1);
293 regs
->lcdcon3
= S3C2410_LCDCON3_WDLY(wdly
) |
294 S3C2410_LCDCON3_LINEBLANK(var
->right_margin
/ 8) |
295 S3C2410_LCDCON3_HOZVAL(hs
- 1);
297 regs
->lcdcon4
= S3C2410_LCDCON4_WLH(wlh
);
300 /* s3c2410fb_calculate_tft_lcd_regs
302 * calculate register values from var settings
304 static void s3c2410fb_calculate_tft_lcd_regs(const struct fb_info
*info
,
305 struct s3c2410fb_hw
*regs
)
307 const struct s3c2410fb_info
*fbi
= info
->par
;
308 const struct fb_var_screeninfo
*var
= &info
->var
;
310 switch (var
->bits_per_pixel
) {
312 regs
->lcdcon1
|= S3C2410_LCDCON1_TFT1BPP
;
315 regs
->lcdcon1
|= S3C2410_LCDCON1_TFT2BPP
;
318 regs
->lcdcon1
|= S3C2410_LCDCON1_TFT4BPP
;
321 regs
->lcdcon1
|= S3C2410_LCDCON1_TFT8BPP
;
322 regs
->lcdcon5
|= S3C2410_LCDCON5_BSWP
|
323 S3C2410_LCDCON5_FRM565
;
324 regs
->lcdcon5
&= ~S3C2410_LCDCON5_HWSWP
;
327 regs
->lcdcon1
|= S3C2410_LCDCON1_TFT16BPP
;
328 regs
->lcdcon5
&= ~S3C2410_LCDCON5_BSWP
;
329 regs
->lcdcon5
|= S3C2410_LCDCON5_HWSWP
;
332 regs
->lcdcon1
|= S3C2410_LCDCON1_TFT24BPP
;
333 regs
->lcdcon5
&= ~(S3C2410_LCDCON5_BSWP
|
334 S3C2410_LCDCON5_HWSWP
|
335 S3C2410_LCDCON5_BPP24BL
);
338 /* invalid pixel depth */
339 dev_err(fbi
->dev
, "invalid bpp %d\n",
340 var
->bits_per_pixel
);
342 /* update X/Y info */
343 dprintk("setting vert: up=%d, low=%d, sync=%d\n",
344 var
->upper_margin
, var
->lower_margin
, var
->vsync_len
);
346 dprintk("setting horz: lft=%d, rt=%d, sync=%d\n",
347 var
->left_margin
, var
->right_margin
, var
->hsync_len
);
349 regs
->lcdcon2
= S3C2410_LCDCON2_LINEVAL(var
->yres
- 1) |
350 S3C2410_LCDCON2_VBPD(var
->upper_margin
- 1) |
351 S3C2410_LCDCON2_VFPD(var
->lower_margin
- 1) |
352 S3C2410_LCDCON2_VSPW(var
->vsync_len
- 1);
354 regs
->lcdcon3
= S3C2410_LCDCON3_HBPD(var
->right_margin
- 1) |
355 S3C2410_LCDCON3_HFPD(var
->left_margin
- 1) |
356 S3C2410_LCDCON3_HOZVAL(var
->xres
- 1);
358 regs
->lcdcon4
= S3C2410_LCDCON4_HSPW(var
->hsync_len
- 1);
361 /* s3c2410fb_activate_var
363 * activate (set) the controller from the given framebuffer
366 static void s3c2410fb_activate_var(struct fb_info
*info
)
368 struct s3c2410fb_info
*fbi
= info
->par
;
369 void __iomem
*regs
= fbi
->io
;
370 int type
= fbi
->regs
.lcdcon1
& S3C2410_LCDCON1_TFT
;
371 struct fb_var_screeninfo
*var
= &info
->var
;
372 int clkdiv
= s3c2410fb_calc_pixclk(fbi
, var
->pixclock
) / 2;
374 dprintk("%s: var->xres = %d\n", __func__
, var
->xres
);
375 dprintk("%s: var->yres = %d\n", __func__
, var
->yres
);
376 dprintk("%s: var->bpp = %d\n", __func__
, var
->bits_per_pixel
);
378 if (type
== S3C2410_LCDCON1_TFT
) {
379 s3c2410fb_calculate_tft_lcd_regs(info
, &fbi
->regs
);
384 s3c2410fb_calculate_stn_lcd_regs(info
, &fbi
->regs
);
389 fbi
->regs
.lcdcon1
|= S3C2410_LCDCON1_CLKVAL(clkdiv
);
391 /* write new registers */
393 dprintk("new register set:\n");
394 dprintk("lcdcon[1] = 0x%08lx\n", fbi
->regs
.lcdcon1
);
395 dprintk("lcdcon[2] = 0x%08lx\n", fbi
->regs
.lcdcon2
);
396 dprintk("lcdcon[3] = 0x%08lx\n", fbi
->regs
.lcdcon3
);
397 dprintk("lcdcon[4] = 0x%08lx\n", fbi
->regs
.lcdcon4
);
398 dprintk("lcdcon[5] = 0x%08lx\n", fbi
->regs
.lcdcon5
);
400 writel(fbi
->regs
.lcdcon1
& ~S3C2410_LCDCON1_ENVID
,
401 regs
+ S3C2410_LCDCON1
);
402 writel(fbi
->regs
.lcdcon2
, regs
+ S3C2410_LCDCON2
);
403 writel(fbi
->regs
.lcdcon3
, regs
+ S3C2410_LCDCON3
);
404 writel(fbi
->regs
.lcdcon4
, regs
+ S3C2410_LCDCON4
);
405 writel(fbi
->regs
.lcdcon5
, regs
+ S3C2410_LCDCON5
);
407 /* set lcd address pointers */
408 s3c2410fb_set_lcdaddr(info
);
410 fbi
->regs
.lcdcon1
|= S3C2410_LCDCON1_ENVID
,
411 writel(fbi
->regs
.lcdcon1
, regs
+ S3C2410_LCDCON1
);
415 * s3c2410fb_set_par - Alters the hardware state.
416 * @info: frame buffer structure that represents a single frame buffer
419 static int s3c2410fb_set_par(struct fb_info
*info
)
421 struct fb_var_screeninfo
*var
= &info
->var
;
423 switch (var
->bits_per_pixel
) {
427 info
->fix
.visual
= FB_VISUAL_TRUECOLOR
;
430 info
->fix
.visual
= FB_VISUAL_MONO01
;
433 info
->fix
.visual
= FB_VISUAL_PSEUDOCOLOR
;
437 info
->fix
.line_length
= (var
->xres_virtual
* var
->bits_per_pixel
) / 8;
439 /* activate this new configuration */
441 s3c2410fb_activate_var(info
);
445 static void schedule_palette_update(struct s3c2410fb_info
*fbi
,
446 unsigned int regno
, unsigned int val
)
450 void __iomem
*irq_base
= fbi
->irq_base
;
452 local_irq_save(flags
);
454 fbi
->palette_buffer
[regno
] = val
;
456 if (!fbi
->palette_ready
) {
457 fbi
->palette_ready
= 1;
460 irqen
= readl(irq_base
+ S3C24XX_LCDINTMSK
);
461 irqen
&= ~S3C2410_LCDINT_FRSYNC
;
462 writel(irqen
, irq_base
+ S3C24XX_LCDINTMSK
);
465 local_irq_restore(flags
);
469 static inline unsigned int chan_to_field(unsigned int chan
,
470 struct fb_bitfield
*bf
)
473 chan
>>= 16 - bf
->length
;
474 return chan
<< bf
->offset
;
477 static int s3c2410fb_setcolreg(unsigned regno
,
478 unsigned red
, unsigned green
, unsigned blue
,
479 unsigned transp
, struct fb_info
*info
)
481 struct s3c2410fb_info
*fbi
= info
->par
;
482 void __iomem
*regs
= fbi
->io
;
485 /* dprintk("setcol: regno=%d, rgb=%d,%d,%d\n",
486 regno, red, green, blue); */
488 switch (info
->fix
.visual
) {
489 case FB_VISUAL_TRUECOLOR
:
490 /* true-colour, use pseudo-palette */
493 u32
*pal
= info
->pseudo_palette
;
495 val
= chan_to_field(red
, &info
->var
.red
);
496 val
|= chan_to_field(green
, &info
->var
.green
);
497 val
|= chan_to_field(blue
, &info
->var
.blue
);
503 case FB_VISUAL_PSEUDOCOLOR
:
505 /* currently assume RGB 5-6-5 mode */
507 val
= (red
>> 0) & 0xf800;
508 val
|= (green
>> 5) & 0x07e0;
509 val
|= (blue
>> 11) & 0x001f;
511 writel(val
, regs
+ S3C2410_TFTPAL(regno
));
512 schedule_palette_update(fbi
, regno
, val
);
518 return 1; /* unknown type */
524 /* s3c2410fb_lcd_enable
526 * shutdown the lcd controller
528 static void s3c2410fb_lcd_enable(struct s3c2410fb_info
*fbi
, int enable
)
532 local_irq_save(flags
);
535 fbi
->regs
.lcdcon1
|= S3C2410_LCDCON1_ENVID
;
537 fbi
->regs
.lcdcon1
&= ~S3C2410_LCDCON1_ENVID
;
539 writel(fbi
->regs
.lcdcon1
, fbi
->io
+ S3C2410_LCDCON1
);
541 local_irq_restore(flags
);
547 * @blank_mode: the blank mode we want.
548 * @info: frame buffer structure that represents a single frame buffer
550 * Blank the screen if blank_mode != 0, else unblank. Return 0 if
551 * blanking succeeded, != 0 if un-/blanking failed due to e.g. a
552 * video mode which doesn't support it. Implements VESA suspend
553 * and powerdown modes on hardware that supports disabling hsync/vsync:
555 * Returns negative errno on error, or zero on success.
558 static int s3c2410fb_blank(int blank_mode
, struct fb_info
*info
)
560 struct s3c2410fb_info
*fbi
= info
->par
;
561 void __iomem
*tpal_reg
= fbi
->io
;
563 dprintk("blank(mode=%d, info=%p)\n", blank_mode
, info
);
565 tpal_reg
+= is_s3c2412(fbi
) ? S3C2412_TPAL
: S3C2410_TPAL
;
567 if (blank_mode
== FB_BLANK_POWERDOWN
) {
568 s3c2410fb_lcd_enable(fbi
, 0);
570 s3c2410fb_lcd_enable(fbi
, 1);
573 if (blank_mode
== FB_BLANK_UNBLANK
)
574 writel(0x0, tpal_reg
);
576 dprintk("setting TPAL to output 0x000000\n");
577 writel(S3C2410_TPAL_EN
, tpal_reg
);
583 static int s3c2410fb_debug_show(struct device
*dev
,
584 struct device_attribute
*attr
, char *buf
)
586 return snprintf(buf
, PAGE_SIZE
, "%s\n", debug
? "on" : "off");
589 static int s3c2410fb_debug_store(struct device
*dev
,
590 struct device_attribute
*attr
,
591 const char *buf
, size_t len
)
596 if (strnicmp(buf
, "on", 2) == 0 ||
597 strnicmp(buf
, "1", 1) == 0) {
599 printk(KERN_DEBUG
"s3c2410fb: Debug On");
600 } else if (strnicmp(buf
, "off", 3) == 0 ||
601 strnicmp(buf
, "0", 1) == 0) {
603 printk(KERN_DEBUG
"s3c2410fb: Debug Off");
611 static DEVICE_ATTR(debug
, 0666, s3c2410fb_debug_show
, s3c2410fb_debug_store
);
613 static struct fb_ops s3c2410fb_ops
= {
614 .owner
= THIS_MODULE
,
615 .fb_check_var
= s3c2410fb_check_var
,
616 .fb_set_par
= s3c2410fb_set_par
,
617 .fb_blank
= s3c2410fb_blank
,
618 .fb_setcolreg
= s3c2410fb_setcolreg
,
619 .fb_fillrect
= cfb_fillrect
,
620 .fb_copyarea
= cfb_copyarea
,
621 .fb_imageblit
= cfb_imageblit
,
625 * s3c2410fb_map_video_memory():
626 * Allocates the DRAM memory for the frame buffer. This buffer is
627 * remapped into a non-cached, non-buffered, memory region to
628 * allow palette and pixel writes to occur without flushing the
629 * cache. Once this area is remapped, all virtual memory
630 * access to the video memory should occur at the new region.
632 static int __init
s3c2410fb_map_video_memory(struct fb_info
*info
)
634 struct s3c2410fb_info
*fbi
= info
->par
;
636 unsigned map_size
= PAGE_ALIGN(info
->fix
.smem_len
);
638 dprintk("map_video_memory(fbi=%p) map_size %u\n", fbi
, map_size
);
640 info
->screen_base
= dma_alloc_writecombine(fbi
->dev
, map_size
,
641 &map_dma
, GFP_KERNEL
);
643 if (info
->screen_base
) {
644 /* prevent initial garbage on screen */
645 dprintk("map_video_memory: clear %p:%08x\n",
646 info
->screen_base
, map_size
);
647 memset(info
->screen_base
, 0x00, map_size
);
649 info
->fix
.smem_start
= map_dma
;
651 dprintk("map_video_memory: dma=%08lx cpu=%p size=%08x\n",
652 info
->fix
.smem_start
, info
->screen_base
, map_size
);
655 return info
->screen_base
? 0 : -ENOMEM
;
658 static inline void s3c2410fb_unmap_video_memory(struct fb_info
*info
)
660 struct s3c2410fb_info
*fbi
= info
->par
;
662 dma_free_writecombine(fbi
->dev
, PAGE_ALIGN(info
->fix
.smem_len
),
663 info
->screen_base
, info
->fix
.smem_start
);
666 static inline void modify_gpio(void __iomem
*reg
,
667 unsigned long set
, unsigned long mask
)
671 tmp
= readl(reg
) & ~mask
;
672 writel(tmp
| set
, reg
);
676 * s3c2410fb_init_registers - Initialise all LCD-related registers
678 static int s3c2410fb_init_registers(struct fb_info
*info
)
680 struct s3c2410fb_info
*fbi
= info
->par
;
681 struct s3c2410fb_mach_info
*mach_info
= fbi
->dev
->platform_data
;
683 void __iomem
*regs
= fbi
->io
;
685 void __iomem
*lpcsel
;
687 if (is_s3c2412(fbi
)) {
688 tpal
= regs
+ S3C2412_TPAL
;
689 lpcsel
= regs
+ S3C2412_TCONSEL
;
691 tpal
= regs
+ S3C2410_TPAL
;
692 lpcsel
= regs
+ S3C2410_LPCSEL
;
695 /* Initialise LCD with values from haret */
697 local_irq_save(flags
);
699 /* modify the gpio(s) with interrupts set (bjd) */
701 modify_gpio(S3C2410_GPCUP
, mach_info
->gpcup
, mach_info
->gpcup_mask
);
702 modify_gpio(S3C2410_GPCCON
, mach_info
->gpccon
, mach_info
->gpccon_mask
);
703 modify_gpio(S3C2410_GPDUP
, mach_info
->gpdup
, mach_info
->gpdup_mask
);
704 modify_gpio(S3C2410_GPDCON
, mach_info
->gpdcon
, mach_info
->gpdcon_mask
);
706 local_irq_restore(flags
);
708 dprintk("LPCSEL = 0x%08lx\n", mach_info
->lpcsel
);
709 writel(mach_info
->lpcsel
, lpcsel
);
711 dprintk("replacing TPAL %08x\n", readl(tpal
));
713 /* ensure temporary palette disabled */
719 static void s3c2410fb_write_palette(struct s3c2410fb_info
*fbi
)
722 void __iomem
*regs
= fbi
->io
;
724 fbi
->palette_ready
= 0;
726 for (i
= 0; i
< 256; i
++) {
727 unsigned long ent
= fbi
->palette_buffer
[i
];
728 if (ent
== PALETTE_BUFF_CLEAR
)
731 writel(ent
, regs
+ S3C2410_TFTPAL(i
));
733 /* it seems the only way to know exactly
734 * if the palette wrote ok, is to check
735 * to see if the value verifies ok
738 if (readw(regs
+ S3C2410_TFTPAL(i
)) == ent
)
739 fbi
->palette_buffer
[i
] = PALETTE_BUFF_CLEAR
;
741 fbi
->palette_ready
= 1; /* retry */
745 static irqreturn_t
s3c2410fb_irq(int irq
, void *dev_id
)
747 struct s3c2410fb_info
*fbi
= dev_id
;
748 void __iomem
*irq_base
= fbi
->irq_base
;
749 unsigned long lcdirq
= readl(irq_base
+ S3C24XX_LCDINTPND
);
751 if (lcdirq
& S3C2410_LCDINT_FRSYNC
) {
752 if (fbi
->palette_ready
)
753 s3c2410fb_write_palette(fbi
);
755 writel(S3C2410_LCDINT_FRSYNC
, irq_base
+ S3C24XX_LCDINTPND
);
756 writel(S3C2410_LCDINT_FRSYNC
, irq_base
+ S3C24XX_LCDSRCPND
);
762 #ifdef CONFIG_CPU_FREQ
764 static int s3c2410fb_cpufreq_transition(struct notifier_block
*nb
,
765 unsigned long val
, void *data
)
767 struct cpufreq_freqs
*freqs
= data
;
768 struct s3c2410fb_info
*info
;
769 struct fb_info
*fbinfo
;
772 info
= container_of(nb
, struct s3c2410fb_info
, freq_transition
);
773 fbinfo
= platform_get_drvdata(to_platform_device(info
->dev
));
775 /* work out change, <0 for speed-up */
776 delta_f
= info
->clk_rate
- clk_get_rate(info
->clk
);
778 if ((val
== CPUFREQ_POSTCHANGE
&& delta_f
> 0) ||
779 (val
== CPUFREQ_PRECHANGE
&& delta_f
< 0)) {
780 info
->clk_rate
= clk_get_rate(info
->clk
);
781 s3c2410fb_activate_var(fbinfo
);
787 static inline int s3c2410fb_cpufreq_register(struct s3c2410fb_info
*info
)
789 info
->freq_transition
.notifier_call
= s3c2410fb_cpufreq_transition
;
791 return cpufreq_register_notifier(&info
->freq_transition
,
792 CPUFREQ_TRANSITION_NOTIFIER
);
795 static inline void s3c2410fb_cpufreq_deregister(struct s3c2410fb_info
*info
)
797 cpufreq_unregister_notifier(&info
->freq_transition
,
798 CPUFREQ_TRANSITION_NOTIFIER
);
802 static inline int s3c2410fb_cpufreq_register(struct s3c2410fb_info
*info
)
807 static inline void s3c2410fb_cpufreq_deregister(struct s3c2410fb_info
*info
)
813 static char driver_name
[] = "s3c2410fb";
815 static int __init
s3c24xxfb_probe(struct platform_device
*pdev
,
816 enum s3c_drv_type drv_type
)
818 struct s3c2410fb_info
*info
;
819 struct s3c2410fb_display
*display
;
820 struct fb_info
*fbinfo
;
821 struct s3c2410fb_mach_info
*mach_info
;
822 struct resource
*res
;
829 mach_info
= pdev
->dev
.platform_data
;
830 if (mach_info
== NULL
) {
832 "no platform data for lcd, cannot attach\n");
836 if (mach_info
->default_display
>= mach_info
->num_displays
) {
837 dev_err(&pdev
->dev
, "default is %d but only %d displays\n",
838 mach_info
->default_display
, mach_info
->num_displays
);
842 display
= mach_info
->displays
+ mach_info
->default_display
;
844 irq
= platform_get_irq(pdev
, 0);
846 dev_err(&pdev
->dev
, "no irq for device\n");
850 fbinfo
= framebuffer_alloc(sizeof(struct s3c2410fb_info
), &pdev
->dev
);
854 platform_set_drvdata(pdev
, fbinfo
);
857 info
->dev
= &pdev
->dev
;
858 info
->drv_type
= drv_type
;
860 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
862 dev_err(&pdev
->dev
, "failed to get memory registers\n");
867 size
= (res
->end
- res
->start
) + 1;
868 info
->mem
= request_mem_region(res
->start
, size
, pdev
->name
);
869 if (info
->mem
== NULL
) {
870 dev_err(&pdev
->dev
, "failed to get memory region\n");
875 info
->io
= ioremap(res
->start
, size
);
876 if (info
->io
== NULL
) {
877 dev_err(&pdev
->dev
, "ioremap() of registers failed\n");
882 info
->irq_base
= info
->io
+ ((drv_type
== DRV_S3C2412
) ? S3C2412_LCDINTBASE
: S3C2410_LCDINTBASE
);
884 dprintk("devinit\n");
886 strcpy(fbinfo
->fix
.id
, driver_name
);
889 lcdcon1
= readl(info
->io
+ S3C2410_LCDCON1
);
890 writel(lcdcon1
& ~S3C2410_LCDCON1_ENVID
, info
->io
+ S3C2410_LCDCON1
);
892 fbinfo
->fix
.type
= FB_TYPE_PACKED_PIXELS
;
893 fbinfo
->fix
.type_aux
= 0;
894 fbinfo
->fix
.xpanstep
= 0;
895 fbinfo
->fix
.ypanstep
= 0;
896 fbinfo
->fix
.ywrapstep
= 0;
897 fbinfo
->fix
.accel
= FB_ACCEL_NONE
;
899 fbinfo
->var
.nonstd
= 0;
900 fbinfo
->var
.activate
= FB_ACTIVATE_NOW
;
901 fbinfo
->var
.accel_flags
= 0;
902 fbinfo
->var
.vmode
= FB_VMODE_NONINTERLACED
;
904 fbinfo
->fbops
= &s3c2410fb_ops
;
905 fbinfo
->flags
= FBINFO_FLAG_DEFAULT
;
906 fbinfo
->pseudo_palette
= &info
->pseudo_pal
;
908 for (i
= 0; i
< 256; i
++)
909 info
->palette_buffer
[i
] = PALETTE_BUFF_CLEAR
;
911 ret
= request_irq(irq
, s3c2410fb_irq
, IRQF_DISABLED
, pdev
->name
, info
);
913 dev_err(&pdev
->dev
, "cannot get irq %d - err %d\n", irq
, ret
);
918 info
->clk
= clk_get(NULL
, "lcd");
919 if (!info
->clk
|| IS_ERR(info
->clk
)) {
920 printk(KERN_ERR
"failed to get lcd clock source\n");
925 clk_enable(info
->clk
);
926 dprintk("got and enabled clock\n");
930 info
->clk_rate
= clk_get_rate(info
->clk
);
932 /* find maximum required memory size for display */
933 for (i
= 0; i
< mach_info
->num_displays
; i
++) {
934 unsigned long smem_len
= mach_info
->displays
[i
].xres
;
936 smem_len
*= mach_info
->displays
[i
].yres
;
937 smem_len
*= mach_info
->displays
[i
].bpp
;
939 if (fbinfo
->fix
.smem_len
< smem_len
)
940 fbinfo
->fix
.smem_len
= smem_len
;
943 /* Initialize video memory */
944 ret
= s3c2410fb_map_video_memory(fbinfo
);
946 printk(KERN_ERR
"Failed to allocate video RAM: %d\n", ret
);
951 dprintk("got video memory\n");
953 fbinfo
->var
.xres
= display
->xres
;
954 fbinfo
->var
.yres
= display
->yres
;
955 fbinfo
->var
.bits_per_pixel
= display
->bpp
;
957 s3c2410fb_init_registers(fbinfo
);
959 s3c2410fb_check_var(&fbinfo
->var
, fbinfo
);
961 ret
= s3c2410fb_cpufreq_register(info
);
963 dev_err(&pdev
->dev
, "Failed to register cpufreq\n");
964 goto free_video_memory
;
967 ret
= register_framebuffer(fbinfo
);
969 printk(KERN_ERR
"Failed to register framebuffer device: %d\n",
974 /* create device files */
975 ret
= device_create_file(&pdev
->dev
, &dev_attr_debug
);
977 printk(KERN_ERR
"failed to add debug attribute\n");
980 printk(KERN_INFO
"fb%d: %s frame buffer device\n",
981 fbinfo
->node
, fbinfo
->fix
.id
);
986 s3c2410fb_cpufreq_deregister(info
);
988 s3c2410fb_unmap_video_memory(fbinfo
);
990 clk_disable(info
->clk
);
997 release_resource(info
->mem
);
1000 platform_set_drvdata(pdev
, NULL
);
1001 framebuffer_release(fbinfo
);
1005 static int __init
s3c2410fb_probe(struct platform_device
*pdev
)
1007 return s3c24xxfb_probe(pdev
, DRV_S3C2410
);
1010 static int __init
s3c2412fb_probe(struct platform_device
*pdev
)
1012 return s3c24xxfb_probe(pdev
, DRV_S3C2412
);
1019 static int s3c2410fb_remove(struct platform_device
*pdev
)
1021 struct fb_info
*fbinfo
= platform_get_drvdata(pdev
);
1022 struct s3c2410fb_info
*info
= fbinfo
->par
;
1025 unregister_framebuffer(fbinfo
);
1026 s3c2410fb_cpufreq_deregister(info
);
1028 s3c2410fb_lcd_enable(info
, 0);
1031 s3c2410fb_unmap_video_memory(fbinfo
);
1034 clk_disable(info
->clk
);
1039 irq
= platform_get_irq(pdev
, 0);
1040 free_irq(irq
, info
);
1044 release_resource(info
->mem
);
1047 platform_set_drvdata(pdev
, NULL
);
1048 framebuffer_release(fbinfo
);
1055 /* suspend and resume support for the lcd controller */
1056 static int s3c2410fb_suspend(struct platform_device
*dev
, pm_message_t state
)
1058 struct fb_info
*fbinfo
= platform_get_drvdata(dev
);
1059 struct s3c2410fb_info
*info
= fbinfo
->par
;
1061 s3c2410fb_lcd_enable(info
, 0);
1063 /* sleep before disabling the clock, we need to ensure
1064 * the LCD DMA engine is not going to get back on the bus
1065 * before the clock goes off again (bjd) */
1068 clk_disable(info
->clk
);
1073 static int s3c2410fb_resume(struct platform_device
*dev
)
1075 struct fb_info
*fbinfo
= platform_get_drvdata(dev
);
1076 struct s3c2410fb_info
*info
= fbinfo
->par
;
1078 clk_enable(info
->clk
);
1081 s3c2410fb_init_registers(fbinfo
);
1083 /* re-activate our display after resume */
1084 s3c2410fb_activate_var(fbinfo
);
1085 s3c2410fb_blank(FB_BLANK_UNBLANK
, fbinfo
);
1091 #define s3c2410fb_suspend NULL
1092 #define s3c2410fb_resume NULL
1095 static struct platform_driver s3c2410fb_driver
= {
1096 .probe
= s3c2410fb_probe
,
1097 .remove
= s3c2410fb_remove
,
1098 .suspend
= s3c2410fb_suspend
,
1099 .resume
= s3c2410fb_resume
,
1101 .name
= "s3c2410-lcd",
1102 .owner
= THIS_MODULE
,
1106 static struct platform_driver s3c2412fb_driver
= {
1107 .probe
= s3c2412fb_probe
,
1108 .remove
= s3c2410fb_remove
,
1109 .suspend
= s3c2410fb_suspend
,
1110 .resume
= s3c2410fb_resume
,
1112 .name
= "s3c2412-lcd",
1113 .owner
= THIS_MODULE
,
1117 int __init
s3c2410fb_init(void)
1119 int ret
= platform_driver_register(&s3c2410fb_driver
);
1122 ret
= platform_driver_register(&s3c2412fb_driver
);;
1127 static void __exit
s3c2410fb_cleanup(void)
1129 platform_driver_unregister(&s3c2410fb_driver
);
1130 platform_driver_unregister(&s3c2412fb_driver
);
1133 module_init(s3c2410fb_init
);
1134 module_exit(s3c2410fb_cleanup
);
1136 MODULE_AUTHOR("Arnaud Patard <arnaud.patard@rtp-net.org>, "
1137 "Ben Dooks <ben-linux@fluff.org>");
1138 MODULE_DESCRIPTION("Framebuffer driver for the s3c2410");
1139 MODULE_LICENSE("GPL");
1140 MODULE_ALIAS("platform:s3c2410-lcd");
1141 MODULE_ALIAS("platform:s3c2412-lcd");