Merge branch 'for-upstream' of git://git.kernel.org/pub/scm/linux/kernel/git/dvrabel...
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / x86 / power / cpu_64.c
blob66bdfb591fd8b0adcc1d8181d3d1fcfb14f71808
1 /*
2 * Suspend and hibernation support for x86-64
4 * Distribute under GPLv2
6 * Copyright (c) 2007 Rafael J. Wysocki <rjw@sisk.pl>
7 * Copyright (c) 2002 Pavel Machek <pavel@suse.cz>
8 * Copyright (c) 2001 Patrick Mochel <mochel@osdl.org>
9 */
11 #include <linux/smp.h>
12 #include <linux/suspend.h>
13 #include <asm/proto.h>
14 #include <asm/page.h>
15 #include <asm/pgtable.h>
16 #include <asm/mtrr.h>
18 static void fix_processor_context(void);
20 struct saved_context saved_context;
22 /**
23 * __save_processor_state - save CPU registers before creating a
24 * hibernation image and before restoring the memory state from it
25 * @ctxt - structure to store the registers contents in
27 * NOTE: If there is a CPU register the modification of which by the
28 * boot kernel (ie. the kernel used for loading the hibernation image)
29 * might affect the operations of the restored target kernel (ie. the one
30 * saved in the hibernation image), then its contents must be saved by this
31 * function. In other words, if kernel A is hibernated and different
32 * kernel B is used for loading the hibernation image into memory, the
33 * kernel A's __save_processor_state() function must save all registers
34 * needed by kernel A, so that it can operate correctly after the resume
35 * regardless of what kernel B does in the meantime.
37 static void __save_processor_state(struct saved_context *ctxt)
39 kernel_fpu_begin();
42 * descriptor tables
44 store_gdt((struct desc_ptr *)&ctxt->gdt_limit);
45 store_idt((struct desc_ptr *)&ctxt->idt_limit);
46 store_tr(ctxt->tr);
48 /* XMM0..XMM15 should be handled by kernel_fpu_begin(). */
50 * segment registers
52 asm volatile ("movw %%ds, %0" : "=m" (ctxt->ds));
53 asm volatile ("movw %%es, %0" : "=m" (ctxt->es));
54 asm volatile ("movw %%fs, %0" : "=m" (ctxt->fs));
55 asm volatile ("movw %%gs, %0" : "=m" (ctxt->gs));
56 asm volatile ("movw %%ss, %0" : "=m" (ctxt->ss));
58 rdmsrl(MSR_FS_BASE, ctxt->fs_base);
59 rdmsrl(MSR_GS_BASE, ctxt->gs_base);
60 rdmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
61 mtrr_save_fixed_ranges(NULL);
64 * control registers
66 rdmsrl(MSR_EFER, ctxt->efer);
67 ctxt->cr0 = read_cr0();
68 ctxt->cr2 = read_cr2();
69 ctxt->cr3 = read_cr3();
70 ctxt->cr4 = read_cr4();
71 ctxt->cr8 = read_cr8();
74 void save_processor_state(void)
76 __save_processor_state(&saved_context);
79 static void do_fpu_end(void)
82 * Restore FPU regs if necessary
84 kernel_fpu_end();
87 /**
88 * __restore_processor_state - restore the contents of CPU registers saved
89 * by __save_processor_state()
90 * @ctxt - structure to load the registers contents from
92 static void __restore_processor_state(struct saved_context *ctxt)
95 * control registers
97 wrmsrl(MSR_EFER, ctxt->efer);
98 write_cr8(ctxt->cr8);
99 write_cr4(ctxt->cr4);
100 write_cr3(ctxt->cr3);
101 write_cr2(ctxt->cr2);
102 write_cr0(ctxt->cr0);
105 * now restore the descriptor tables to their proper values
106 * ltr is done i fix_processor_context().
108 load_gdt((const struct desc_ptr *)&ctxt->gdt_limit);
109 load_idt((const struct desc_ptr *)&ctxt->idt_limit);
113 * segment registers
115 asm volatile ("movw %0, %%ds" :: "r" (ctxt->ds));
116 asm volatile ("movw %0, %%es" :: "r" (ctxt->es));
117 asm volatile ("movw %0, %%fs" :: "r" (ctxt->fs));
118 load_gs_index(ctxt->gs);
119 asm volatile ("movw %0, %%ss" :: "r" (ctxt->ss));
121 wrmsrl(MSR_FS_BASE, ctxt->fs_base);
122 wrmsrl(MSR_GS_BASE, ctxt->gs_base);
123 wrmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
125 fix_processor_context();
127 do_fpu_end();
128 mtrr_ap_init();
131 void restore_processor_state(void)
133 __restore_processor_state(&saved_context);
136 static void fix_processor_context(void)
138 int cpu = smp_processor_id();
139 struct tss_struct *t = &per_cpu(init_tss, cpu);
142 * This just modifies memory; should not be necessary. But... This
143 * is necessary, because 386 hardware has concept of busy TSS or some
144 * similar stupidity.
146 set_tss_desc(cpu, t);
148 get_cpu_gdt_table(cpu)[GDT_ENTRY_TSS].type = 9;
150 syscall_init(); /* This sets MSR_*STAR and related */
151 load_TR_desc(); /* This does ltr */
152 load_LDT(&current->active_mm->context); /* This does lldt */
155 * Now maybe reload the debug registers
157 if (current->thread.debugreg7){
158 loaddebug(&current->thread, 0);
159 loaddebug(&current->thread, 1);
160 loaddebug(&current->thread, 2);
161 loaddebug(&current->thread, 3);
162 /* no 4 and 5 */
163 loaddebug(&current->thread, 6);
164 loaddebug(&current->thread, 7);