2 * arch/arm/mach-orion5x/ts78xx-setup.c
4 * Maintainer: Alexander Clouter <alex@digriz.org.uk>
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
11 #include <linux/kernel.h>
12 #include <linux/init.h>
13 #include <linux/sysfs.h>
14 #include <linux/platform_device.h>
15 #include <linux/mv643xx_eth.h>
16 #include <linux/ata_platform.h>
17 #include <linux/m48t86.h>
18 #include <linux/mtd/nand.h>
19 #include <linux/mtd/partitions.h>
20 #include <linux/timeriomem-rng.h>
21 #include <asm/mach-types.h>
22 #include <asm/mach/arch.h>
23 #include <asm/mach/map.h>
24 #include <mach/orion5x.h>
27 #include "ts78xx-fpga.h"
29 /*****************************************************************************
31 ****************************************************************************/
34 * FPGA - lives where the PCI bus would be at ORION5X_PCI_MEM_PHYS_BASE
36 #define TS78XX_FPGA_REGS_PHYS_BASE 0xe8000000
37 #define TS78XX_FPGA_REGS_VIRT_BASE 0xff900000
38 #define TS78XX_FPGA_REGS_SIZE SZ_1M
40 static struct ts78xx_fpga_data ts78xx_fpga
= {
43 /* .supports = ... - populated by ts78xx_fpga_supports() */
46 /*****************************************************************************
48 ****************************************************************************/
49 static struct map_desc ts78xx_io_desc
[] __initdata
= {
51 .virtual = TS78XX_FPGA_REGS_VIRT_BASE
,
52 .pfn
= __phys_to_pfn(TS78XX_FPGA_REGS_PHYS_BASE
),
53 .length
= TS78XX_FPGA_REGS_SIZE
,
58 void __init
ts78xx_map_io(void)
61 iotable_init(ts78xx_io_desc
, ARRAY_SIZE(ts78xx_io_desc
));
64 /*****************************************************************************
66 ****************************************************************************/
67 static struct mv643xx_eth_platform_data ts78xx_eth_data
= {
68 .phy_addr
= MV643XX_ETH_PHY_ADDR(0),
71 /*****************************************************************************
73 ****************************************************************************/
74 static struct mv_sata_platform_data ts78xx_sata_data
= {
78 /*****************************************************************************
79 * RTC M48T86 - nicked^Wborrowed from arch/arm/mach-ep93xx/ts72xx.c
80 ****************************************************************************/
81 #define TS_RTC_CTRL (TS78XX_FPGA_REGS_VIRT_BASE | 0x808)
82 #define TS_RTC_DATA (TS78XX_FPGA_REGS_VIRT_BASE | 0x80c)
84 static unsigned char ts78xx_ts_rtc_readbyte(unsigned long addr
)
86 writeb(addr
, TS_RTC_CTRL
);
87 return readb(TS_RTC_DATA
);
90 static void ts78xx_ts_rtc_writebyte(unsigned char value
, unsigned long addr
)
92 writeb(addr
, TS_RTC_CTRL
);
93 writeb(value
, TS_RTC_DATA
);
96 static struct m48t86_ops ts78xx_ts_rtc_ops
= {
97 .readbyte
= ts78xx_ts_rtc_readbyte
,
98 .writebyte
= ts78xx_ts_rtc_writebyte
,
101 static struct platform_device ts78xx_ts_rtc_device
= {
102 .name
= "rtc-m48t86",
105 .platform_data
= &ts78xx_ts_rtc_ops
,
111 * TS uses some of the user storage space on the RTC chip so see if it is
112 * present; as it's an optional feature at purchase time and not all boards
113 * will have it present
115 * I've used the method TS use in their rtc7800.c example for the detection
117 * TODO: track down a guinea pig without an RTC to see if we can work out a
118 * better RTC detection routine
120 static int ts78xx_ts_rtc_load(void)
123 unsigned char tmp_rtc0
, tmp_rtc1
;
125 tmp_rtc0
= ts78xx_ts_rtc_readbyte(126);
126 tmp_rtc1
= ts78xx_ts_rtc_readbyte(127);
128 ts78xx_ts_rtc_writebyte(0x00, 126);
129 ts78xx_ts_rtc_writebyte(0x55, 127);
130 if (ts78xx_ts_rtc_readbyte(127) == 0x55) {
131 ts78xx_ts_rtc_writebyte(0xaa, 127);
132 if (ts78xx_ts_rtc_readbyte(127) == 0xaa
133 && ts78xx_ts_rtc_readbyte(126) == 0x00) {
134 ts78xx_ts_rtc_writebyte(tmp_rtc0
, 126);
135 ts78xx_ts_rtc_writebyte(tmp_rtc1
, 127);
137 if (ts78xx_fpga
.supports
.ts_rtc
.init
== 0) {
138 rc
= platform_device_register(&ts78xx_ts_rtc_device
);
140 ts78xx_fpga
.supports
.ts_rtc
.init
= 1;
142 rc
= platform_device_add(&ts78xx_ts_rtc_device
);
151 static void ts78xx_ts_rtc_unload(void)
153 platform_device_del(&ts78xx_ts_rtc_device
);
156 /*****************************************************************************
158 ****************************************************************************/
159 #define TS_NAND_CTRL (TS78XX_FPGA_REGS_VIRT_BASE | 0x800) /* VIRT */
160 #define TS_NAND_DATA (TS78XX_FPGA_REGS_PHYS_BASE | 0x804) /* PHYS */
163 * hardware specific access to control-lines
166 * NAND_NCE: bit 0 -> bit 2
167 * NAND_CLE: bit 1 -> bit 1
168 * NAND_ALE: bit 2 -> bit 0
170 static void ts78xx_ts_nand_cmd_ctrl(struct mtd_info
*mtd
, int cmd
,
173 struct nand_chip
*this = mtd
->priv
;
175 if (ctrl
& NAND_CTRL_CHANGE
) {
178 bits
= (ctrl
& NAND_NCE
) << 2;
179 bits
|= ctrl
& NAND_CLE
;
180 bits
|= (ctrl
& NAND_ALE
) >> 2;
182 writeb((readb(TS_NAND_CTRL
) & ~0x7) | bits
, TS_NAND_CTRL
);
185 if (cmd
!= NAND_CMD_NONE
)
186 writeb(cmd
, this->IO_ADDR_W
);
189 static int ts78xx_ts_nand_dev_ready(struct mtd_info
*mtd
)
191 return readb(TS_NAND_CTRL
) & 0x20;
194 const char *ts_nand_part_probes
[] = { "cmdlinepart", NULL
};
196 static struct mtd_partition ts78xx_ts_nand_parts
[] = {
201 .mask_flags
= MTD_WRITEABLE
,
204 .offset
= MTDPART_OFS_APPEND
,
208 .offset
= MTDPART_OFS_APPEND
,
212 .offset
= MTDPART_OFS_APPEND
,
213 .size
= MTDPART_SIZ_FULL
,
217 static struct platform_nand_data ts78xx_ts_nand_data
= {
219 .part_probe_types
= ts_nand_part_probes
,
220 .partitions
= ts78xx_ts_nand_parts
,
221 .nr_partitions
= ARRAY_SIZE(ts78xx_ts_nand_parts
),
223 .options
= NAND_USE_FLASH_BBT
,
227 * The HW ECC offloading functions, used to give about a 9%
228 * performance increase for 'dd if=/dev/mtdblockX' and 5% for
229 * nanddump. This all however was changed by git commit
230 * e6cf5df1838c28bb060ac45b5585e48e71bbc740 so now there is
231 * no performance advantage to be had so we no longer bother
233 .cmd_ctrl
= ts78xx_ts_nand_cmd_ctrl
,
234 .dev_ready
= ts78xx_ts_nand_dev_ready
,
238 static struct resource ts78xx_ts_nand_resources
= {
239 .start
= TS_NAND_DATA
,
240 .end
= TS_NAND_DATA
+ 4,
241 .flags
= IORESOURCE_IO
,
244 static struct platform_device ts78xx_ts_nand_device
= {
248 .platform_data
= &ts78xx_ts_nand_data
,
250 .resource
= &ts78xx_ts_nand_resources
,
254 static int ts78xx_ts_nand_load(void)
258 if (ts78xx_fpga
.supports
.ts_nand
.init
== 0) {
259 rc
= platform_device_register(&ts78xx_ts_nand_device
);
261 ts78xx_fpga
.supports
.ts_nand
.init
= 1;
263 rc
= platform_device_add(&ts78xx_ts_nand_device
);
268 static void ts78xx_ts_nand_unload(void)
270 platform_device_del(&ts78xx_ts_nand_device
);
273 /*****************************************************************************
275 ****************************************************************************/
276 #define TS_RNG_DATA (TS78XX_FPGA_REGS_PHYS_BASE | 0x044)
278 static struct resource ts78xx_ts_rng_resource
= {
279 .flags
= IORESOURCE_MEM
,
280 .start
= TS_RNG_DATA
,
281 .end
= TS_RNG_DATA
+ 4 - 1,
284 static struct timeriomem_rng_data ts78xx_ts_rng_data
= {
285 .period
= 1000000, /* one second */
288 static struct platform_device ts78xx_ts_rng_device
= {
289 .name
= "timeriomem_rng",
292 .platform_data
= &ts78xx_ts_rng_data
,
294 .resource
= &ts78xx_ts_rng_resource
,
298 static int ts78xx_ts_rng_load(void)
302 if (ts78xx_fpga
.supports
.ts_rng
.init
== 0) {
303 rc
= platform_device_register(&ts78xx_ts_rng_device
);
305 ts78xx_fpga
.supports
.ts_rng
.init
= 1;
307 rc
= platform_device_add(&ts78xx_ts_rng_device
);
312 static void ts78xx_ts_rng_unload(void)
314 platform_device_del(&ts78xx_ts_rng_device
);
317 /*****************************************************************************
318 * FPGA 'hotplug' support code
319 ****************************************************************************/
320 static void ts78xx_fpga_devices_zero_init(void)
322 ts78xx_fpga
.supports
.ts_rtc
.init
= 0;
323 ts78xx_fpga
.supports
.ts_nand
.init
= 0;
324 ts78xx_fpga
.supports
.ts_rng
.init
= 0;
327 static void ts78xx_fpga_supports(void)
329 /* TODO: put this 'table' into ts78xx-fpga.h */
330 switch (ts78xx_fpga
.id
) {
336 ts78xx_fpga
.supports
.ts_rtc
.present
= 1;
337 ts78xx_fpga
.supports
.ts_nand
.present
= 1;
338 ts78xx_fpga
.supports
.ts_rng
.present
= 1;
341 ts78xx_fpga
.supports
.ts_rtc
.present
= 0;
342 ts78xx_fpga
.supports
.ts_nand
.present
= 0;
343 ts78xx_fpga
.supports
.ts_rng
.present
= 0;
347 static int ts78xx_fpga_load_devices(void)
351 if (ts78xx_fpga
.supports
.ts_rtc
.present
== 1) {
352 tmp
= ts78xx_ts_rtc_load();
354 printk(KERN_INFO
"TS-78xx: RTC not registered\n");
355 ts78xx_fpga
.supports
.ts_rtc
.present
= 0;
359 if (ts78xx_fpga
.supports
.ts_nand
.present
== 1) {
360 tmp
= ts78xx_ts_nand_load();
362 printk(KERN_INFO
"TS-78xx: NAND not registered\n");
363 ts78xx_fpga
.supports
.ts_nand
.present
= 0;
367 if (ts78xx_fpga
.supports
.ts_rng
.present
== 1) {
368 tmp
= ts78xx_ts_rng_load();
370 printk(KERN_INFO
"TS-78xx: RNG not registered\n");
371 ts78xx_fpga
.supports
.ts_rng
.present
= 0;
379 static int ts78xx_fpga_unload_devices(void)
383 if (ts78xx_fpga
.supports
.ts_rtc
.present
== 1)
384 ts78xx_ts_rtc_unload();
385 if (ts78xx_fpga
.supports
.ts_nand
.present
== 1)
386 ts78xx_ts_nand_unload();
387 if (ts78xx_fpga
.supports
.ts_rng
.present
== 1)
388 ts78xx_ts_rng_unload();
393 static int ts78xx_fpga_load(void)
395 ts78xx_fpga
.id
= readl(TS78XX_FPGA_REGS_VIRT_BASE
);
397 printk(KERN_INFO
"TS-78xx FPGA: magic=0x%.6x, rev=0x%.2x\n",
398 (ts78xx_fpga
.id
>> 8) & 0xffffff,
399 ts78xx_fpga
.id
& 0xff);
401 ts78xx_fpga_supports();
403 if (ts78xx_fpga_load_devices()) {
404 ts78xx_fpga
.state
= -1;
411 static int ts78xx_fpga_unload(void)
413 unsigned int fpga_id
;
415 fpga_id
= readl(TS78XX_FPGA_REGS_VIRT_BASE
);
418 * There does not seem to be a feasible way to block access to the GPIO
419 * pins from userspace (/dev/mem). This if clause should hopefully warn
420 * those foolish enough not to follow 'policy' :)
422 * UrJTAG SVN since r1381 can be used to reprogram the FPGA
424 if (ts78xx_fpga
.id
!= fpga_id
) {
425 printk(KERN_ERR
"TS-78xx FPGA: magic/rev mismatch\n"
426 "TS-78xx FPGA: was 0x%.6x/%.2x but now 0x%.6x/%.2x\n",
427 (ts78xx_fpga
.id
>> 8) & 0xffffff, ts78xx_fpga
.id
& 0xff,
428 (fpga_id
>> 8) & 0xffffff, fpga_id
& 0xff);
429 ts78xx_fpga
.state
= -1;
433 if (ts78xx_fpga_unload_devices()) {
434 ts78xx_fpga
.state
= -1;
441 static ssize_t
ts78xx_fpga_show(struct kobject
*kobj
,
442 struct kobj_attribute
*attr
, char *buf
)
444 if (ts78xx_fpga
.state
< 0)
445 return sprintf(buf
, "borked\n");
447 return sprintf(buf
, "%s\n", (ts78xx_fpga
.state
) ? "online" : "offline");
450 static ssize_t
ts78xx_fpga_store(struct kobject
*kobj
,
451 struct kobj_attribute
*attr
, const char *buf
, size_t n
)
455 if (ts78xx_fpga
.state
< 0) {
456 printk(KERN_ERR
"TS-78xx FPGA: borked, you must powercycle asap\n");
460 if (strncmp(buf
, "online", sizeof("online") - 1) == 0)
462 else if (strncmp(buf
, "offline", sizeof("offline") - 1) == 0)
465 printk(KERN_ERR
"ts78xx_fpga_store: Invalid value\n");
469 if (ts78xx_fpga
.state
== value
)
472 ret
= (ts78xx_fpga
.state
== 0)
474 : ts78xx_fpga_unload();
477 ts78xx_fpga
.state
= value
;
482 static struct kobj_attribute ts78xx_fpga_attr
=
483 __ATTR(ts78xx_fpga
, 0644, ts78xx_fpga_show
, ts78xx_fpga_store
);
485 /*****************************************************************************
487 ****************************************************************************/
488 static struct orion5x_mpp_mode ts78xx_mpp_modes
[] __initdata
= {
490 { 1, MPP_GPIO
}, /* JTAG Clock */
491 { 2, MPP_GPIO
}, /* JTAG Data In */
492 { 3, MPP_GPIO
}, /* Lat ECP2 256 FPGA - PB2B */
493 { 4, MPP_GPIO
}, /* JTAG Data Out */
494 { 5, MPP_GPIO
}, /* JTAG TMS */
495 { 6, MPP_GPIO
}, /* Lat ECP2 256 FPGA - PB31A_CLK4+ */
496 { 7, MPP_GPIO
}, /* Lat ECP2 256 FPGA - PB22B */
510 * MPP[20] PCI Clock Out 1
511 * MPP[21] PCI Clock Out 0
520 static void __init
ts78xx_init(void)
525 * Setup basic Orion functions. Need to be called early.
529 orion5x_mpp_conf(ts78xx_mpp_modes
);
532 * Configure peripherals.
534 orion5x_ehci0_init();
535 orion5x_ehci1_init();
536 orion5x_eth_init(&ts78xx_eth_data
);
537 orion5x_sata_init(&ts78xx_sata_data
);
538 orion5x_uart0_init();
539 orion5x_uart1_init();
543 ts78xx_fpga_devices_zero_init();
544 ret
= ts78xx_fpga_load();
545 ret
= sysfs_create_file(power_kobj
, &ts78xx_fpga_attr
.attr
);
547 printk(KERN_ERR
"sysfs_create_file failed: %d\n", ret
);
550 MACHINE_START(TS78XX
, "Technologic Systems TS-78xx SBC")
551 /* Maintainer: Alexander Clouter <alex@digriz.org.uk> */
552 .phys_io
= ORION5X_REGS_PHYS_BASE
,
553 .io_pg_offst
= ((ORION5X_REGS_VIRT_BASE
) >> 18) & 0xFFFC,
554 .boot_params
= 0x00000100,
555 .init_machine
= ts78xx_init
,
556 .map_io
= ts78xx_map_io
,
557 .init_irq
= orion5x_init_irq
,
558 .timer
= &orion5x_timer
,