3 depends on BF542_std || BF542M
6 depends on BF544_std || BF544M
9 depends on BF547_std || BF547M
12 depends on BF548_std || BF548M
15 depends on BF549_std || BF549M
19 depends on (BF542M || BF544M || BF547M || BF548M || BF549M)
23 depends on (BF542 || BF544 || BF547 || BF548 || BF549)
27 source "arch/blackfin/mach-bf548/boards/Kconfig"
29 menu "BF548 Specific Configuration"
32 bool "DMA has priority over core for ext. accesses"
36 Treat any DEB1, DEB2 and DEB3 request as Urgent
38 config BF548_ATAPI_ALTERNATIVE_PORT
39 bool "BF548 ATAPI alternative port via GPIO"
41 BF548 ATAPI data and address PINs can be routed through
42 async address or GPIO port F and G. Select y to route it
45 comment "Interrupt Priority Assignment"
123 config IRQ_SPORT2_ERR
126 config IRQ_SPORT3_ERR
234 config IRQ_HS_DMA_ERR
235 int "IRQ Handshake DMA Status"
284 default 7 if TICKSOURCE_GPTMR0
315 Enter the priority numbers between 7-13 ONLY. Others are Reserved.
316 This applies to all the above. It is not recommended to assign the
317 highest priority number 7 to UART or any other device.
321 comment "Pin Interrupt to Port Assignment"
324 config PINTx_REASSIGN
325 bool "Reprogram PINT Assignment"
328 The interrupt assignment registers controls the pin-to-interrupt
329 assignment in a byte-wide manner. Each option allows you to select
330 a set of pins (High/Low Byte) of an specific Port being mapped
331 to one of the four PIN Interrupts IRQ_PINTx.
333 You shouldn't change any of these unless you know exactly what you're doing.
334 Please consult the Blackfin BF54x Processor Hardware Reference Manual.
338 depends on PINTx_REASSIGN
342 depends on PINTx_REASSIGN
346 depends on PINTx_REASSIGN
350 depends on PINTx_REASSIGN