2 * linux/drivers/video/s3fb.c -- Frame buffer device driver for S3 Trio/Virge
4 * Copyright (c) 2006-2007 Ondrej Zajicek <santiago@crfreenet.org>
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file COPYING in the main directory of this archive for
10 * Code is based on David Boucher's viafb (http://davesdomain.org.uk/viafb/)
11 * which is based on the code of neofb.
14 #include <linux/module.h>
15 #include <linux/kernel.h>
16 #include <linux/errno.h>
17 #include <linux/string.h>
19 #include <linux/tty.h>
20 #include <linux/delay.h>
22 #include <linux/svga.h>
23 #include <linux/init.h>
24 #include <linux/pci.h>
25 #include <linux/console.h> /* Why should fb driver call console functions? because console_lock() */
26 #include <video/vga.h>
28 #include <linux/i2c.h>
29 #include <linux/i2c-algo-bit.h>
36 int chip
, rev
, mclk_freq
;
38 struct vgastate state
;
39 struct mutex open_lock
;
40 unsigned int ref_count
;
41 u32 pseudo_palette
[16];
42 #ifdef CONFIG_FB_S3_DDC
45 struct i2c_adapter ddc_adapter
;
46 struct i2c_algo_bit_data ddc_algo
;
51 /* ------------------------------------------------------------------------- */
53 static const struct svga_fb_format s3fb_formats
[] = {
54 { 0, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
55 FB_TYPE_TEXT
, FB_AUX_TEXT_SVGA_STEP4
, FB_VISUAL_PSEUDOCOLOR
, 8, 16},
56 { 4, {0, 4, 0}, {0, 4, 0}, {0, 4, 0}, {0, 0, 0}, 0,
57 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_PSEUDOCOLOR
, 8, 16},
58 { 4, {0, 4, 0}, {0, 4, 0}, {0, 4, 0}, {0, 0, 0}, 1,
59 FB_TYPE_INTERLEAVED_PLANES
, 1, FB_VISUAL_PSEUDOCOLOR
, 8, 16},
60 { 8, {0, 8, 0}, {0, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
61 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_PSEUDOCOLOR
, 4, 8},
62 {16, {10, 5, 0}, {5, 5, 0}, {0, 5, 0}, {0, 0, 0}, 0,
63 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_TRUECOLOR
, 2, 4},
64 {16, {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0}, 0,
65 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_TRUECOLOR
, 2, 4},
66 {24, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
67 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_TRUECOLOR
, 1, 2},
68 {32, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
69 FB_TYPE_PACKED_PIXELS
, 0, FB_VISUAL_TRUECOLOR
, 1, 2},
74 static const struct svga_pll s3_pll
= {3, 129, 3, 33, 0, 3,
75 35000, 240000, 14318};
76 static const struct svga_pll s3_trio3d_pll
= {3, 129, 3, 31, 0, 4,
77 230000, 460000, 14318};
79 static const int s3_memsizes
[] = {4096, 0, 3072, 8192, 2048, 6144, 1024, 512};
81 static const char * const s3_names
[] = {"S3 Unknown", "S3 Trio32", "S3 Trio64", "S3 Trio64V+",
82 "S3 Trio64UV+", "S3 Trio64V2/DX", "S3 Trio64V2/GX",
83 "S3 Plato/PX", "S3 Aurora64V+", "S3 Virge",
84 "S3 Virge/VX", "S3 Virge/DX", "S3 Virge/GX",
85 "S3 Virge/GX2", "S3 Virge/GX2+", "",
86 "S3 Trio3D/1X", "S3 Trio3D/2X", "S3 Trio3D/2X",
89 #define CHIP_UNKNOWN 0x00
90 #define CHIP_732_TRIO32 0x01
91 #define CHIP_764_TRIO64 0x02
92 #define CHIP_765_TRIO64VP 0x03
93 #define CHIP_767_TRIO64UVP 0x04
94 #define CHIP_775_TRIO64V2_DX 0x05
95 #define CHIP_785_TRIO64V2_GX 0x06
96 #define CHIP_551_PLATO_PX 0x07
97 #define CHIP_M65_AURORA64VP 0x08
98 #define CHIP_325_VIRGE 0x09
99 #define CHIP_988_VIRGE_VX 0x0A
100 #define CHIP_375_VIRGE_DX 0x0B
101 #define CHIP_385_VIRGE_GX 0x0C
102 #define CHIP_357_VIRGE_GX2 0x0D
103 #define CHIP_359_VIRGE_GX2P 0x0E
104 #define CHIP_360_TRIO3D_1X 0x10
105 #define CHIP_362_TRIO3D_2X 0x11
106 #define CHIP_368_TRIO3D_2X 0x12
107 #define CHIP_365_TRIO3D 0x13
109 #define CHIP_XXX_TRIO 0x80
110 #define CHIP_XXX_TRIO64V2_DXGX 0x81
111 #define CHIP_XXX_VIRGE_DXGX 0x82
112 #define CHIP_36X_TRIO3D_1X_2X 0x83
114 #define CHIP_UNDECIDED_FLAG 0x80
115 #define CHIP_MASK 0xFF
117 #define MMIO_OFFSET 0x1000000
118 #define MMIO_SIZE 0x10000
120 /* CRT timing register sets */
122 static const struct vga_regset s3_h_total_regs
[] = {{0x00, 0, 7}, {0x5D, 0, 0}, VGA_REGSET_END
};
123 static const struct vga_regset s3_h_display_regs
[] = {{0x01, 0, 7}, {0x5D, 1, 1}, VGA_REGSET_END
};
124 static const struct vga_regset s3_h_blank_start_regs
[] = {{0x02, 0, 7}, {0x5D, 2, 2}, VGA_REGSET_END
};
125 static const struct vga_regset s3_h_blank_end_regs
[] = {{0x03, 0, 4}, {0x05, 7, 7}, VGA_REGSET_END
};
126 static const struct vga_regset s3_h_sync_start_regs
[] = {{0x04, 0, 7}, {0x5D, 4, 4}, VGA_REGSET_END
};
127 static const struct vga_regset s3_h_sync_end_regs
[] = {{0x05, 0, 4}, VGA_REGSET_END
};
129 static const struct vga_regset s3_v_total_regs
[] = {{0x06, 0, 7}, {0x07, 0, 0}, {0x07, 5, 5}, {0x5E, 0, 0}, VGA_REGSET_END
};
130 static const struct vga_regset s3_v_display_regs
[] = {{0x12, 0, 7}, {0x07, 1, 1}, {0x07, 6, 6}, {0x5E, 1, 1}, VGA_REGSET_END
};
131 static const struct vga_regset s3_v_blank_start_regs
[] = {{0x15, 0, 7}, {0x07, 3, 3}, {0x09, 5, 5}, {0x5E, 2, 2}, VGA_REGSET_END
};
132 static const struct vga_regset s3_v_blank_end_regs
[] = {{0x16, 0, 7}, VGA_REGSET_END
};
133 static const struct vga_regset s3_v_sync_start_regs
[] = {{0x10, 0, 7}, {0x07, 2, 2}, {0x07, 7, 7}, {0x5E, 4, 4}, VGA_REGSET_END
};
134 static const struct vga_regset s3_v_sync_end_regs
[] = {{0x11, 0, 3}, VGA_REGSET_END
};
136 static const struct vga_regset s3_line_compare_regs
[] = {{0x18, 0, 7}, {0x07, 4, 4}, {0x09, 6, 6}, {0x5E, 6, 6}, VGA_REGSET_END
};
137 static const struct vga_regset s3_start_address_regs
[] = {{0x0d, 0, 7}, {0x0c, 0, 7}, {0x69, 0, 4}, VGA_REGSET_END
};
138 static const struct vga_regset s3_offset_regs
[] = {{0x13, 0, 7}, {0x51, 4, 5}, VGA_REGSET_END
}; /* set 0x43 bit 2 to 0 */
140 static const struct vga_regset s3_dtpc_regs
[] = {{0x3B, 0, 7}, {0x5D, 6, 6}, VGA_REGSET_END
};
142 static const struct svga_timing_regs s3_timing_regs
= {
143 s3_h_total_regs
, s3_h_display_regs
, s3_h_blank_start_regs
,
144 s3_h_blank_end_regs
, s3_h_sync_start_regs
, s3_h_sync_end_regs
,
145 s3_v_total_regs
, s3_v_display_regs
, s3_v_blank_start_regs
,
146 s3_v_blank_end_regs
, s3_v_sync_start_regs
, s3_v_sync_end_regs
,
150 /* ------------------------------------------------------------------------- */
152 /* Module parameters */
155 static char *mode_option __devinitdata
;
158 static int mtrr __devinitdata
= 1;
161 static int fasttext
= 1;
164 MODULE_AUTHOR("(c) 2006-2007 Ondrej Zajicek <santiago@crfreenet.org>");
165 MODULE_LICENSE("GPL");
166 MODULE_DESCRIPTION("fbdev driver for S3 Trio/Virge");
168 module_param(mode_option
, charp
, 0444);
169 MODULE_PARM_DESC(mode_option
, "Default video mode ('640x480-8@60', etc)");
170 module_param_named(mode
, mode_option
, charp
, 0444);
171 MODULE_PARM_DESC(mode
, "Default video mode ('640x480-8@60', etc) (deprecated)");
174 module_param(mtrr
, int, 0444);
175 MODULE_PARM_DESC(mtrr
, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");
178 module_param(fasttext
, int, 0644);
179 MODULE_PARM_DESC(fasttext
, "Enable S3 fast text mode (1=enable, 0=disable, default=1)");
182 /* ------------------------------------------------------------------------- */
184 #ifdef CONFIG_FB_S3_DDC
186 #define DDC_REG 0xaa /* Trio 3D/1X/2X */
187 #define DDC_MMIO_REG 0xff20 /* all other chips */
188 #define DDC_SCL_OUT (1 << 0)
189 #define DDC_SDA_OUT (1 << 1)
190 #define DDC_SCL_IN (1 << 2)
191 #define DDC_SDA_IN (1 << 3)
192 #define DDC_DRIVE_EN (1 << 4)
194 static bool s3fb_ddc_needs_mmio(int chip
)
196 return !(chip
== CHIP_360_TRIO3D_1X
||
197 chip
== CHIP_362_TRIO3D_2X
||
198 chip
== CHIP_368_TRIO3D_2X
);
201 static u8
s3fb_ddc_read(struct s3fb_info
*par
)
203 if (s3fb_ddc_needs_mmio(par
->chip
))
204 return readb(par
->mmio
+ DDC_MMIO_REG
);
206 return vga_rcrt(par
->state
.vgabase
, DDC_REG
);
209 static void s3fb_ddc_write(struct s3fb_info
*par
, u8 val
)
211 if (s3fb_ddc_needs_mmio(par
->chip
))
212 writeb(val
, par
->mmio
+ DDC_MMIO_REG
);
214 vga_wcrt(par
->state
.vgabase
, DDC_REG
, val
);
217 static void s3fb_ddc_setscl(void *data
, int val
)
219 struct s3fb_info
*par
= data
;
222 reg
= s3fb_ddc_read(par
) | DDC_DRIVE_EN
;
227 s3fb_ddc_write(par
, reg
);
230 static void s3fb_ddc_setsda(void *data
, int val
)
232 struct s3fb_info
*par
= data
;
235 reg
= s3fb_ddc_read(par
) | DDC_DRIVE_EN
;
240 s3fb_ddc_write(par
, reg
);
243 static int s3fb_ddc_getscl(void *data
)
245 struct s3fb_info
*par
= data
;
247 return !!(s3fb_ddc_read(par
) & DDC_SCL_IN
);
250 static int s3fb_ddc_getsda(void *data
)
252 struct s3fb_info
*par
= data
;
254 return !!(s3fb_ddc_read(par
) & DDC_SDA_IN
);
257 static int __devinit
s3fb_setup_ddc_bus(struct fb_info
*info
)
259 struct s3fb_info
*par
= info
->par
;
261 strlcpy(par
->ddc_adapter
.name
, info
->fix
.id
,
262 sizeof(par
->ddc_adapter
.name
));
263 par
->ddc_adapter
.owner
= THIS_MODULE
;
264 par
->ddc_adapter
.class = I2C_CLASS_DDC
;
265 par
->ddc_adapter
.algo_data
= &par
->ddc_algo
;
266 par
->ddc_adapter
.dev
.parent
= info
->device
;
267 par
->ddc_algo
.setsda
= s3fb_ddc_setsda
;
268 par
->ddc_algo
.setscl
= s3fb_ddc_setscl
;
269 par
->ddc_algo
.getsda
= s3fb_ddc_getsda
;
270 par
->ddc_algo
.getscl
= s3fb_ddc_getscl
;
271 par
->ddc_algo
.udelay
= 10;
272 par
->ddc_algo
.timeout
= 20;
273 par
->ddc_algo
.data
= par
;
275 i2c_set_adapdata(&par
->ddc_adapter
, par
);
278 * some Virge cards have external MUX to switch chip I2C bus between
279 * DDC and extension pins - switch it do DDC
281 /* vga_wseq(par->state.vgabase, 0x08, 0x06); - not needed, already unlocked */
282 if (par
->chip
== CHIP_357_VIRGE_GX2
||
283 par
->chip
== CHIP_359_VIRGE_GX2P
)
284 svga_wseq_mask(par
->state
.vgabase
, 0x0d, 0x01, 0x03);
286 svga_wseq_mask(par
->state
.vgabase
, 0x0d, 0x00, 0x03);
287 /* some Virge need this or the DDC is ignored */
288 svga_wcrt_mask(par
->state
.vgabase
, 0x5c, 0x03, 0x03);
290 return i2c_bit_add_bus(&par
->ddc_adapter
);
292 #endif /* CONFIG_FB_S3_DDC */
295 /* ------------------------------------------------------------------------- */
297 /* Set font in S3 fast text mode */
299 static void s3fb_settile_fast(struct fb_info
*info
, struct fb_tilemap
*map
)
301 const u8
*font
= map
->data
;
302 u8 __iomem
*fb
= (u8 __iomem
*) info
->screen_base
;
305 if ((map
->width
!= 8) || (map
->height
!= 16) ||
306 (map
->depth
!= 1) || (map
->length
!= 256)) {
307 printk(KERN_ERR
"fb%d: unsupported font parameters: width %d, height %d, depth %d, length %d\n",
308 info
->node
, map
->width
, map
->height
, map
->depth
, map
->length
);
313 for (i
= 0; i
< map
->height
; i
++) {
314 for (c
= 0; c
< map
->length
; c
++) {
315 fb_writeb(font
[c
* map
->height
+ i
], fb
+ c
* 4);
321 static void s3fb_tilecursor(struct fb_info
*info
, struct fb_tilecursor
*cursor
)
323 struct s3fb_info
*par
= info
->par
;
325 svga_tilecursor(par
->state
.vgabase
, info
, cursor
);
328 static struct fb_tile_ops s3fb_tile_ops
= {
329 .fb_settile
= svga_settile
,
330 .fb_tilecopy
= svga_tilecopy
,
331 .fb_tilefill
= svga_tilefill
,
332 .fb_tileblit
= svga_tileblit
,
333 .fb_tilecursor
= s3fb_tilecursor
,
334 .fb_get_tilemax
= svga_get_tilemax
,
337 static struct fb_tile_ops s3fb_fast_tile_ops
= {
338 .fb_settile
= s3fb_settile_fast
,
339 .fb_tilecopy
= svga_tilecopy
,
340 .fb_tilefill
= svga_tilefill
,
341 .fb_tileblit
= svga_tileblit
,
342 .fb_tilecursor
= s3fb_tilecursor
,
343 .fb_get_tilemax
= svga_get_tilemax
,
347 /* ------------------------------------------------------------------------- */
349 /* image data is MSB-first, fb structure is MSB-first too */
350 static inline u32
expand_color(u32 c
)
352 return ((c
& 1) | ((c
& 2) << 7) | ((c
& 4) << 14) | ((c
& 8) << 21)) * 0xFF;
355 /* s3fb_iplan_imageblit silently assumes that almost everything is 8-pixel aligned */
356 static void s3fb_iplan_imageblit(struct fb_info
*info
, const struct fb_image
*image
)
358 u32 fg
= expand_color(image
->fg_color
);
359 u32 bg
= expand_color(image
->bg_color
);
360 const u8
*src1
, *src
;
367 dst1
= info
->screen_base
+ (image
->dy
* info
->fix
.line_length
)
368 + ((image
->dx
/ 8) * 4);
370 for (y
= 0; y
< image
->height
; y
++) {
372 dst
= (u32 __iomem
*) dst1
;
373 for (x
= 0; x
< image
->width
; x
+= 8) {
374 val
= *(src
++) * 0x01010101;
375 val
= (val
& fg
) | (~val
& bg
);
376 fb_writel(val
, dst
++);
378 src1
+= image
->width
/ 8;
379 dst1
+= info
->fix
.line_length
;
384 /* s3fb_iplan_fillrect silently assumes that almost everything is 8-pixel aligned */
385 static void s3fb_iplan_fillrect(struct fb_info
*info
, const struct fb_fillrect
*rect
)
387 u32 fg
= expand_color(rect
->color
);
392 dst1
= info
->screen_base
+ (rect
->dy
* info
->fix
.line_length
)
393 + ((rect
->dx
/ 8) * 4);
395 for (y
= 0; y
< rect
->height
; y
++) {
396 dst
= (u32 __iomem
*) dst1
;
397 for (x
= 0; x
< rect
->width
; x
+= 8) {
398 fb_writel(fg
, dst
++);
400 dst1
+= info
->fix
.line_length
;
405 /* image data is MSB-first, fb structure is high-nibble-in-low-byte-first */
406 static inline u32
expand_pixel(u32 c
)
408 return (((c
& 1) << 24) | ((c
& 2) << 27) | ((c
& 4) << 14) | ((c
& 8) << 17) |
409 ((c
& 16) << 4) | ((c
& 32) << 7) | ((c
& 64) >> 6) | ((c
& 128) >> 3)) * 0xF;
412 /* s3fb_cfb4_imageblit silently assumes that almost everything is 8-pixel aligned */
413 static void s3fb_cfb4_imageblit(struct fb_info
*info
, const struct fb_image
*image
)
415 u32 fg
= image
->fg_color
* 0x11111111;
416 u32 bg
= image
->bg_color
* 0x11111111;
417 const u8
*src1
, *src
;
424 dst1
= info
->screen_base
+ (image
->dy
* info
->fix
.line_length
)
425 + ((image
->dx
/ 8) * 4);
427 for (y
= 0; y
< image
->height
; y
++) {
429 dst
= (u32 __iomem
*) dst1
;
430 for (x
= 0; x
< image
->width
; x
+= 8) {
431 val
= expand_pixel(*(src
++));
432 val
= (val
& fg
) | (~val
& bg
);
433 fb_writel(val
, dst
++);
435 src1
+= image
->width
/ 8;
436 dst1
+= info
->fix
.line_length
;
440 static void s3fb_imageblit(struct fb_info
*info
, const struct fb_image
*image
)
442 if ((info
->var
.bits_per_pixel
== 4) && (image
->depth
== 1)
443 && ((image
->width
% 8) == 0) && ((image
->dx
% 8) == 0)) {
444 if (info
->fix
.type
== FB_TYPE_INTERLEAVED_PLANES
)
445 s3fb_iplan_imageblit(info
, image
);
447 s3fb_cfb4_imageblit(info
, image
);
449 cfb_imageblit(info
, image
);
452 static void s3fb_fillrect(struct fb_info
*info
, const struct fb_fillrect
*rect
)
454 if ((info
->var
.bits_per_pixel
== 4)
455 && ((rect
->width
% 8) == 0) && ((rect
->dx
% 8) == 0)
456 && (info
->fix
.type
== FB_TYPE_INTERLEAVED_PLANES
))
457 s3fb_iplan_fillrect(info
, rect
);
459 cfb_fillrect(info
, rect
);
464 /* ------------------------------------------------------------------------- */
467 static void s3_set_pixclock(struct fb_info
*info
, u32 pixclock
)
469 struct s3fb_info
*par
= info
->par
;
474 rv
= svga_compute_pll((par
->chip
== CHIP_365_TRIO3D
) ? &s3_trio3d_pll
: &s3_pll
,
475 1000000000 / pixclock
, &m
, &n
, &r
, info
->node
);
477 printk(KERN_ERR
"fb%d: cannot set requested pixclock, keeping old value\n", info
->node
);
481 /* Set VGA misc register */
482 regval
= vga_r(par
->state
.vgabase
, VGA_MIS_R
);
483 vga_w(par
->state
.vgabase
, VGA_MIS_W
, regval
| VGA_MIS_ENB_PLL_LOAD
);
485 /* Set S3 clock registers */
486 if (par
->chip
== CHIP_357_VIRGE_GX2
||
487 par
->chip
== CHIP_359_VIRGE_GX2P
||
488 par
->chip
== CHIP_360_TRIO3D_1X
||
489 par
->chip
== CHIP_362_TRIO3D_2X
||
490 par
->chip
== CHIP_368_TRIO3D_2X
) {
491 vga_wseq(par
->state
.vgabase
, 0x12, (n
- 2) | ((r
& 3) << 6)); /* n and two bits of r */
492 vga_wseq(par
->state
.vgabase
, 0x29, r
>> 2); /* remaining highest bit of r */
494 vga_wseq(par
->state
.vgabase
, 0x12, (n
- 2) | (r
<< 5));
495 vga_wseq(par
->state
.vgabase
, 0x13, m
- 2);
499 /* Activate clock - write 0, 1, 0 to seq/15 bit 5 */
500 regval
= vga_rseq (par
->state
.vgabase
, 0x15); /* | 0x80; */
501 vga_wseq(par
->state
.vgabase
, 0x15, regval
& ~(1<<5));
502 vga_wseq(par
->state
.vgabase
, 0x15, regval
| (1<<5));
503 vga_wseq(par
->state
.vgabase
, 0x15, regval
& ~(1<<5));
507 /* Open framebuffer */
509 static int s3fb_open(struct fb_info
*info
, int user
)
511 struct s3fb_info
*par
= info
->par
;
513 mutex_lock(&(par
->open_lock
));
514 if (par
->ref_count
== 0) {
515 void __iomem
*vgabase
= par
->state
.vgabase
;
517 memset(&(par
->state
), 0, sizeof(struct vgastate
));
518 par
->state
.vgabase
= vgabase
;
519 par
->state
.flags
= VGA_SAVE_MODE
| VGA_SAVE_FONTS
| VGA_SAVE_CMAP
;
520 par
->state
.num_crtc
= 0x70;
521 par
->state
.num_seq
= 0x20;
522 save_vga(&(par
->state
));
526 mutex_unlock(&(par
->open_lock
));
531 /* Close framebuffer */
533 static int s3fb_release(struct fb_info
*info
, int user
)
535 struct s3fb_info
*par
= info
->par
;
537 mutex_lock(&(par
->open_lock
));
538 if (par
->ref_count
== 0) {
539 mutex_unlock(&(par
->open_lock
));
543 if (par
->ref_count
== 1)
544 restore_vga(&(par
->state
));
547 mutex_unlock(&(par
->open_lock
));
552 /* Validate passed in var */
554 static int s3fb_check_var(struct fb_var_screeninfo
*var
, struct fb_info
*info
)
556 struct s3fb_info
*par
= info
->par
;
560 /* Find appropriate format */
561 rv
= svga_match_format (s3fb_formats
, var
, NULL
);
563 /* 32bpp mode is not supported on VIRGE VX,
564 24bpp is not supported on others */
565 if ((par
->chip
== CHIP_988_VIRGE_VX
) ? (rv
== 7) : (rv
== 6))
569 printk(KERN_ERR
"fb%d: unsupported mode requested\n", info
->node
);
573 /* Do not allow to have real resoulution larger than virtual */
574 if (var
->xres
> var
->xres_virtual
)
575 var
->xres_virtual
= var
->xres
;
577 if (var
->yres
> var
->yres_virtual
)
578 var
->yres_virtual
= var
->yres
;
580 /* Round up xres_virtual to have proper alignment of lines */
581 step
= s3fb_formats
[rv
].xresstep
- 1;
582 var
->xres_virtual
= (var
->xres_virtual
+step
) & ~step
;
584 /* Check whether have enough memory */
585 mem
= ((var
->bits_per_pixel
* var
->xres_virtual
) >> 3) * var
->yres_virtual
;
586 if (mem
> info
->screen_size
) {
587 printk(KERN_ERR
"fb%d: not enough framebuffer memory (%d kB requested , %d kB available)\n",
588 info
->node
, mem
>> 10, (unsigned int) (info
->screen_size
>> 10));
592 rv
= svga_check_timings (&s3_timing_regs
, var
, info
->node
);
594 printk(KERN_ERR
"fb%d: invalid timings requested\n", info
->node
);
598 rv
= svga_compute_pll(&s3_pll
, PICOS2KHZ(var
->pixclock
), &m
, &n
, &r
,
601 printk(KERN_ERR
"fb%d: invalid pixclock value requested\n",
609 /* Set video mode from par */
611 static int s3fb_set_par(struct fb_info
*info
)
613 struct s3fb_info
*par
= info
->par
;
614 u32 value
, mode
, hmul
, offset_value
, screen_size
, multiplex
, dbytes
;
615 u32 bpp
= info
->var
.bits_per_pixel
;
619 info
->fix
.ypanstep
= 1;
620 info
->fix
.line_length
= (info
->var
.xres_virtual
* bpp
) / 8;
622 info
->flags
&= ~FBINFO_MISC_TILEBLITTING
;
623 info
->tileops
= NULL
;
625 /* in 4bpp supports 8p wide tiles only, any tiles otherwise */
626 info
->pixmap
.blit_x
= (bpp
== 4) ? (1 << (8 - 1)) : (~(u32
)0);
627 info
->pixmap
.blit_y
= ~(u32
)0;
629 offset_value
= (info
->var
.xres_virtual
* bpp
) / 64;
630 screen_size
= info
->var
.yres_virtual
* info
->fix
.line_length
;
632 info
->fix
.ypanstep
= 16;
633 info
->fix
.line_length
= 0;
635 info
->flags
|= FBINFO_MISC_TILEBLITTING
;
636 info
->tileops
= fasttext
? &s3fb_fast_tile_ops
: &s3fb_tile_ops
;
638 /* supports 8x16 tiles only */
639 info
->pixmap
.blit_x
= 1 << (8 - 1);
640 info
->pixmap
.blit_y
= 1 << (16 - 1);
642 offset_value
= info
->var
.xres_virtual
/ 16;
643 screen_size
= (info
->var
.xres_virtual
* info
->var
.yres_virtual
) / 64;
646 info
->var
.xoffset
= 0;
647 info
->var
.yoffset
= 0;
648 info
->var
.activate
= FB_ACTIVATE_NOW
;
650 /* Unlock registers */
651 vga_wcrt(par
->state
.vgabase
, 0x38, 0x48);
652 vga_wcrt(par
->state
.vgabase
, 0x39, 0xA5);
653 vga_wseq(par
->state
.vgabase
, 0x08, 0x06);
654 svga_wcrt_mask(par
->state
.vgabase
, 0x11, 0x00, 0x80);
656 /* Blank screen and turn off sync */
657 svga_wseq_mask(par
->state
.vgabase
, 0x01, 0x20, 0x20);
658 svga_wcrt_mask(par
->state
.vgabase
, 0x17, 0x00, 0x80);
660 /* Set default values */
661 svga_set_default_gfx_regs(par
->state
.vgabase
);
662 svga_set_default_atc_regs(par
->state
.vgabase
);
663 svga_set_default_seq_regs(par
->state
.vgabase
);
664 svga_set_default_crt_regs(par
->state
.vgabase
);
665 svga_wcrt_multi(par
->state
.vgabase
, s3_line_compare_regs
, 0xFFFFFFFF);
666 svga_wcrt_multi(par
->state
.vgabase
, s3_start_address_regs
, 0);
668 /* S3 specific initialization */
669 svga_wcrt_mask(par
->state
.vgabase
, 0x58, 0x10, 0x10); /* enable linear framebuffer */
670 svga_wcrt_mask(par
->state
.vgabase
, 0x31, 0x08, 0x08); /* enable sequencer access to framebuffer above 256 kB */
672 /* svga_wcrt_mask(par->state.vgabase, 0x33, 0x08, 0x08); */ /* DDR ? */
673 /* svga_wcrt_mask(par->state.vgabase, 0x43, 0x01, 0x01); */ /* DDR ? */
674 svga_wcrt_mask(par
->state
.vgabase
, 0x33, 0x00, 0x08); /* no DDR ? */
675 svga_wcrt_mask(par
->state
.vgabase
, 0x43, 0x00, 0x01); /* no DDR ? */
677 svga_wcrt_mask(par
->state
.vgabase
, 0x5D, 0x00, 0x28); /* Clear strange HSlen bits */
679 /* svga_wcrt_mask(par->state.vgabase, 0x58, 0x03, 0x03); */
681 /* svga_wcrt_mask(par->state.vgabase, 0x53, 0x12, 0x13); */ /* enable MMIO */
682 /* svga_wcrt_mask(par->state.vgabase, 0x40, 0x08, 0x08); */ /* enable write buffer */
685 /* Set the offset register */
686 pr_debug("fb%d: offset register : %d\n", info
->node
, offset_value
);
687 svga_wcrt_multi(par
->state
.vgabase
, s3_offset_regs
, offset_value
);
689 if (par
->chip
!= CHIP_357_VIRGE_GX2
&&
690 par
->chip
!= CHIP_359_VIRGE_GX2P
&&
691 par
->chip
!= CHIP_360_TRIO3D_1X
&&
692 par
->chip
!= CHIP_362_TRIO3D_2X
&&
693 par
->chip
!= CHIP_368_TRIO3D_2X
) {
694 vga_wcrt(par
->state
.vgabase
, 0x54, 0x18); /* M parameter */
695 vga_wcrt(par
->state
.vgabase
, 0x60, 0xff); /* N parameter */
696 vga_wcrt(par
->state
.vgabase
, 0x61, 0xff); /* L parameter */
697 vga_wcrt(par
->state
.vgabase
, 0x62, 0xff); /* L parameter */
700 vga_wcrt(par
->state
.vgabase
, 0x3A, 0x35);
701 svga_wattr(par
->state
.vgabase
, 0x33, 0x00);
703 if (info
->var
.vmode
& FB_VMODE_DOUBLE
)
704 svga_wcrt_mask(par
->state
.vgabase
, 0x09, 0x80, 0x80);
706 svga_wcrt_mask(par
->state
.vgabase
, 0x09, 0x00, 0x80);
708 if (info
->var
.vmode
& FB_VMODE_INTERLACED
)
709 svga_wcrt_mask(par
->state
.vgabase
, 0x42, 0x20, 0x20);
711 svga_wcrt_mask(par
->state
.vgabase
, 0x42, 0x00, 0x20);
713 /* Disable hardware graphics cursor */
714 svga_wcrt_mask(par
->state
.vgabase
, 0x45, 0x00, 0x01);
715 /* Disable Streams engine */
716 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x00, 0x0C);
718 mode
= svga_match_format(s3fb_formats
, &(info
->var
), &(info
->fix
));
720 /* S3 virge DX hack */
721 if (par
->chip
== CHIP_375_VIRGE_DX
) {
722 vga_wcrt(par
->state
.vgabase
, 0x86, 0x80);
723 vga_wcrt(par
->state
.vgabase
, 0x90, 0x00);
726 /* S3 virge VX hack */
727 if (par
->chip
== CHIP_988_VIRGE_VX
) {
728 vga_wcrt(par
->state
.vgabase
, 0x50, 0x00);
729 vga_wcrt(par
->state
.vgabase
, 0x67, 0x50);
731 vga_wcrt(par
->state
.vgabase
, 0x63, (mode
<= 2) ? 0x90 : 0x09);
732 vga_wcrt(par
->state
.vgabase
, 0x66, 0x90);
735 if (par
->chip
== CHIP_357_VIRGE_GX2
||
736 par
->chip
== CHIP_359_VIRGE_GX2P
||
737 par
->chip
== CHIP_360_TRIO3D_1X
||
738 par
->chip
== CHIP_362_TRIO3D_2X
||
739 par
->chip
== CHIP_368_TRIO3D_2X
||
740 par
->chip
== CHIP_365_TRIO3D
||
741 par
->chip
== CHIP_375_VIRGE_DX
||
742 par
->chip
== CHIP_385_VIRGE_GX
) {
743 dbytes
= info
->var
.xres
* ((bpp
+7)/8);
744 vga_wcrt(par
->state
.vgabase
, 0x91, (dbytes
+ 7) / 8);
745 vga_wcrt(par
->state
.vgabase
, 0x90, (((dbytes
+ 7) / 8) >> 8) | 0x80);
747 vga_wcrt(par
->state
.vgabase
, 0x66, 0x81);
750 if (par
->chip
== CHIP_357_VIRGE_GX2
||
751 par
->chip
== CHIP_359_VIRGE_GX2P
||
752 par
->chip
== CHIP_360_TRIO3D_1X
||
753 par
->chip
== CHIP_362_TRIO3D_2X
||
754 par
->chip
== CHIP_368_TRIO3D_2X
)
755 vga_wcrt(par
->state
.vgabase
, 0x34, 0x00);
756 else /* enable Data Transfer Position Control (DTPC) */
757 vga_wcrt(par
->state
.vgabase
, 0x34, 0x10);
759 svga_wcrt_mask(par
->state
.vgabase
, 0x31, 0x00, 0x40);
763 /* Set mode-specific register values */
766 pr_debug("fb%d: text mode\n", info
->node
);
767 svga_set_textmode_vga_regs(par
->state
.vgabase
);
769 /* Set additional registers like in 8-bit mode */
770 svga_wcrt_mask(par
->state
.vgabase
, 0x50, 0x00, 0x30);
771 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x00, 0xF0);
773 /* Disable enhanced mode */
774 svga_wcrt_mask(par
->state
.vgabase
, 0x3A, 0x00, 0x30);
777 pr_debug("fb%d: high speed text mode set\n", info
->node
);
778 svga_wcrt_mask(par
->state
.vgabase
, 0x31, 0x40, 0x40);
782 pr_debug("fb%d: 4 bit pseudocolor\n", info
->node
);
783 vga_wgfx(par
->state
.vgabase
, VGA_GFX_MODE
, 0x40);
785 /* Set additional registers like in 8-bit mode */
786 svga_wcrt_mask(par
->state
.vgabase
, 0x50, 0x00, 0x30);
787 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x00, 0xF0);
789 /* disable enhanced mode */
790 svga_wcrt_mask(par
->state
.vgabase
, 0x3A, 0x00, 0x30);
793 pr_debug("fb%d: 4 bit pseudocolor, planar\n", info
->node
);
795 /* Set additional registers like in 8-bit mode */
796 svga_wcrt_mask(par
->state
.vgabase
, 0x50, 0x00, 0x30);
797 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x00, 0xF0);
799 /* disable enhanced mode */
800 svga_wcrt_mask(par
->state
.vgabase
, 0x3A, 0x00, 0x30);
803 pr_debug("fb%d: 8 bit pseudocolor\n", info
->node
);
804 svga_wcrt_mask(par
->state
.vgabase
, 0x50, 0x00, 0x30);
805 if (info
->var
.pixclock
> 20000 ||
806 par
->chip
== CHIP_357_VIRGE_GX2
||
807 par
->chip
== CHIP_359_VIRGE_GX2P
||
808 par
->chip
== CHIP_360_TRIO3D_1X
||
809 par
->chip
== CHIP_362_TRIO3D_2X
||
810 par
->chip
== CHIP_368_TRIO3D_2X
)
811 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x00, 0xF0);
813 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x10, 0xF0);
818 pr_debug("fb%d: 5/5/5 truecolor\n", info
->node
);
819 if (par
->chip
== CHIP_988_VIRGE_VX
) {
820 if (info
->var
.pixclock
> 20000)
821 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x20, 0xF0);
823 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x30, 0xF0);
824 } else if (par
->chip
== CHIP_365_TRIO3D
) {
825 svga_wcrt_mask(par
->state
.vgabase
, 0x50, 0x10, 0x30);
826 if (info
->var
.pixclock
> 8695) {
827 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x30, 0xF0);
830 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x20, 0xF0);
834 svga_wcrt_mask(par
->state
.vgabase
, 0x50, 0x10, 0x30);
835 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x30, 0xF0);
836 if (par
->chip
!= CHIP_357_VIRGE_GX2
&&
837 par
->chip
!= CHIP_359_VIRGE_GX2P
&&
838 par
->chip
!= CHIP_360_TRIO3D_1X
&&
839 par
->chip
!= CHIP_362_TRIO3D_2X
&&
840 par
->chip
!= CHIP_368_TRIO3D_2X
)
845 pr_debug("fb%d: 5/6/5 truecolor\n", info
->node
);
846 if (par
->chip
== CHIP_988_VIRGE_VX
) {
847 if (info
->var
.pixclock
> 20000)
848 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x40, 0xF0);
850 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x50, 0xF0);
851 } else if (par
->chip
== CHIP_365_TRIO3D
) {
852 svga_wcrt_mask(par
->state
.vgabase
, 0x50, 0x10, 0x30);
853 if (info
->var
.pixclock
> 8695) {
854 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x50, 0xF0);
857 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x40, 0xF0);
861 svga_wcrt_mask(par
->state
.vgabase
, 0x50, 0x10, 0x30);
862 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0x50, 0xF0);
863 if (par
->chip
!= CHIP_357_VIRGE_GX2
&&
864 par
->chip
!= CHIP_359_VIRGE_GX2P
&&
865 par
->chip
!= CHIP_360_TRIO3D_1X
&&
866 par
->chip
!= CHIP_362_TRIO3D_2X
&&
867 par
->chip
!= CHIP_368_TRIO3D_2X
)
873 pr_debug("fb%d: 8/8/8 truecolor\n", info
->node
);
874 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0xD0, 0xF0);
877 pr_debug("fb%d: 8/8/8/8 truecolor\n", info
->node
);
878 svga_wcrt_mask(par
->state
.vgabase
, 0x50, 0x30, 0x30);
879 svga_wcrt_mask(par
->state
.vgabase
, 0x67, 0xD0, 0xF0);
882 printk(KERN_ERR
"fb%d: unsupported mode - bug\n", info
->node
);
886 if (par
->chip
!= CHIP_988_VIRGE_VX
) {
887 svga_wseq_mask(par
->state
.vgabase
, 0x15, multiplex
? 0x10 : 0x00, 0x10);
888 svga_wseq_mask(par
->state
.vgabase
, 0x18, multiplex
? 0x80 : 0x00, 0x80);
891 s3_set_pixclock(info
, info
->var
.pixclock
);
892 svga_set_timings(par
->state
.vgabase
, &s3_timing_regs
, &(info
->var
), hmul
, 1,
893 (info
->var
.vmode
& FB_VMODE_DOUBLE
) ? 2 : 1,
894 (info
->var
.vmode
& FB_VMODE_INTERLACED
) ? 2 : 1,
897 /* Set interlaced mode start/end register */
898 htotal
= info
->var
.xres
+ info
->var
.left_margin
+ info
->var
.right_margin
+ info
->var
.hsync_len
;
899 htotal
= ((htotal
* hmul
) / 8) - 5;
900 vga_wcrt(par
->state
.vgabase
, 0x3C, (htotal
+ 1) / 2);
902 /* Set Data Transfer Position */
903 hsstart
= ((info
->var
.xres
+ info
->var
.right_margin
) * hmul
) / 8;
904 value
= clamp((htotal
+ hsstart
+ 1) / 2, hsstart
+ 4, htotal
+ 1);
905 svga_wcrt_multi(par
->state
.vgabase
, s3_dtpc_regs
, value
);
907 memset_io(info
->screen_base
, 0x00, screen_size
);
908 /* Device and screen back on */
909 svga_wcrt_mask(par
->state
.vgabase
, 0x17, 0x80, 0x80);
910 svga_wseq_mask(par
->state
.vgabase
, 0x01, 0x00, 0x20);
915 /* Set a colour register */
917 static int s3fb_setcolreg(u_int regno
, u_int red
, u_int green
, u_int blue
,
918 u_int transp
, struct fb_info
*fb
)
920 switch (fb
->var
.bits_per_pixel
) {
926 if ((fb
->var
.bits_per_pixel
== 4) &&
927 (fb
->var
.nonstd
== 0)) {
928 outb(0xF0, VGA_PEL_MSK
);
929 outb(regno
*16, VGA_PEL_IW
);
931 outb(0x0F, VGA_PEL_MSK
);
932 outb(regno
, VGA_PEL_IW
);
934 outb(red
>> 10, VGA_PEL_D
);
935 outb(green
>> 10, VGA_PEL_D
);
936 outb(blue
>> 10, VGA_PEL_D
);
942 outb(0xFF, VGA_PEL_MSK
);
943 outb(regno
, VGA_PEL_IW
);
944 outb(red
>> 10, VGA_PEL_D
);
945 outb(green
>> 10, VGA_PEL_D
);
946 outb(blue
>> 10, VGA_PEL_D
);
952 if (fb
->var
.green
.length
== 5)
953 ((u32
*)fb
->pseudo_palette
)[regno
] = ((red
& 0xF800) >> 1) |
954 ((green
& 0xF800) >> 6) | ((blue
& 0xF800) >> 11);
955 else if (fb
->var
.green
.length
== 6)
956 ((u32
*)fb
->pseudo_palette
)[regno
] = (red
& 0xF800) |
957 ((green
& 0xFC00) >> 5) | ((blue
& 0xF800) >> 11);
965 ((u32
*)fb
->pseudo_palette
)[regno
] = ((red
& 0xFF00) << 8) |
966 (green
& 0xFF00) | ((blue
& 0xFF00) >> 8);
976 /* Set the display blanking state */
978 static int s3fb_blank(int blank_mode
, struct fb_info
*info
)
980 struct s3fb_info
*par
= info
->par
;
982 switch (blank_mode
) {
983 case FB_BLANK_UNBLANK
:
984 pr_debug("fb%d: unblank\n", info
->node
);
985 svga_wcrt_mask(par
->state
.vgabase
, 0x56, 0x00, 0x06);
986 svga_wseq_mask(par
->state
.vgabase
, 0x01, 0x00, 0x20);
988 case FB_BLANK_NORMAL
:
989 pr_debug("fb%d: blank\n", info
->node
);
990 svga_wcrt_mask(par
->state
.vgabase
, 0x56, 0x00, 0x06);
991 svga_wseq_mask(par
->state
.vgabase
, 0x01, 0x20, 0x20);
993 case FB_BLANK_HSYNC_SUSPEND
:
994 pr_debug("fb%d: hsync\n", info
->node
);
995 svga_wcrt_mask(par
->state
.vgabase
, 0x56, 0x02, 0x06);
996 svga_wseq_mask(par
->state
.vgabase
, 0x01, 0x20, 0x20);
998 case FB_BLANK_VSYNC_SUSPEND
:
999 pr_debug("fb%d: vsync\n", info
->node
);
1000 svga_wcrt_mask(par
->state
.vgabase
, 0x56, 0x04, 0x06);
1001 svga_wseq_mask(par
->state
.vgabase
, 0x01, 0x20, 0x20);
1003 case FB_BLANK_POWERDOWN
:
1004 pr_debug("fb%d: sync down\n", info
->node
);
1005 svga_wcrt_mask(par
->state
.vgabase
, 0x56, 0x06, 0x06);
1006 svga_wseq_mask(par
->state
.vgabase
, 0x01, 0x20, 0x20);
1014 /* Pan the display */
1016 static int s3fb_pan_display(struct fb_var_screeninfo
*var
, struct fb_info
*info
)
1018 struct s3fb_info
*par
= info
->par
;
1019 unsigned int offset
;
1021 /* Calculate the offset */
1022 if (var
->bits_per_pixel
== 0) {
1023 offset
= (var
->yoffset
/ 16) * (var
->xres_virtual
/ 2) + (var
->xoffset
/ 2);
1024 offset
= offset
>> 2;
1026 offset
= (var
->yoffset
* info
->fix
.line_length
) +
1027 (var
->xoffset
* var
->bits_per_pixel
/ 8);
1028 offset
= offset
>> 2;
1031 /* Set the offset */
1032 svga_wcrt_multi(par
->state
.vgabase
, s3_start_address_regs
, offset
);
1037 /* ------------------------------------------------------------------------- */
1039 /* Frame buffer operations */
1041 static struct fb_ops s3fb_ops
= {
1042 .owner
= THIS_MODULE
,
1043 .fb_open
= s3fb_open
,
1044 .fb_release
= s3fb_release
,
1045 .fb_check_var
= s3fb_check_var
,
1046 .fb_set_par
= s3fb_set_par
,
1047 .fb_setcolreg
= s3fb_setcolreg
,
1048 .fb_blank
= s3fb_blank
,
1049 .fb_pan_display
= s3fb_pan_display
,
1050 .fb_fillrect
= s3fb_fillrect
,
1051 .fb_copyarea
= cfb_copyarea
,
1052 .fb_imageblit
= s3fb_imageblit
,
1053 .fb_get_caps
= svga_get_caps
,
1056 /* ------------------------------------------------------------------------- */
1058 static int __devinit
s3_identification(struct s3fb_info
*par
)
1060 int chip
= par
->chip
;
1062 if (chip
== CHIP_XXX_TRIO
) {
1063 u8 cr30
= vga_rcrt(par
->state
.vgabase
, 0x30);
1064 u8 cr2e
= vga_rcrt(par
->state
.vgabase
, 0x2e);
1065 u8 cr2f
= vga_rcrt(par
->state
.vgabase
, 0x2f);
1067 if ((cr30
== 0xE0) || (cr30
== 0xE1)) {
1069 return CHIP_732_TRIO32
;
1071 if (! (cr2f
& 0x40))
1072 return CHIP_764_TRIO64
;
1074 return CHIP_765_TRIO64VP
;
1079 if (chip
== CHIP_XXX_TRIO64V2_DXGX
) {
1080 u8 cr6f
= vga_rcrt(par
->state
.vgabase
, 0x6f);
1082 if (! (cr6f
& 0x01))
1083 return CHIP_775_TRIO64V2_DX
;
1085 return CHIP_785_TRIO64V2_GX
;
1088 if (chip
== CHIP_XXX_VIRGE_DXGX
) {
1089 u8 cr6f
= vga_rcrt(par
->state
.vgabase
, 0x6f);
1091 if (! (cr6f
& 0x01))
1092 return CHIP_375_VIRGE_DX
;
1094 return CHIP_385_VIRGE_GX
;
1097 if (chip
== CHIP_36X_TRIO3D_1X_2X
) {
1098 switch (vga_rcrt(par
->state
.vgabase
, 0x2f)) {
1100 return CHIP_360_TRIO3D_1X
;
1102 return CHIP_362_TRIO3D_2X
;
1104 return CHIP_368_TRIO3D_2X
;
1108 return CHIP_UNKNOWN
;
1114 static int __devinit
s3_pci_probe(struct pci_dev
*dev
, const struct pci_device_id
*id
)
1116 struct pci_bus_region bus_reg
;
1117 struct resource vga_res
;
1118 struct fb_info
*info
;
1119 struct s3fb_info
*par
;
1121 u8 regval
, cr38
, cr39
;
1124 /* Ignore secondary VGA device because there is no VGA arbitration */
1125 if (! svga_primary_device(dev
)) {
1126 dev_info(&(dev
->dev
), "ignoring secondary device\n");
1130 /* Allocate and fill driver data structure */
1131 info
= framebuffer_alloc(sizeof(struct s3fb_info
), &(dev
->dev
));
1133 dev_err(&(dev
->dev
), "cannot allocate memory\n");
1138 mutex_init(&par
->open_lock
);
1140 info
->flags
= FBINFO_PARTIAL_PAN_OK
| FBINFO_HWACCEL_YPAN
;
1141 info
->fbops
= &s3fb_ops
;
1143 /* Prepare PCI device */
1144 rc
= pci_enable_device(dev
);
1146 dev_err(info
->device
, "cannot enable PCI device\n");
1147 goto err_enable_device
;
1150 rc
= pci_request_regions(dev
, "s3fb");
1152 dev_err(info
->device
, "cannot reserve framebuffer region\n");
1153 goto err_request_regions
;
1157 info
->fix
.smem_start
= pci_resource_start(dev
, 0);
1158 info
->fix
.smem_len
= pci_resource_len(dev
, 0);
1160 /* Map physical IO memory address into kernel space */
1161 info
->screen_base
= pci_iomap(dev
, 0, 0);
1162 if (! info
->screen_base
) {
1164 dev_err(info
->device
, "iomap for framebuffer failed\n");
1169 bus_reg
.end
= 64 * 1024;
1171 vga_res
.flags
= IORESOURCE_IO
;
1173 pcibios_bus_to_resource(dev
, &vga_res
, &bus_reg
);
1175 par
->state
.vgabase
= (void __iomem
*) vga_res
.start
;
1178 cr38
= vga_rcrt(par
->state
.vgabase
, 0x38);
1179 cr39
= vga_rcrt(par
->state
.vgabase
, 0x39);
1180 vga_wseq(par
->state
.vgabase
, 0x08, 0x06);
1181 vga_wcrt(par
->state
.vgabase
, 0x38, 0x48);
1182 vga_wcrt(par
->state
.vgabase
, 0x39, 0xA5);
1184 /* Identify chip type */
1185 par
->chip
= id
->driver_data
& CHIP_MASK
;
1186 par
->rev
= vga_rcrt(par
->state
.vgabase
, 0x2f);
1187 if (par
->chip
& CHIP_UNDECIDED_FLAG
)
1188 par
->chip
= s3_identification(par
);
1190 /* Find how many physical memory there is on card */
1191 /* 0x36 register is accessible even if other registers are locked */
1192 regval
= vga_rcrt(par
->state
.vgabase
, 0x36);
1193 if (par
->chip
== CHIP_360_TRIO3D_1X
||
1194 par
->chip
== CHIP_362_TRIO3D_2X
||
1195 par
->chip
== CHIP_368_TRIO3D_2X
||
1196 par
->chip
== CHIP_365_TRIO3D
) {
1197 switch ((regval
& 0xE0) >> 5) {
1198 case 0: /* 8MB -- only 4MB usable for display */
1199 case 1: /* 4MB with 32-bit bus */
1201 info
->screen_size
= 4 << 20;
1203 case 4: /* 2MB on 365 Trio3D */
1205 info
->screen_size
= 2 << 20;
1208 } else if (par
->chip
== CHIP_357_VIRGE_GX2
||
1209 par
->chip
== CHIP_359_VIRGE_GX2P
) {
1210 switch ((regval
& 0xC0) >> 6) {
1212 info
->screen_size
= 4 << 20;
1215 info
->screen_size
= 2 << 20;
1219 info
->screen_size
= s3_memsizes
[regval
>> 5] << 10;
1220 info
->fix
.smem_len
= info
->screen_size
;
1222 /* Find MCLK frequency */
1223 regval
= vga_rseq(par
->state
.vgabase
, 0x10);
1224 par
->mclk_freq
= ((vga_rseq(par
->state
.vgabase
, 0x11) + 2) * 14318) / ((regval
& 0x1F) + 2);
1225 par
->mclk_freq
= par
->mclk_freq
>> (regval
>> 5);
1228 vga_wcrt(par
->state
.vgabase
, 0x38, cr38
);
1229 vga_wcrt(par
->state
.vgabase
, 0x39, cr39
);
1231 strcpy(info
->fix
.id
, s3_names
[par
->chip
]);
1232 info
->fix
.mmio_start
= 0;
1233 info
->fix
.mmio_len
= 0;
1234 info
->fix
.type
= FB_TYPE_PACKED_PIXELS
;
1235 info
->fix
.visual
= FB_VISUAL_PSEUDOCOLOR
;
1236 info
->fix
.ypanstep
= 0;
1237 info
->fix
.accel
= FB_ACCEL_NONE
;
1238 info
->pseudo_palette
= (void*) (par
->pseudo_palette
);
1239 info
->var
.bits_per_pixel
= 8;
1241 #ifdef CONFIG_FB_S3_DDC
1242 /* Enable MMIO if needed */
1243 if (s3fb_ddc_needs_mmio(par
->chip
)) {
1244 par
->mmio
= ioremap(info
->fix
.smem_start
+ MMIO_OFFSET
, MMIO_SIZE
);
1246 svga_wcrt_mask(par
->state
.vgabase
, 0x53, 0x08, 0x08); /* enable MMIO */
1248 dev_err(info
->device
, "unable to map MMIO at 0x%lx, disabling DDC",
1249 info
->fix
.smem_start
+ MMIO_OFFSET
);
1251 if (!s3fb_ddc_needs_mmio(par
->chip
) || par
->mmio
)
1252 if (s3fb_setup_ddc_bus(info
) == 0) {
1253 u8
*edid
= fb_ddc_read(&par
->ddc_adapter
);
1254 par
->ddc_registered
= true;
1256 fb_edid_to_monspecs(edid
, &info
->monspecs
);
1258 if (!info
->monspecs
.modedb
)
1259 dev_err(info
->device
, "error getting mode database\n");
1261 const struct fb_videomode
*m
;
1263 fb_videomode_to_modelist(info
->monspecs
.modedb
,
1264 info
->monspecs
.modedb_len
,
1266 m
= fb_find_best_display(&info
->monspecs
, &info
->modelist
);
1268 fb_videomode_to_var(&info
->var
, m
);
1269 /* fill all other info->var's fields */
1270 if (s3fb_check_var(&info
->var
, info
) == 0)
1277 if (!mode_option
&& !found
)
1278 mode_option
= "640x480-8@60";
1280 /* Prepare startup mode */
1282 rc
= fb_find_mode(&info
->var
, info
, mode_option
,
1283 info
->monspecs
.modedb
, info
->monspecs
.modedb_len
,
1284 NULL
, info
->var
.bits_per_pixel
);
1285 if (!rc
|| rc
== 4) {
1287 dev_err(info
->device
, "mode %s not found\n", mode_option
);
1288 fb_destroy_modedb(info
->monspecs
.modedb
);
1289 info
->monspecs
.modedb
= NULL
;
1294 fb_destroy_modedb(info
->monspecs
.modedb
);
1295 info
->monspecs
.modedb
= NULL
;
1297 /* maximize virtual vertical size for fast scrolling */
1298 info
->var
.yres_virtual
= info
->fix
.smem_len
* 8 /
1299 (info
->var
.bits_per_pixel
* info
->var
.xres_virtual
);
1300 if (info
->var
.yres_virtual
< info
->var
.yres
) {
1301 dev_err(info
->device
, "virtual vertical size smaller than real\n");
1305 /* maximize virtual vertical size for fast scrolling */
1306 info
->var
.yres_virtual
= info
->fix
.smem_len
* 8 /
1307 (info
->var
.bits_per_pixel
* info
->var
.xres_virtual
);
1308 if (info
->var
.yres_virtual
< info
->var
.yres
) {
1309 dev_err(info
->device
, "virtual vertical size smaller than real\n");
1313 rc
= fb_alloc_cmap(&info
->cmap
, 256, 0);
1315 dev_err(info
->device
, "cannot allocate colormap\n");
1316 goto err_alloc_cmap
;
1319 rc
= register_framebuffer(info
);
1321 dev_err(info
->device
, "cannot register framebuffer\n");
1325 printk(KERN_INFO
"fb%d: %s on %s, %d MB RAM, %d MHz MCLK\n", info
->node
, info
->fix
.id
,
1326 pci_name(dev
), info
->fix
.smem_len
>> 20, (par
->mclk_freq
+ 500) / 1000);
1328 if (par
->chip
== CHIP_UNKNOWN
)
1329 printk(KERN_INFO
"fb%d: unknown chip, CR2D=%x, CR2E=%x, CRT2F=%x, CRT30=%x\n",
1330 info
->node
, vga_rcrt(par
->state
.vgabase
, 0x2d), vga_rcrt(par
->state
.vgabase
, 0x2e),
1331 vga_rcrt(par
->state
.vgabase
, 0x2f), vga_rcrt(par
->state
.vgabase
, 0x30));
1333 /* Record a reference to the driver data */
1334 pci_set_drvdata(dev
, info
);
1339 par
->mtrr_reg
= mtrr_add(info
->fix
.smem_start
, info
->fix
.smem_len
, MTRR_TYPE_WRCOMB
, 1);
1345 /* Error handling */
1347 fb_dealloc_cmap(&info
->cmap
);
1350 #ifdef CONFIG_FB_S3_DDC
1351 if (par
->ddc_registered
)
1352 i2c_del_adapter(&par
->ddc_adapter
);
1356 pci_iounmap(dev
, info
->screen_base
);
1358 pci_release_regions(dev
);
1359 err_request_regions
:
1360 /* pci_disable_device(dev); */
1362 framebuffer_release(info
);
1369 static void __devexit
s3_pci_remove(struct pci_dev
*dev
)
1371 struct fb_info
*info
= pci_get_drvdata(dev
);
1372 struct s3fb_info __maybe_unused
*par
= info
->par
;
1377 if (par
->mtrr_reg
>= 0) {
1378 mtrr_del(par
->mtrr_reg
, 0, 0);
1383 unregister_framebuffer(info
);
1384 fb_dealloc_cmap(&info
->cmap
);
1386 #ifdef CONFIG_FB_S3_DDC
1387 if (par
->ddc_registered
)
1388 i2c_del_adapter(&par
->ddc_adapter
);
1393 pci_iounmap(dev
, info
->screen_base
);
1394 pci_release_regions(dev
);
1395 /* pci_disable_device(dev); */
1397 pci_set_drvdata(dev
, NULL
);
1398 framebuffer_release(info
);
1404 static int s3_pci_suspend(struct pci_dev
* dev
, pm_message_t state
)
1406 struct fb_info
*info
= pci_get_drvdata(dev
);
1407 struct s3fb_info
*par
= info
->par
;
1409 dev_info(info
->device
, "suspend\n");
1412 mutex_lock(&(par
->open_lock
));
1414 if ((state
.event
== PM_EVENT_FREEZE
) || (par
->ref_count
== 0)) {
1415 mutex_unlock(&(par
->open_lock
));
1420 fb_set_suspend(info
, 1);
1422 pci_save_state(dev
);
1423 pci_disable_device(dev
);
1424 pci_set_power_state(dev
, pci_choose_state(dev
, state
));
1426 mutex_unlock(&(par
->open_lock
));
1435 static int s3_pci_resume(struct pci_dev
* dev
)
1437 struct fb_info
*info
= pci_get_drvdata(dev
);
1438 struct s3fb_info
*par
= info
->par
;
1441 dev_info(info
->device
, "resume\n");
1444 mutex_lock(&(par
->open_lock
));
1446 if (par
->ref_count
== 0) {
1447 mutex_unlock(&(par
->open_lock
));
1452 pci_set_power_state(dev
, PCI_D0
);
1453 pci_restore_state(dev
);
1454 err
= pci_enable_device(dev
);
1456 mutex_unlock(&(par
->open_lock
));
1458 dev_err(info
->device
, "error %d enabling device for resume\n", err
);
1461 pci_set_master(dev
);
1464 fb_set_suspend(info
, 0);
1466 mutex_unlock(&(par
->open_lock
));
1473 /* List of boards that we are trying to support */
1475 static struct pci_device_id s3_devices
[] __devinitdata
= {
1476 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8810), .driver_data
= CHIP_XXX_TRIO
},
1477 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8811), .driver_data
= CHIP_XXX_TRIO
},
1478 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8812), .driver_data
= CHIP_M65_AURORA64VP
},
1479 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8814), .driver_data
= CHIP_767_TRIO64UVP
},
1480 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8901), .driver_data
= CHIP_XXX_TRIO64V2_DXGX
},
1481 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8902), .driver_data
= CHIP_551_PLATO_PX
},
1483 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x5631), .driver_data
= CHIP_325_VIRGE
},
1484 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x883D), .driver_data
= CHIP_988_VIRGE_VX
},
1485 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8A01), .driver_data
= CHIP_XXX_VIRGE_DXGX
},
1486 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8A10), .driver_data
= CHIP_357_VIRGE_GX2
},
1487 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8A11), .driver_data
= CHIP_359_VIRGE_GX2P
},
1488 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8A12), .driver_data
= CHIP_359_VIRGE_GX2P
},
1489 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8A13), .driver_data
= CHIP_36X_TRIO3D_1X_2X
},
1490 {PCI_DEVICE(PCI_VENDOR_ID_S3
, 0x8904), .driver_data
= CHIP_365_TRIO3D
},
1492 {0, 0, 0, 0, 0, 0, 0}
1496 MODULE_DEVICE_TABLE(pci
, s3_devices
);
1498 static struct pci_driver s3fb_pci_driver
= {
1500 .id_table
= s3_devices
,
1501 .probe
= s3_pci_probe
,
1502 .remove
= __devexit_p(s3_pci_remove
),
1503 .suspend
= s3_pci_suspend
,
1504 .resume
= s3_pci_resume
,
1507 /* Parse user speficied options */
1510 static int __init
s3fb_setup(char *options
)
1514 if (!options
|| !*options
)
1517 while ((opt
= strsep(&options
, ",")) != NULL
) {
1522 else if (!strncmp(opt
, "mtrr:", 5))
1523 mtrr
= simple_strtoul(opt
+ 5, NULL
, 0);
1525 else if (!strncmp(opt
, "fasttext:", 9))
1526 fasttext
= simple_strtoul(opt
+ 9, NULL
, 0);
1537 static void __exit
s3fb_cleanup(void)
1539 pr_debug("s3fb: cleaning up\n");
1540 pci_unregister_driver(&s3fb_pci_driver
);
1543 /* Driver Initialisation */
1545 static int __init
s3fb_init(void)
1549 char *option
= NULL
;
1551 if (fb_get_options("s3fb", &option
))
1556 pr_debug("s3fb: initializing\n");
1557 return pci_register_driver(&s3fb_pci_driver
);
1560 /* ------------------------------------------------------------------------- */
1562 /* Modularization */
1564 module_init(s3fb_init
);
1565 module_exit(s3fb_cleanup
);