[CPUFREQ] fix BUG on cpufreq policy init failure
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / arm / mm / cache-feroceon-l2.c
blobe0b0e7a4ec68a3c577959e9116b9c7fa5d0be09d
1 /*
2 * arch/arm/mm/cache-feroceon-l2.c - Feroceon L2 cache controller support
4 * Copyright (C) 2008 Marvell Semiconductor
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
10 * References:
11 * - Unified Layer 2 Cache for Feroceon CPU Cores,
12 * Document ID MV-S104858-00, Rev. A, October 23 2007.
15 #include <linux/init.h>
16 #include <linux/highmem.h>
17 #include <asm/cacheflush.h>
18 #include <plat/cache-feroceon-l2.h>
21 * Low-level cache maintenance operations.
23 * As well as the regular 'clean/invalidate/flush L2 cache line by
24 * MVA' instructions, the Feroceon L2 cache controller also features
25 * 'clean/invalidate L2 range by MVA' operations.
27 * Cache range operations are initiated by writing the start and
28 * end addresses to successive cp15 registers, and process every
29 * cache line whose first byte address lies in the inclusive range
30 * [start:end].
32 * The cache range operations stall the CPU pipeline until completion.
34 * The range operations require two successive cp15 writes, in
35 * between which we don't want to be preempted.
38 static inline unsigned long l2_get_va(unsigned long paddr)
40 #ifdef CONFIG_HIGHMEM
42 * Because range ops can't be done on physical addresses,
43 * we simply install a virtual mapping for it only for the
44 * TLB lookup to occur, hence no need to flush the untouched
45 * memory mapping afterwards (note: a cache flush may happen
46 * in some circumstances depending on the path taken in kunmap_atomic).
48 void *vaddr = kmap_atomic_pfn(paddr >> PAGE_SHIFT);
49 return (unsigned long)vaddr + (paddr & ~PAGE_MASK);
50 #else
51 return __phys_to_virt(paddr);
52 #endif
55 static inline void l2_put_va(unsigned long vaddr)
57 #ifdef CONFIG_HIGHMEM
58 kunmap_atomic((void *)vaddr);
59 #endif
62 static inline void l2_clean_pa(unsigned long addr)
64 __asm__("mcr p15, 1, %0, c15, c9, 3" : : "r" (addr));
67 static inline void l2_clean_pa_range(unsigned long start, unsigned long end)
69 unsigned long va_start, va_end, flags;
72 * Make sure 'start' and 'end' reference the same page, as
73 * L2 is PIPT and range operations only do a TLB lookup on
74 * the start address.
76 BUG_ON((start ^ end) >> PAGE_SHIFT);
78 va_start = l2_get_va(start);
79 va_end = va_start + (end - start);
80 raw_local_irq_save(flags);
81 __asm__("mcr p15, 1, %0, c15, c9, 4\n\t"
82 "mcr p15, 1, %1, c15, c9, 5"
83 : : "r" (va_start), "r" (va_end));
84 raw_local_irq_restore(flags);
85 l2_put_va(va_start);
88 static inline void l2_clean_inv_pa(unsigned long addr)
90 __asm__("mcr p15, 1, %0, c15, c10, 3" : : "r" (addr));
93 static inline void l2_inv_pa(unsigned long addr)
95 __asm__("mcr p15, 1, %0, c15, c11, 3" : : "r" (addr));
98 static inline void l2_inv_pa_range(unsigned long start, unsigned long end)
100 unsigned long va_start, va_end, flags;
103 * Make sure 'start' and 'end' reference the same page, as
104 * L2 is PIPT and range operations only do a TLB lookup on
105 * the start address.
107 BUG_ON((start ^ end) >> PAGE_SHIFT);
109 va_start = l2_get_va(start);
110 va_end = va_start + (end - start);
111 raw_local_irq_save(flags);
112 __asm__("mcr p15, 1, %0, c15, c11, 4\n\t"
113 "mcr p15, 1, %1, c15, c11, 5"
114 : : "r" (va_start), "r" (va_end));
115 raw_local_irq_restore(flags);
116 l2_put_va(va_start);
119 static inline void l2_inv_all(void)
121 __asm__("mcr p15, 1, %0, c15, c11, 0" : : "r" (0));
125 * Linux primitives.
127 * Note that the end addresses passed to Linux primitives are
128 * noninclusive, while the hardware cache range operations use
129 * inclusive start and end addresses.
131 #define CACHE_LINE_SIZE 32
132 #define MAX_RANGE_SIZE 1024
134 static int l2_wt_override;
136 static unsigned long calc_range_end(unsigned long start, unsigned long end)
138 unsigned long range_end;
140 BUG_ON(start & (CACHE_LINE_SIZE - 1));
141 BUG_ON(end & (CACHE_LINE_SIZE - 1));
144 * Try to process all cache lines between 'start' and 'end'.
146 range_end = end;
149 * Limit the number of cache lines processed at once,
150 * since cache range operations stall the CPU pipeline
151 * until completion.
153 if (range_end > start + MAX_RANGE_SIZE)
154 range_end = start + MAX_RANGE_SIZE;
157 * Cache range operations can't straddle a page boundary.
159 if (range_end > (start | (PAGE_SIZE - 1)) + 1)
160 range_end = (start | (PAGE_SIZE - 1)) + 1;
162 return range_end;
165 static void feroceon_l2_inv_range(unsigned long start, unsigned long end)
168 * Clean and invalidate partial first cache line.
170 if (start & (CACHE_LINE_SIZE - 1)) {
171 l2_clean_inv_pa(start & ~(CACHE_LINE_SIZE - 1));
172 start = (start | (CACHE_LINE_SIZE - 1)) + 1;
176 * Clean and invalidate partial last cache line.
178 if (start < end && end & (CACHE_LINE_SIZE - 1)) {
179 l2_clean_inv_pa(end & ~(CACHE_LINE_SIZE - 1));
180 end &= ~(CACHE_LINE_SIZE - 1);
184 * Invalidate all full cache lines between 'start' and 'end'.
186 while (start < end) {
187 unsigned long range_end = calc_range_end(start, end);
188 l2_inv_pa_range(start, range_end - CACHE_LINE_SIZE);
189 start = range_end;
192 dsb();
195 static void feroceon_l2_clean_range(unsigned long start, unsigned long end)
198 * If L2 is forced to WT, the L2 will always be clean and we
199 * don't need to do anything here.
201 if (!l2_wt_override) {
202 start &= ~(CACHE_LINE_SIZE - 1);
203 end = (end + CACHE_LINE_SIZE - 1) & ~(CACHE_LINE_SIZE - 1);
204 while (start != end) {
205 unsigned long range_end = calc_range_end(start, end);
206 l2_clean_pa_range(start, range_end - CACHE_LINE_SIZE);
207 start = range_end;
211 dsb();
214 static void feroceon_l2_flush_range(unsigned long start, unsigned long end)
216 start &= ~(CACHE_LINE_SIZE - 1);
217 end = (end + CACHE_LINE_SIZE - 1) & ~(CACHE_LINE_SIZE - 1);
218 while (start != end) {
219 unsigned long range_end = calc_range_end(start, end);
220 if (!l2_wt_override)
221 l2_clean_pa_range(start, range_end - CACHE_LINE_SIZE);
222 l2_inv_pa_range(start, range_end - CACHE_LINE_SIZE);
223 start = range_end;
226 dsb();
231 * Routines to disable and re-enable the D-cache and I-cache at run
232 * time. These are necessary because the L2 cache can only be enabled
233 * or disabled while the L1 Dcache and Icache are both disabled.
235 static int __init flush_and_disable_dcache(void)
237 u32 cr;
239 cr = get_cr();
240 if (cr & CR_C) {
241 unsigned long flags;
243 raw_local_irq_save(flags);
244 flush_cache_all();
245 set_cr(cr & ~CR_C);
246 raw_local_irq_restore(flags);
247 return 1;
249 return 0;
252 static void __init enable_dcache(void)
254 u32 cr;
256 cr = get_cr();
257 set_cr(cr | CR_C);
260 static void __init __invalidate_icache(void)
262 __asm__("mcr p15, 0, %0, c7, c5, 0" : : "r" (0));
265 static int __init invalidate_and_disable_icache(void)
267 u32 cr;
269 cr = get_cr();
270 if (cr & CR_I) {
271 set_cr(cr & ~CR_I);
272 __invalidate_icache();
273 return 1;
275 return 0;
278 static void __init enable_icache(void)
280 u32 cr;
282 cr = get_cr();
283 set_cr(cr | CR_I);
286 static inline u32 read_extra_features(void)
288 u32 u;
290 __asm__("mrc p15, 1, %0, c15, c1, 0" : "=r" (u));
292 return u;
295 static inline void write_extra_features(u32 u)
297 __asm__("mcr p15, 1, %0, c15, c1, 0" : : "r" (u));
300 static void __init disable_l2_prefetch(void)
302 u32 u;
305 * Read the CPU Extra Features register and verify that the
306 * Disable L2 Prefetch bit is set.
308 u = read_extra_features();
309 if (!(u & 0x01000000)) {
310 printk(KERN_INFO "Feroceon L2: Disabling L2 prefetch.\n");
311 write_extra_features(u | 0x01000000);
315 static void __init enable_l2(void)
317 u32 u;
319 u = read_extra_features();
320 if (!(u & 0x00400000)) {
321 int i, d;
323 printk(KERN_INFO "Feroceon L2: Enabling L2\n");
325 d = flush_and_disable_dcache();
326 i = invalidate_and_disable_icache();
327 l2_inv_all();
328 write_extra_features(u | 0x00400000);
329 if (i)
330 enable_icache();
331 if (d)
332 enable_dcache();
336 void __init feroceon_l2_init(int __l2_wt_override)
338 l2_wt_override = __l2_wt_override;
340 disable_l2_prefetch();
342 outer_cache.inv_range = feroceon_l2_inv_range;
343 outer_cache.clean_range = feroceon_l2_clean_range;
344 outer_cache.flush_range = feroceon_l2_flush_range;
346 enable_l2();
348 printk(KERN_INFO "Feroceon L2: Cache support initialised%s.\n",
349 l2_wt_override ? ", in WT override mode" : "");