2 * HP Quicksilver AGP GART routines
4 * Copyright (c) 2006, Kyle McMartin <kyle@parisc-linux.org>
6 * Based on drivers/char/agpgart/hp-agp.c which is
7 * (c) Copyright 2002, 2003 Hewlett-Packard Development Company, L.P.
8 * Bjorn Helgaas <bjorn.helgaas@hp.com>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
16 #include <linux/module.h>
17 #include <linux/pci.h>
18 #include <linux/init.h>
19 #include <linux/klist.h>
20 #include <linux/agp_backend.h>
21 #include <linux/log2.h>
22 #include <linux/slab.h>
24 #include <asm/parisc-device.h>
25 #include <asm/ropes.h>
29 #define DRVNAME "quicksilver"
30 #define DRVPFX DRVNAME ": "
32 #define AGP8X_MODE_BIT 3
33 #define AGP8X_MODE (1 << AGP8X_MODE_BIT)
36 parisc_agp_mask_memory(struct agp_bridge_data
*bridge
, dma_addr_t addr
,
39 static struct _parisc_agp_info
{
40 void __iomem
*ioc_regs
;
41 void __iomem
*lba_regs
;
52 int io_pages_per_kpage
;
55 static struct gatt_mask parisc_agp_masks
[] =
58 .mask
= SBA_PDIR_VALID_BIT
,
63 static struct aper_size_info_fixed parisc_agp_sizes
[] =
65 {0, 0, 0}, /* filled in by parisc_agp_fetch_size() */
69 parisc_agp_fetch_size(void)
73 size
= parisc_agp_info
.gart_size
/ MB(1);
74 parisc_agp_sizes
[0].size
= size
;
75 agp_bridge
->current_size
= (void *) &parisc_agp_sizes
[0];
81 parisc_agp_configure(void)
83 struct _parisc_agp_info
*info
= &parisc_agp_info
;
85 agp_bridge
->gart_bus_addr
= info
->gart_base
;
86 agp_bridge
->capndx
= info
->lba_cap_offset
;
87 agp_bridge
->mode
= readl(info
->lba_regs
+info
->lba_cap_offset
+PCI_AGP_STATUS
);
93 parisc_agp_tlbflush(struct agp_memory
*mem
)
95 struct _parisc_agp_info
*info
= &parisc_agp_info
;
97 writeq(info
->gart_base
| ilog2(info
->gart_size
), info
->ioc_regs
+IOC_PCOM
);
98 readq(info
->ioc_regs
+IOC_PCOM
); /* flush */
102 parisc_agp_create_gatt_table(struct agp_bridge_data
*bridge
)
104 struct _parisc_agp_info
*info
= &parisc_agp_info
;
107 for (i
= 0; i
< info
->gatt_entries
; i
++) {
108 info
->gatt
[i
] = (unsigned long)agp_bridge
->scratch_page
;
115 parisc_agp_free_gatt_table(struct agp_bridge_data
*bridge
)
117 struct _parisc_agp_info
*info
= &parisc_agp_info
;
119 info
->gatt
[0] = SBA_AGPGART_COOKIE
;
125 parisc_agp_insert_memory(struct agp_memory
*mem
, off_t pg_start
, int type
)
127 struct _parisc_agp_info
*info
= &parisc_agp_info
;
129 off_t j
, io_pg_start
;
132 if (type
!= 0 || mem
->type
!= 0) {
136 io_pg_start
= info
->io_pages_per_kpage
* pg_start
;
137 io_pg_count
= info
->io_pages_per_kpage
* mem
->page_count
;
138 if ((io_pg_start
+ io_pg_count
) > info
->gatt_entries
) {
143 while (j
< (io_pg_start
+ io_pg_count
)) {
149 if (!mem
->is_flushed
) {
150 global_cache_flush();
151 mem
->is_flushed
= true;
154 for (i
= 0, j
= io_pg_start
; i
< mem
->page_count
; i
++) {
157 paddr
= page_to_phys(mem
->pages
[i
]);
159 k
< info
->io_pages_per_kpage
;
160 k
++, j
++, paddr
+= info
->io_page_size
) {
162 parisc_agp_mask_memory(agp_bridge
,
167 agp_bridge
->driver
->tlb_flush(mem
);
173 parisc_agp_remove_memory(struct agp_memory
*mem
, off_t pg_start
, int type
)
175 struct _parisc_agp_info
*info
= &parisc_agp_info
;
176 int i
, io_pg_start
, io_pg_count
;
178 if (type
!= 0 || mem
->type
!= 0) {
182 io_pg_start
= info
->io_pages_per_kpage
* pg_start
;
183 io_pg_count
= info
->io_pages_per_kpage
* mem
->page_count
;
184 for (i
= io_pg_start
; i
< io_pg_count
+ io_pg_start
; i
++) {
185 info
->gatt
[i
] = agp_bridge
->scratch_page
;
188 agp_bridge
->driver
->tlb_flush(mem
);
193 parisc_agp_mask_memory(struct agp_bridge_data
*bridge
, dma_addr_t addr
,
196 return SBA_PDIR_VALID_BIT
| addr
;
200 parisc_agp_enable(struct agp_bridge_data
*bridge
, u32 mode
)
202 struct _parisc_agp_info
*info
= &parisc_agp_info
;
205 command
= readl(info
->lba_regs
+ info
->lba_cap_offset
+ PCI_AGP_STATUS
);
207 command
= agp_collect_device_status(bridge
, mode
, command
);
208 command
|= 0x00000100;
210 writel(command
, info
->lba_regs
+ info
->lba_cap_offset
+ PCI_AGP_COMMAND
);
212 agp_device_command(command
, (mode
& AGP8X_MODE
) != 0);
215 static const struct agp_bridge_driver parisc_agp_driver
= {
216 .owner
= THIS_MODULE
,
217 .size_type
= FIXED_APER_SIZE
,
218 .configure
= parisc_agp_configure
,
219 .fetch_size
= parisc_agp_fetch_size
,
220 .tlb_flush
= parisc_agp_tlbflush
,
221 .mask_memory
= parisc_agp_mask_memory
,
222 .masks
= parisc_agp_masks
,
223 .agp_enable
= parisc_agp_enable
,
224 .cache_flush
= global_cache_flush
,
225 .create_gatt_table
= parisc_agp_create_gatt_table
,
226 .free_gatt_table
= parisc_agp_free_gatt_table
,
227 .insert_memory
= parisc_agp_insert_memory
,
228 .remove_memory
= parisc_agp_remove_memory
,
229 .alloc_by_type
= agp_generic_alloc_by_type
,
230 .free_by_type
= agp_generic_free_by_type
,
231 .agp_alloc_page
= agp_generic_alloc_page
,
232 .agp_alloc_pages
= agp_generic_alloc_pages
,
233 .agp_destroy_page
= agp_generic_destroy_page
,
234 .agp_destroy_pages
= agp_generic_destroy_pages
,
235 .agp_type_to_mask_type
= agp_generic_type_to_mask_type
,
236 .cant_use_aperture
= true,
240 agp_ioc_init(void __iomem
*ioc_regs
)
242 struct _parisc_agp_info
*info
= &parisc_agp_info
;
243 u64 iova_base
, *io_pdir
, io_tlb_ps
;
246 printk(KERN_INFO DRVPFX
"IO PDIR shared with sba_iommu\n");
248 info
->ioc_regs
= ioc_regs
;
250 io_tlb_ps
= readq(info
->ioc_regs
+IOC_TCNFG
);
252 case 0: io_tlb_shift
= 12; break;
253 case 1: io_tlb_shift
= 13; break;
254 case 2: io_tlb_shift
= 14; break;
255 case 3: io_tlb_shift
= 16; break;
257 printk(KERN_ERR DRVPFX
"Invalid IOTLB page size "
258 "configuration 0x%llx\n", io_tlb_ps
);
260 info
->gatt_entries
= 0;
263 info
->io_page_size
= 1 << io_tlb_shift
;
264 info
->io_pages_per_kpage
= PAGE_SIZE
/ info
->io_page_size
;
266 iova_base
= readq(info
->ioc_regs
+IOC_IBASE
) & ~0x1;
267 info
->gart_base
= iova_base
+ PLUTO_IOVA_SIZE
- PLUTO_GART_SIZE
;
269 info
->gart_size
= PLUTO_GART_SIZE
;
270 info
->gatt_entries
= info
->gart_size
/ info
->io_page_size
;
272 io_pdir
= phys_to_virt(readq(info
->ioc_regs
+IOC_PDIR_BASE
));
273 info
->gatt
= &io_pdir
[(PLUTO_IOVA_SIZE
/2) >> PAGE_SHIFT
];
275 if (info
->gatt
[0] != SBA_AGPGART_COOKIE
) {
277 info
->gatt_entries
= 0;
278 printk(KERN_ERR DRVPFX
"No reserved IO PDIR entry found; "
287 lba_find_capability(int cap
)
289 struct _parisc_agp_info
*info
= &parisc_agp_info
;
294 status
= readw(info
->lba_regs
+ PCI_STATUS
);
295 if (!(status
& PCI_STATUS_CAP_LIST
))
297 pos
= readb(info
->lba_regs
+ PCI_CAPABILITY_LIST
);
298 while (ttl
-- && pos
>= 0x40) {
300 id
= readb(info
->lba_regs
+ pos
+ PCI_CAP_LIST_ID
);
305 pos
= readb(info
->lba_regs
+ pos
+ PCI_CAP_LIST_NEXT
);
311 agp_lba_init(void __iomem
*lba_hpa
)
313 struct _parisc_agp_info
*info
= &parisc_agp_info
;
316 info
->lba_regs
= lba_hpa
;
317 info
->lba_cap_offset
= lba_find_capability(PCI_CAP_ID_AGP
);
319 cap
= readl(lba_hpa
+ info
->lba_cap_offset
) & 0xff;
320 if (cap
!= PCI_CAP_ID_AGP
) {
321 printk(KERN_ERR DRVPFX
"Invalid capability ID 0x%02x at 0x%x\n",
322 cap
, info
->lba_cap_offset
);
330 parisc_agp_setup(void __iomem
*ioc_hpa
, void __iomem
*lba_hpa
)
332 struct pci_dev
*fake_bridge_dev
= NULL
;
333 struct agp_bridge_data
*bridge
;
336 fake_bridge_dev
= alloc_pci_dev();
337 if (!fake_bridge_dev
) {
342 error
= agp_ioc_init(ioc_hpa
);
346 error
= agp_lba_init(lba_hpa
);
350 bridge
= agp_alloc_bridge();
355 bridge
->driver
= &parisc_agp_driver
;
357 fake_bridge_dev
->vendor
= PCI_VENDOR_ID_HP
;
358 fake_bridge_dev
->device
= PCI_DEVICE_ID_HP_PCIX_LBA
;
359 bridge
->dev
= fake_bridge_dev
;
361 error
= agp_add_bridge(bridge
);
367 kfree(fake_bridge_dev
);
372 find_quicksilver(struct device
*dev
, void *data
)
374 struct parisc_device
**lba
= data
;
375 struct parisc_device
*padev
= to_parisc_device(dev
);
377 if (IS_QUICKSILVER(padev
))
384 parisc_agp_init(void)
386 extern struct sba_device
*sba_list
;
389 struct parisc_device
*sba
= NULL
, *lba
= NULL
;
390 struct lba_device
*lbadev
= NULL
;
395 /* Find our parent Pluto */
397 if (!IS_PLUTO(sba
)) {
398 printk(KERN_INFO DRVPFX
"No Pluto found, so no AGPGART for you.\n");
402 /* Now search our Pluto for our precious AGP device... */
403 device_for_each_child(&sba
->dev
, &lba
, find_quicksilver
);
406 printk(KERN_INFO DRVPFX
"No AGP devices found.\n");
410 lbadev
= parisc_get_drvdata(lba
);
412 /* w00t, let's go find our cookies... */
413 parisc_agp_setup(sba_list
->ioc
[0].ioc_hpa
, lbadev
->hba
.base_addr
);
421 module_init(parisc_agp_init
);
423 MODULE_AUTHOR("Kyle McMartin <kyle@parisc-linux.org>");
424 MODULE_LICENSE("GPL");