[ARM] pxa: simplify DMA register definitions
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / arm / mach-pxa / include / mach / pxa-regs.h
blob4cac9269fdf2b208f0be45ddb735a7b03ae7fa4b
1 /*
2 * arch/arm/mach-pxa/include/mach/pxa-regs.h
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #ifndef __PXA_REGS_H
14 #define __PXA_REGS_H
18 * PXA Chip selects
21 #define PXA_CS0_PHYS 0x00000000
22 #define PXA_CS1_PHYS 0x04000000
23 #define PXA_CS2_PHYS 0x08000000
24 #define PXA_CS3_PHYS 0x0C000000
25 #define PXA_CS4_PHYS 0x10000000
26 #define PXA_CS5_PHYS 0x14000000
30 * Personal Computer Memory Card International Association (PCMCIA) sockets
33 #define PCMCIAPrtSp 0x04000000 /* PCMCIA Partition Space [byte] */
34 #define PCMCIASp (4*PCMCIAPrtSp) /* PCMCIA Space [byte] */
35 #define PCMCIAIOSp PCMCIAPrtSp /* PCMCIA I/O Space [byte] */
36 #define PCMCIAAttrSp PCMCIAPrtSp /* PCMCIA Attribute Space [byte] */
37 #define PCMCIAMemSp PCMCIAPrtSp /* PCMCIA Memory Space [byte] */
39 #define PCMCIA0Sp PCMCIASp /* PCMCIA 0 Space [byte] */
40 #define PCMCIA0IOSp PCMCIAIOSp /* PCMCIA 0 I/O Space [byte] */
41 #define PCMCIA0AttrSp PCMCIAAttrSp /* PCMCIA 0 Attribute Space [byte] */
42 #define PCMCIA0MemSp PCMCIAMemSp /* PCMCIA 0 Memory Space [byte] */
44 #define PCMCIA1Sp PCMCIASp /* PCMCIA 1 Space [byte] */
45 #define PCMCIA1IOSp PCMCIAIOSp /* PCMCIA 1 I/O Space [byte] */
46 #define PCMCIA1AttrSp PCMCIAAttrSp /* PCMCIA 1 Attribute Space [byte] */
47 #define PCMCIA1MemSp PCMCIAMemSp /* PCMCIA 1 Memory Space [byte] */
49 #define _PCMCIA(Nb) /* PCMCIA [0..1] */ \
50 (0x20000000 + (Nb)*PCMCIASp)
51 #define _PCMCIAIO(Nb) _PCMCIA (Nb) /* PCMCIA I/O [0..1] */
52 #define _PCMCIAAttr(Nb) /* PCMCIA Attribute [0..1] */ \
53 (_PCMCIA (Nb) + 2*PCMCIAPrtSp)
54 #define _PCMCIAMem(Nb) /* PCMCIA Memory [0..1] */ \
55 (_PCMCIA (Nb) + 3*PCMCIAPrtSp)
57 #define _PCMCIA0 _PCMCIA (0) /* PCMCIA 0 */
58 #define _PCMCIA0IO _PCMCIAIO (0) /* PCMCIA 0 I/O */
59 #define _PCMCIA0Attr _PCMCIAAttr (0) /* PCMCIA 0 Attribute */
60 #define _PCMCIA0Mem _PCMCIAMem (0) /* PCMCIA 0 Memory */
62 #define _PCMCIA1 _PCMCIA (1) /* PCMCIA 1 */
63 #define _PCMCIA1IO _PCMCIAIO (1) /* PCMCIA 1 I/O */
64 #define _PCMCIA1Attr _PCMCIAAttr (1) /* PCMCIA 1 Attribute */
65 #define _PCMCIA1Mem _PCMCIAMem (1) /* PCMCIA 1 Memory */
70 * DMA Controller
72 #define DCSR(x) __REG2(0x40000000, (x) << 2)
74 #define DCSR_RUN (1 << 31) /* Run Bit (read / write) */
75 #define DCSR_NODESC (1 << 30) /* No-Descriptor Fetch (read / write) */
76 #define DCSR_STOPIRQEN (1 << 29) /* Stop Interrupt Enable (read / write) */
77 #define DCSR_REQPEND (1 << 8) /* Request Pending (read-only) */
78 #define DCSR_STOPSTATE (1 << 3) /* Stop State (read-only) */
79 #define DCSR_ENDINTR (1 << 2) /* End Interrupt (read / write) */
80 #define DCSR_STARTINTR (1 << 1) /* Start Interrupt (read / write) */
81 #define DCSR_BUSERR (1 << 0) /* Bus Error Interrupt (read / write) */
83 #if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
84 #define DCSR_EORIRQEN (1 << 28) /* End of Receive Interrupt Enable (R/W) */
85 #define DCSR_EORJMPEN (1 << 27) /* Jump to next descriptor on EOR */
86 #define DCSR_EORSTOPEN (1 << 26) /* STOP on an EOR */
87 #define DCSR_SETCMPST (1 << 25) /* Set Descriptor Compare Status */
88 #define DCSR_CLRCMPST (1 << 24) /* Clear Descriptor Compare Status */
89 #define DCSR_CMPST (1 << 10) /* The Descriptor Compare Status */
90 #define DCSR_EORINTR (1 << 9) /* The end of Receive */
91 #endif
93 #define DALGN __REG(0x400000a0) /* DMA Alignment Register */
94 #define DINT __REG(0x400000f0) /* DMA Interrupt Register */
96 #define DRCMR(n) (*(((n) < 64) ? \
97 &__REG2(0x40000100, ((n) & 0x3f) << 2) : \
98 &__REG2(0x40001100, ((n) & 0x3f) << 2)))
100 #define DRCMR_MAPVLD (1 << 7) /* Map Valid (read / write) */
101 #define DRCMR_CHLNUM 0x1f /* mask for Channel Number (read / write) */
103 #define DDADR(x) __REG2(0x40000200, (x) << 4)
104 #define DSADR(x) __REG2(0x40000204, (x) << 4)
105 #define DTADR(x) __REG2(0x40000208, (x) << 4)
106 #define DCMD(x) __REG2(0x4000020c, (x) << 4)
108 #define DDADR_DESCADDR 0xfffffff0 /* Address of next descriptor (mask) */
109 #define DDADR_STOP (1 << 0) /* Stop (read / write) */
111 #define DCMD_INCSRCADDR (1 << 31) /* Source Address Increment Setting. */
112 #define DCMD_INCTRGADDR (1 << 30) /* Target Address Increment Setting. */
113 #define DCMD_FLOWSRC (1 << 29) /* Flow Control by the source. */
114 #define DCMD_FLOWTRG (1 << 28) /* Flow Control by the target. */
115 #define DCMD_STARTIRQEN (1 << 22) /* Start Interrupt Enable */
116 #define DCMD_ENDIRQEN (1 << 21) /* End Interrupt Enable */
117 #define DCMD_ENDIAN (1 << 18) /* Device Endian-ness. */
118 #define DCMD_BURST8 (1 << 16) /* 8 byte burst */
119 #define DCMD_BURST16 (2 << 16) /* 16 byte burst */
120 #define DCMD_BURST32 (3 << 16) /* 32 byte burst */
121 #define DCMD_WIDTH1 (1 << 14) /* 1 byte width */
122 #define DCMD_WIDTH2 (2 << 14) /* 2 byte width (HalfWord) */
123 #define DCMD_WIDTH4 (3 << 14) /* 4 byte width (Word) */
124 #define DCMD_LENGTH 0x01fff /* length mask (max = 8K - 1) */
128 * UARTs
131 /* Full Function UART (FFUART) */
132 #define FFUART FFRBR
133 #define FFRBR __REG(0x40100000) /* Receive Buffer Register (read only) */
134 #define FFTHR __REG(0x40100000) /* Transmit Holding Register (write only) */
135 #define FFIER __REG(0x40100004) /* Interrupt Enable Register (read/write) */
136 #define FFIIR __REG(0x40100008) /* Interrupt ID Register (read only) */
137 #define FFFCR __REG(0x40100008) /* FIFO Control Register (write only) */
138 #define FFLCR __REG(0x4010000C) /* Line Control Register (read/write) */
139 #define FFMCR __REG(0x40100010) /* Modem Control Register (read/write) */
140 #define FFLSR __REG(0x40100014) /* Line Status Register (read only) */
141 #define FFMSR __REG(0x40100018) /* Modem Status Register (read only) */
142 #define FFSPR __REG(0x4010001C) /* Scratch Pad Register (read/write) */
143 #define FFISR __REG(0x40100020) /* Infrared Selection Register (read/write) */
144 #define FFDLL __REG(0x40100000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
145 #define FFDLH __REG(0x40100004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
147 /* Bluetooth UART (BTUART) */
148 #define BTUART BTRBR
149 #define BTRBR __REG(0x40200000) /* Receive Buffer Register (read only) */
150 #define BTTHR __REG(0x40200000) /* Transmit Holding Register (write only) */
151 #define BTIER __REG(0x40200004) /* Interrupt Enable Register (read/write) */
152 #define BTIIR __REG(0x40200008) /* Interrupt ID Register (read only) */
153 #define BTFCR __REG(0x40200008) /* FIFO Control Register (write only) */
154 #define BTLCR __REG(0x4020000C) /* Line Control Register (read/write) */
155 #define BTMCR __REG(0x40200010) /* Modem Control Register (read/write) */
156 #define BTLSR __REG(0x40200014) /* Line Status Register (read only) */
157 #define BTMSR __REG(0x40200018) /* Modem Status Register (read only) */
158 #define BTSPR __REG(0x4020001C) /* Scratch Pad Register (read/write) */
159 #define BTISR __REG(0x40200020) /* Infrared Selection Register (read/write) */
160 #define BTDLL __REG(0x40200000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
161 #define BTDLH __REG(0x40200004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
163 /* Standard UART (STUART) */
164 #define STUART STRBR
165 #define STRBR __REG(0x40700000) /* Receive Buffer Register (read only) */
166 #define STTHR __REG(0x40700000) /* Transmit Holding Register (write only) */
167 #define STIER __REG(0x40700004) /* Interrupt Enable Register (read/write) */
168 #define STIIR __REG(0x40700008) /* Interrupt ID Register (read only) */
169 #define STFCR __REG(0x40700008) /* FIFO Control Register (write only) */
170 #define STLCR __REG(0x4070000C) /* Line Control Register (read/write) */
171 #define STMCR __REG(0x40700010) /* Modem Control Register (read/write) */
172 #define STLSR __REG(0x40700014) /* Line Status Register (read only) */
173 #define STMSR __REG(0x40700018) /* Reserved */
174 #define STSPR __REG(0x4070001C) /* Scratch Pad Register (read/write) */
175 #define STISR __REG(0x40700020) /* Infrared Selection Register (read/write) */
176 #define STDLL __REG(0x40700000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
177 #define STDLH __REG(0x40700004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
179 /* Hardware UART (HWUART) */
180 #define HWUART HWRBR
181 #define HWRBR __REG(0x41600000) /* Receive Buffer Register (read only) */
182 #define HWTHR __REG(0x41600000) /* Transmit Holding Register (write only) */
183 #define HWIER __REG(0x41600004) /* Interrupt Enable Register (read/write) */
184 #define HWIIR __REG(0x41600008) /* Interrupt ID Register (read only) */
185 #define HWFCR __REG(0x41600008) /* FIFO Control Register (write only) */
186 #define HWLCR __REG(0x4160000C) /* Line Control Register (read/write) */
187 #define HWMCR __REG(0x41600010) /* Modem Control Register (read/write) */
188 #define HWLSR __REG(0x41600014) /* Line Status Register (read only) */
189 #define HWMSR __REG(0x41600018) /* Modem Status Register (read only) */
190 #define HWSPR __REG(0x4160001C) /* Scratch Pad Register (read/write) */
191 #define HWISR __REG(0x41600020) /* Infrared Selection Register (read/write) */
192 #define HWFOR __REG(0x41600024) /* Receive FIFO Occupancy Register (read only) */
193 #define HWABR __REG(0x41600028) /* Auto-Baud Control Register (read/write) */
194 #define HWACR __REG(0x4160002C) /* Auto-Baud Count Register (read only) */
195 #define HWDLL __REG(0x41600000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
196 #define HWDLH __REG(0x41600004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
198 #define IER_DMAE (1 << 7) /* DMA Requests Enable */
199 #define IER_UUE (1 << 6) /* UART Unit Enable */
200 #define IER_NRZE (1 << 5) /* NRZ coding Enable */
201 #define IER_RTIOE (1 << 4) /* Receiver Time Out Interrupt Enable */
202 #define IER_MIE (1 << 3) /* Modem Interrupt Enable */
203 #define IER_RLSE (1 << 2) /* Receiver Line Status Interrupt Enable */
204 #define IER_TIE (1 << 1) /* Transmit Data request Interrupt Enable */
205 #define IER_RAVIE (1 << 0) /* Receiver Data Available Interrupt Enable */
207 #define IIR_FIFOES1 (1 << 7) /* FIFO Mode Enable Status */
208 #define IIR_FIFOES0 (1 << 6) /* FIFO Mode Enable Status */
209 #define IIR_TOD (1 << 3) /* Time Out Detected */
210 #define IIR_IID2 (1 << 2) /* Interrupt Source Encoded */
211 #define IIR_IID1 (1 << 1) /* Interrupt Source Encoded */
212 #define IIR_IP (1 << 0) /* Interrupt Pending (active low) */
214 #define FCR_ITL2 (1 << 7) /* Interrupt Trigger Level */
215 #define FCR_ITL1 (1 << 6) /* Interrupt Trigger Level */
216 #define FCR_RESETTF (1 << 2) /* Reset Transmitter FIFO */
217 #define FCR_RESETRF (1 << 1) /* Reset Receiver FIFO */
218 #define FCR_TRFIFOE (1 << 0) /* Transmit and Receive FIFO Enable */
219 #define FCR_ITL_1 (0)
220 #define FCR_ITL_8 (FCR_ITL1)
221 #define FCR_ITL_16 (FCR_ITL2)
222 #define FCR_ITL_32 (FCR_ITL2|FCR_ITL1)
224 #define LCR_DLAB (1 << 7) /* Divisor Latch Access Bit */
225 #define LCR_SB (1 << 6) /* Set Break */
226 #define LCR_STKYP (1 << 5) /* Sticky Parity */
227 #define LCR_EPS (1 << 4) /* Even Parity Select */
228 #define LCR_PEN (1 << 3) /* Parity Enable */
229 #define LCR_STB (1 << 2) /* Stop Bit */
230 #define LCR_WLS1 (1 << 1) /* Word Length Select */
231 #define LCR_WLS0 (1 << 0) /* Word Length Select */
233 #define LSR_FIFOE (1 << 7) /* FIFO Error Status */
234 #define LSR_TEMT (1 << 6) /* Transmitter Empty */
235 #define LSR_TDRQ (1 << 5) /* Transmit Data Request */
236 #define LSR_BI (1 << 4) /* Break Interrupt */
237 #define LSR_FE (1 << 3) /* Framing Error */
238 #define LSR_PE (1 << 2) /* Parity Error */
239 #define LSR_OE (1 << 1) /* Overrun Error */
240 #define LSR_DR (1 << 0) /* Data Ready */
242 #define MCR_LOOP (1 << 4)
243 #define MCR_OUT2 (1 << 3) /* force MSR_DCD in loopback mode */
244 #define MCR_OUT1 (1 << 2) /* force MSR_RI in loopback mode */
245 #define MCR_RTS (1 << 1) /* Request to Send */
246 #define MCR_DTR (1 << 0) /* Data Terminal Ready */
248 #define MSR_DCD (1 << 7) /* Data Carrier Detect */
249 #define MSR_RI (1 << 6) /* Ring Indicator */
250 #define MSR_DSR (1 << 5) /* Data Set Ready */
251 #define MSR_CTS (1 << 4) /* Clear To Send */
252 #define MSR_DDCD (1 << 3) /* Delta Data Carrier Detect */
253 #define MSR_TERI (1 << 2) /* Trailing Edge Ring Indicator */
254 #define MSR_DDSR (1 << 1) /* Delta Data Set Ready */
255 #define MSR_DCTS (1 << 0) /* Delta Clear To Send */
258 * IrSR (Infrared Selection Register)
260 #define STISR_RXPL (1 << 4) /* Receive Data Polarity */
261 #define STISR_TXPL (1 << 3) /* Transmit Data Polarity */
262 #define STISR_XMODE (1 << 2) /* Transmit Pulse Width Select */
263 #define STISR_RCVEIR (1 << 1) /* Receiver SIR Enable */
264 #define STISR_XMITIR (1 << 0) /* Transmitter SIR Enable */
268 * I2C registers - moved into drivers/i2c/busses/i2c-pxa.c
272 * Serial Audio Controller
275 #define SACR0 __REG(0x40400000) /* Global Control Register */
276 #define SACR1 __REG(0x40400004) /* Serial Audio I 2 S/MSB-Justified Control Register */
277 #define SASR0 __REG(0x4040000C) /* Serial Audio I 2 S/MSB-Justified Interface and FIFO Status Register */
278 #define SAIMR __REG(0x40400014) /* Serial Audio Interrupt Mask Register */
279 #define SAICR __REG(0x40400018) /* Serial Audio Interrupt Clear Register */
280 #define SADIV __REG(0x40400060) /* Audio Clock Divider Register. */
281 #define SADR __REG(0x40400080) /* Serial Audio Data Register (TX and RX FIFO access Register). */
283 #define SACR0_RFTH(x) ((x) << 12) /* Rx FIFO Interrupt or DMA Trigger Threshold */
284 #define SACR0_TFTH(x) ((x) << 8) /* Tx FIFO Interrupt or DMA Trigger Threshold */
285 #define SACR0_STRF (1 << 5) /* FIFO Select for EFWR Special Function */
286 #define SACR0_EFWR (1 << 4) /* Enable EFWR Function */
287 #define SACR0_RST (1 << 3) /* FIFO, i2s Register Reset */
288 #define SACR0_BCKD (1 << 2) /* Bit Clock Direction */
289 #define SACR0_ENB (1 << 0) /* Enable I2S Link */
290 #define SACR1_ENLBF (1 << 5) /* Enable Loopback */
291 #define SACR1_DRPL (1 << 4) /* Disable Replaying Function */
292 #define SACR1_DREC (1 << 3) /* Disable Recording Function */
293 #define SACR1_AMSL (1 << 0) /* Specify Alternate Mode */
295 #define SASR0_I2SOFF (1 << 7) /* Controller Status */
296 #define SASR0_ROR (1 << 6) /* Rx FIFO Overrun */
297 #define SASR0_TUR (1 << 5) /* Tx FIFO Underrun */
298 #define SASR0_RFS (1 << 4) /* Rx FIFO Service Request */
299 #define SASR0_TFS (1 << 3) /* Tx FIFO Service Request */
300 #define SASR0_BSY (1 << 2) /* I2S Busy */
301 #define SASR0_RNE (1 << 1) /* Rx FIFO Not Empty */
302 #define SASR0_TNF (1 << 0) /* Tx FIFO Not Empty */
304 #define SAICR_ROR (1 << 6) /* Clear Rx FIFO Overrun Interrupt */
305 #define SAICR_TUR (1 << 5) /* Clear Tx FIFO Underrun Interrupt */
307 #define SAIMR_ROR (1 << 6) /* Enable Rx FIFO Overrun Condition Interrupt */
308 #define SAIMR_TUR (1 << 5) /* Enable Tx FIFO Underrun Condition Interrupt */
309 #define SAIMR_RFS (1 << 4) /* Enable Rx FIFO Service Interrupt */
310 #define SAIMR_TFS (1 << 3) /* Enable Tx FIFO Service Interrupt */
313 * AC97 Controller registers
316 #define POCR __REG(0x40500000) /* PCM Out Control Register */
317 #define POCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
318 #define POCR_FSRIE (1 << 1) /* FIFO Service Request Interrupt Enable */
320 #define PICR __REG(0x40500004) /* PCM In Control Register */
321 #define PICR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
322 #define PICR_FSRIE (1 << 1) /* FIFO Service Request Interrupt Enable */
324 #define MCCR __REG(0x40500008) /* Mic In Control Register */
325 #define MCCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
326 #define MCCR_FSRIE (1 << 1) /* FIFO Service Request Interrupt Enable */
328 #define GCR __REG(0x4050000C) /* Global Control Register */
329 #ifdef CONFIG_PXA3xx
330 #define GCR_CLKBPB (1 << 31) /* Internal clock enable */
331 #endif
332 #define GCR_nDMAEN (1 << 24) /* non DMA Enable */
333 #define GCR_CDONE_IE (1 << 19) /* Command Done Interrupt Enable */
334 #define GCR_SDONE_IE (1 << 18) /* Status Done Interrupt Enable */
335 #define GCR_SECRDY_IEN (1 << 9) /* Secondary Ready Interrupt Enable */
336 #define GCR_PRIRDY_IEN (1 << 8) /* Primary Ready Interrupt Enable */
337 #define GCR_SECRES_IEN (1 << 5) /* Secondary Resume Interrupt Enable */
338 #define GCR_PRIRES_IEN (1 << 4) /* Primary Resume Interrupt Enable */
339 #define GCR_ACLINK_OFF (1 << 3) /* AC-link Shut Off */
340 #define GCR_WARM_RST (1 << 2) /* AC97 Warm Reset */
341 #define GCR_COLD_RST (1 << 1) /* AC'97 Cold Reset (0 = active) */
342 #define GCR_GIE (1 << 0) /* Codec GPI Interrupt Enable */
344 #define POSR __REG(0x40500010) /* PCM Out Status Register */
345 #define POSR_FIFOE (1 << 4) /* FIFO error */
346 #define POSR_FSR (1 << 2) /* FIFO Service Request */
348 #define PISR __REG(0x40500014) /* PCM In Status Register */
349 #define PISR_FIFOE (1 << 4) /* FIFO error */
350 #define PISR_EOC (1 << 3) /* DMA End-of-Chain (exclusive clear) */
351 #define PISR_FSR (1 << 2) /* FIFO Service Request */
353 #define MCSR __REG(0x40500018) /* Mic In Status Register */
354 #define MCSR_FIFOE (1 << 4) /* FIFO error */
355 #define MCSR_EOC (1 << 3) /* DMA End-of-Chain (exclusive clear) */
356 #define MCSR_FSR (1 << 2) /* FIFO Service Request */
358 #define GSR __REG(0x4050001C) /* Global Status Register */
359 #define GSR_CDONE (1 << 19) /* Command Done */
360 #define GSR_SDONE (1 << 18) /* Status Done */
361 #define GSR_RDCS (1 << 15) /* Read Completion Status */
362 #define GSR_BIT3SLT12 (1 << 14) /* Bit 3 of slot 12 */
363 #define GSR_BIT2SLT12 (1 << 13) /* Bit 2 of slot 12 */
364 #define GSR_BIT1SLT12 (1 << 12) /* Bit 1 of slot 12 */
365 #define GSR_SECRES (1 << 11) /* Secondary Resume Interrupt */
366 #define GSR_PRIRES (1 << 10) /* Primary Resume Interrupt */
367 #define GSR_SCR (1 << 9) /* Secondary Codec Ready */
368 #define GSR_PCR (1 << 8) /* Primary Codec Ready */
369 #define GSR_MCINT (1 << 7) /* Mic In Interrupt */
370 #define GSR_POINT (1 << 6) /* PCM Out Interrupt */
371 #define GSR_PIINT (1 << 5) /* PCM In Interrupt */
372 #define GSR_ACOFFD (1 << 3) /* AC-link Shut Off Done */
373 #define GSR_MOINT (1 << 2) /* Modem Out Interrupt */
374 #define GSR_MIINT (1 << 1) /* Modem In Interrupt */
375 #define GSR_GSCI (1 << 0) /* Codec GPI Status Change Interrupt */
377 #define CAR __REG(0x40500020) /* CODEC Access Register */
378 #define CAR_CAIP (1 << 0) /* Codec Access In Progress */
380 #define PCDR __REG(0x40500040) /* PCM FIFO Data Register */
381 #define MCDR __REG(0x40500060) /* Mic-in FIFO Data Register */
383 #define MOCR __REG(0x40500100) /* Modem Out Control Register */
384 #define MOCR_FEIE (1 << 3) /* FIFO Error */
385 #define MOCR_FSRIE (1 << 1) /* FIFO Service Request Interrupt Enable */
387 #define MICR __REG(0x40500108) /* Modem In Control Register */
388 #define MICR_FEIE (1 << 3) /* FIFO Error */
389 #define MICR_FSRIE (1 << 1) /* FIFO Service Request Interrupt Enable */
391 #define MOSR __REG(0x40500110) /* Modem Out Status Register */
392 #define MOSR_FIFOE (1 << 4) /* FIFO error */
393 #define MOSR_FSR (1 << 2) /* FIFO Service Request */
395 #define MISR __REG(0x40500118) /* Modem In Status Register */
396 #define MISR_FIFOE (1 << 4) /* FIFO error */
397 #define MISR_EOC (1 << 3) /* DMA End-of-Chain (exclusive clear) */
398 #define MISR_FSR (1 << 2) /* FIFO Service Request */
400 #define MODR __REG(0x40500140) /* Modem FIFO Data Register */
402 #define PAC_REG_BASE __REG(0x40500200) /* Primary Audio Codec */
403 #define SAC_REG_BASE __REG(0x40500300) /* Secondary Audio Codec */
404 #define PMC_REG_BASE __REG(0x40500400) /* Primary Modem Codec */
405 #define SMC_REG_BASE __REG(0x40500500) /* Secondary Modem Codec */
409 * Fast Infrared Communication Port
412 #define FICP __REG(0x40800000) /* Start of FICP area */
413 #define ICCR0 __REG(0x40800000) /* ICP Control Register 0 */
414 #define ICCR1 __REG(0x40800004) /* ICP Control Register 1 */
415 #define ICCR2 __REG(0x40800008) /* ICP Control Register 2 */
416 #define ICDR __REG(0x4080000c) /* ICP Data Register */
417 #define ICSR0 __REG(0x40800014) /* ICP Status Register 0 */
418 #define ICSR1 __REG(0x40800018) /* ICP Status Register 1 */
420 #define ICCR0_AME (1 << 7) /* Address match enable */
421 #define ICCR0_TIE (1 << 6) /* Transmit FIFO interrupt enable */
422 #define ICCR0_RIE (1 << 5) /* Recieve FIFO interrupt enable */
423 #define ICCR0_RXE (1 << 4) /* Receive enable */
424 #define ICCR0_TXE (1 << 3) /* Transmit enable */
425 #define ICCR0_TUS (1 << 2) /* Transmit FIFO underrun select */
426 #define ICCR0_LBM (1 << 1) /* Loopback mode */
427 #define ICCR0_ITR (1 << 0) /* IrDA transmission */
429 #define ICCR2_RXP (1 << 3) /* Receive Pin Polarity select */
430 #define ICCR2_TXP (1 << 2) /* Transmit Pin Polarity select */
431 #define ICCR2_TRIG (3 << 0) /* Receive FIFO Trigger threshold */
432 #define ICCR2_TRIG_8 (0 << 0) /* >= 8 bytes */
433 #define ICCR2_TRIG_16 (1 << 0) /* >= 16 bytes */
434 #define ICCR2_TRIG_32 (2 << 0) /* >= 32 bytes */
436 #ifdef CONFIG_PXA27x
437 #define ICSR0_EOC (1 << 6) /* DMA End of Descriptor Chain */
438 #endif
439 #define ICSR0_FRE (1 << 5) /* Framing error */
440 #define ICSR0_RFS (1 << 4) /* Receive FIFO service request */
441 #define ICSR0_TFS (1 << 3) /* Transnit FIFO service request */
442 #define ICSR0_RAB (1 << 2) /* Receiver abort */
443 #define ICSR0_TUR (1 << 1) /* Trunsmit FIFO underun */
444 #define ICSR0_EIF (1 << 0) /* End/Error in FIFO */
446 #define ICSR1_ROR (1 << 6) /* Receiver FIFO underrun */
447 #define ICSR1_CRE (1 << 5) /* CRC error */
448 #define ICSR1_EOF (1 << 4) /* End of frame */
449 #define ICSR1_TNF (1 << 3) /* Transmit FIFO not full */
450 #define ICSR1_RNE (1 << 2) /* Receive FIFO not empty */
451 #define ICSR1_TBY (1 << 1) /* Tramsmiter busy flag */
452 #define ICSR1_RSY (1 << 0) /* Recevier synchronized flag */
456 * Real Time Clock
459 #define RCNR __REG(0x40900000) /* RTC Count Register */
460 #define RTAR __REG(0x40900004) /* RTC Alarm Register */
461 #define RTSR __REG(0x40900008) /* RTC Status Register */
462 #define RTTR __REG(0x4090000C) /* RTC Timer Trim Register */
463 #define PIAR __REG(0x40900038) /* Periodic Interrupt Alarm Register */
465 #define RTSR_PICE (1 << 15) /* Periodic interrupt count enable */
466 #define RTSR_PIALE (1 << 14) /* Periodic interrupt Alarm enable */
467 #define RTSR_HZE (1 << 3) /* HZ interrupt enable */
468 #define RTSR_ALE (1 << 2) /* RTC alarm interrupt enable */
469 #define RTSR_HZ (1 << 1) /* HZ rising-edge detected */
470 #define RTSR_AL (1 << 0) /* RTC alarm detected */
474 * OS Timer & Match Registers
477 #define OSMR0 __REG(0x40A00000) /* */
478 #define OSMR1 __REG(0x40A00004) /* */
479 #define OSMR2 __REG(0x40A00008) /* */
480 #define OSMR3 __REG(0x40A0000C) /* */
481 #define OSMR4 __REG(0x40A00080) /* */
482 #define OSCR __REG(0x40A00010) /* OS Timer Counter Register */
483 #define OSCR4 __REG(0x40A00040) /* OS Timer Counter Register */
484 #define OMCR4 __REG(0x40A000C0) /* */
485 #define OSSR __REG(0x40A00014) /* OS Timer Status Register */
486 #define OWER __REG(0x40A00018) /* OS Timer Watchdog Enable Register */
487 #define OIER __REG(0x40A0001C) /* OS Timer Interrupt Enable Register */
489 #define OSSR_M3 (1 << 3) /* Match status channel 3 */
490 #define OSSR_M2 (1 << 2) /* Match status channel 2 */
491 #define OSSR_M1 (1 << 1) /* Match status channel 1 */
492 #define OSSR_M0 (1 << 0) /* Match status channel 0 */
494 #define OWER_WME (1 << 0) /* Watchdog Match Enable */
496 #define OIER_E3 (1 << 3) /* Interrupt enable channel 3 */
497 #define OIER_E2 (1 << 2) /* Interrupt enable channel 2 */
498 #define OIER_E1 (1 << 1) /* Interrupt enable channel 1 */
499 #define OIER_E0 (1 << 0) /* Interrupt enable channel 0 */
503 * Pulse Width Modulator
506 #define PWM_CTRL0 __REG(0x40B00000) /* PWM 0 Control Register */
507 #define PWM_PWDUTY0 __REG(0x40B00004) /* PWM 0 Duty Cycle Register */
508 #define PWM_PERVAL0 __REG(0x40B00008) /* PWM 0 Period Control Register */
510 #define PWM_CTRL1 __REG(0x40C00000) /* PWM 1Control Register */
511 #define PWM_PWDUTY1 __REG(0x40C00004) /* PWM 1 Duty Cycle Register */
512 #define PWM_PERVAL1 __REG(0x40C00008) /* PWM 1 Period Control Register */
516 * Interrupt Controller
519 #define ICIP __REG(0x40D00000) /* Interrupt Controller IRQ Pending Register */
520 #define ICMR __REG(0x40D00004) /* Interrupt Controller Mask Register */
521 #define ICLR __REG(0x40D00008) /* Interrupt Controller Level Register */
522 #define ICFP __REG(0x40D0000C) /* Interrupt Controller FIQ Pending Register */
523 #define ICPR __REG(0x40D00010) /* Interrupt Controller Pending Register */
524 #define ICCR __REG(0x40D00014) /* Interrupt Controller Control Register */
526 #define ICIP2 __REG(0x40D0009C) /* Interrupt Controller IRQ Pending Register 2 */
527 #define ICMR2 __REG(0x40D000A0) /* Interrupt Controller Mask Register 2 */
528 #define ICLR2 __REG(0x40D000A4) /* Interrupt Controller Level Register 2 */
529 #define ICFP2 __REG(0x40D000A8) /* Interrupt Controller FIQ Pending Register 2 */
530 #define ICPR2 __REG(0x40D000AC) /* Interrupt Controller Pending Register 2 */
533 * General Purpose I/O
536 #define GPIO0_BASE ((void __iomem *)io_p2v(0x40E00000))
537 #define GPIO1_BASE ((void __iomem *)io_p2v(0x40E00004))
538 #define GPIO2_BASE ((void __iomem *)io_p2v(0x40E00008))
539 #define GPIO3_BASE ((void __iomem *)io_p2v(0x40E00100))
541 #define GPLR_OFFSET 0x00
542 #define GPDR_OFFSET 0x0C
543 #define GPSR_OFFSET 0x18
544 #define GPCR_OFFSET 0x24
545 #define GRER_OFFSET 0x30
546 #define GFER_OFFSET 0x3C
547 #define GEDR_OFFSET 0x48
549 #define GPLR0 __REG(0x40E00000) /* GPIO Pin-Level Register GPIO<31:0> */
550 #define GPLR1 __REG(0x40E00004) /* GPIO Pin-Level Register GPIO<63:32> */
551 #define GPLR2 __REG(0x40E00008) /* GPIO Pin-Level Register GPIO<80:64> */
553 #define GPDR0 __REG(0x40E0000C) /* GPIO Pin Direction Register GPIO<31:0> */
554 #define GPDR1 __REG(0x40E00010) /* GPIO Pin Direction Register GPIO<63:32> */
555 #define GPDR2 __REG(0x40E00014) /* GPIO Pin Direction Register GPIO<80:64> */
557 #define GPSR0 __REG(0x40E00018) /* GPIO Pin Output Set Register GPIO<31:0> */
558 #define GPSR1 __REG(0x40E0001C) /* GPIO Pin Output Set Register GPIO<63:32> */
559 #define GPSR2 __REG(0x40E00020) /* GPIO Pin Output Set Register GPIO<80:64> */
561 #define GPCR0 __REG(0x40E00024) /* GPIO Pin Output Clear Register GPIO<31:0> */
562 #define GPCR1 __REG(0x40E00028) /* GPIO Pin Output Clear Register GPIO <63:32> */
563 #define GPCR2 __REG(0x40E0002C) /* GPIO Pin Output Clear Register GPIO <80:64> */
565 #define GRER0 __REG(0x40E00030) /* GPIO Rising-Edge Detect Register GPIO<31:0> */
566 #define GRER1 __REG(0x40E00034) /* GPIO Rising-Edge Detect Register GPIO<63:32> */
567 #define GRER2 __REG(0x40E00038) /* GPIO Rising-Edge Detect Register GPIO<80:64> */
569 #define GFER0 __REG(0x40E0003C) /* GPIO Falling-Edge Detect Register GPIO<31:0> */
570 #define GFER1 __REG(0x40E00040) /* GPIO Falling-Edge Detect Register GPIO<63:32> */
571 #define GFER2 __REG(0x40E00044) /* GPIO Falling-Edge Detect Register GPIO<80:64> */
573 #define GEDR0 __REG(0x40E00048) /* GPIO Edge Detect Status Register GPIO<31:0> */
574 #define GEDR1 __REG(0x40E0004C) /* GPIO Edge Detect Status Register GPIO<63:32> */
575 #define GEDR2 __REG(0x40E00050) /* GPIO Edge Detect Status Register GPIO<80:64> */
577 #define GAFR0_L __REG(0x40E00054) /* GPIO Alternate Function Select Register GPIO<15:0> */
578 #define GAFR0_U __REG(0x40E00058) /* GPIO Alternate Function Select Register GPIO<31:16> */
579 #define GAFR1_L __REG(0x40E0005C) /* GPIO Alternate Function Select Register GPIO<47:32> */
580 #define GAFR1_U __REG(0x40E00060) /* GPIO Alternate Function Select Register GPIO<63:48> */
581 #define GAFR2_L __REG(0x40E00064) /* GPIO Alternate Function Select Register GPIO<79:64> */
582 #define GAFR2_U __REG(0x40E00068) /* GPIO Alternate Function Select Register GPIO<95-80> */
583 #define GAFR3_L __REG(0x40E0006C) /* GPIO Alternate Function Select Register GPIO<111:96> */
584 #define GAFR3_U __REG(0x40E00070) /* GPIO Alternate Function Select Register GPIO<127:112> */
586 #define GPLR3 __REG(0x40E00100) /* GPIO Pin-Level Register GPIO<127:96> */
587 #define GPDR3 __REG(0x40E0010C) /* GPIO Pin Direction Register GPIO<127:96> */
588 #define GPSR3 __REG(0x40E00118) /* GPIO Pin Output Set Register GPIO<127:96> */
589 #define GPCR3 __REG(0x40E00124) /* GPIO Pin Output Clear Register GPIO<127:96> */
590 #define GRER3 __REG(0x40E00130) /* GPIO Rising-Edge Detect Register GPIO<127:96> */
591 #define GFER3 __REG(0x40E0013C) /* GPIO Falling-Edge Detect Register GPIO<127:96> */
592 #define GEDR3 __REG(0x40E00148) /* GPIO Edge Detect Status Register GPIO<127:96> */
594 /* More handy macros. The argument is a literal GPIO number. */
596 #define GPIO_bit(x) (1 << ((x) & 0x1f))
598 #if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
600 /* Interrupt Controller */
602 #define _GPLR(x) __REG2(0x40E00000, ((x) & 0x60) >> 3)
603 #define _GPDR(x) __REG2(0x40E0000C, ((x) & 0x60) >> 3)
604 #define _GPSR(x) __REG2(0x40E00018, ((x) & 0x60) >> 3)
605 #define _GPCR(x) __REG2(0x40E00024, ((x) & 0x60) >> 3)
606 #define _GRER(x) __REG2(0x40E00030, ((x) & 0x60) >> 3)
607 #define _GFER(x) __REG2(0x40E0003C, ((x) & 0x60) >> 3)
608 #define _GEDR(x) __REG2(0x40E00048, ((x) & 0x60) >> 3)
609 #define _GAFR(x) __REG2(0x40E00054, ((x) & 0x70) >> 2)
611 #define GPLR(x) (*((((x) & 0x7f) < 96) ? &_GPLR(x) : &GPLR3))
612 #define GPDR(x) (*((((x) & 0x7f) < 96) ? &_GPDR(x) : &GPDR3))
613 #define GPSR(x) (*((((x) & 0x7f) < 96) ? &_GPSR(x) : &GPSR3))
614 #define GPCR(x) (*((((x) & 0x7f) < 96) ? &_GPCR(x) : &GPCR3))
615 #define GRER(x) (*((((x) & 0x7f) < 96) ? &_GRER(x) : &GRER3))
616 #define GFER(x) (*((((x) & 0x7f) < 96) ? &_GFER(x) : &GFER3))
617 #define GEDR(x) (*((((x) & 0x7f) < 96) ? &_GEDR(x) : &GEDR3))
618 #define GAFR(x) (*((((x) & 0x7f) < 96) ? &_GAFR(x) : \
619 ((((x) & 0x7f) < 112) ? &GAFR3_L : &GAFR3_U)))
620 #else
622 #define GPLR(x) __REG2(0x40E00000, ((x) & 0x60) >> 3)
623 #define GPDR(x) __REG2(0x40E0000C, ((x) & 0x60) >> 3)
624 #define GPSR(x) __REG2(0x40E00018, ((x) & 0x60) >> 3)
625 #define GPCR(x) __REG2(0x40E00024, ((x) & 0x60) >> 3)
626 #define GRER(x) __REG2(0x40E00030, ((x) & 0x60) >> 3)
627 #define GFER(x) __REG2(0x40E0003C, ((x) & 0x60) >> 3)
628 #define GEDR(x) __REG2(0x40E00048, ((x) & 0x60) >> 3)
629 #define GAFR(x) __REG2(0x40E00054, ((x) & 0x70) >> 2)
631 #endif
634 * Power Manager - see pxa2xx-regs.h
638 * SSP Serial Port Registers - see arch/arm/mach-pxa/include/mach/regs-ssp.h
642 * MultiMediaCard (MMC) controller - see drivers/mmc/host/pxamci.h
646 * Core Clock - see arch/arm/mach-pxa/include/mach/pxa2xx-regs.h
649 #ifdef CONFIG_PXA27x
651 /* Camera Interface */
652 #define CICR0 __REG(0x50000000)
653 #define CICR1 __REG(0x50000004)
654 #define CICR2 __REG(0x50000008)
655 #define CICR3 __REG(0x5000000C)
656 #define CICR4 __REG(0x50000010)
657 #define CISR __REG(0x50000014)
658 #define CIFR __REG(0x50000018)
659 #define CITOR __REG(0x5000001C)
660 #define CIBR0 __REG(0x50000028)
661 #define CIBR1 __REG(0x50000030)
662 #define CIBR2 __REG(0x50000038)
664 #define CICR0_DMAEN (1 << 31) /* DMA request enable */
665 #define CICR0_PAR_EN (1 << 30) /* Parity enable */
666 #define CICR0_SL_CAP_EN (1 << 29) /* Capture enable for slave mode */
667 #define CICR0_ENB (1 << 28) /* Camera interface enable */
668 #define CICR0_DIS (1 << 27) /* Camera interface disable */
669 #define CICR0_SIM (0x7 << 24) /* Sensor interface mode mask */
670 #define CICR0_TOM (1 << 9) /* Time-out mask */
671 #define CICR0_RDAVM (1 << 8) /* Receive-data-available mask */
672 #define CICR0_FEM (1 << 7) /* FIFO-empty mask */
673 #define CICR0_EOLM (1 << 6) /* End-of-line mask */
674 #define CICR0_PERRM (1 << 5) /* Parity-error mask */
675 #define CICR0_QDM (1 << 4) /* Quick-disable mask */
676 #define CICR0_CDM (1 << 3) /* Disable-done mask */
677 #define CICR0_SOFM (1 << 2) /* Start-of-frame mask */
678 #define CICR0_EOFM (1 << 1) /* End-of-frame mask */
679 #define CICR0_FOM (1 << 0) /* FIFO-overrun mask */
681 #define CICR1_TBIT (1 << 31) /* Transparency bit */
682 #define CICR1_RGBT_CONV (0x3 << 29) /* RGBT conversion mask */
683 #define CICR1_PPL (0x7ff << 15) /* Pixels per line mask */
684 #define CICR1_RGB_CONV (0x7 << 12) /* RGB conversion mask */
685 #define CICR1_RGB_F (1 << 11) /* RGB format */
686 #define CICR1_YCBCR_F (1 << 10) /* YCbCr format */
687 #define CICR1_RGB_BPP (0x7 << 7) /* RGB bis per pixel mask */
688 #define CICR1_RAW_BPP (0x3 << 5) /* Raw bis per pixel mask */
689 #define CICR1_COLOR_SP (0x3 << 3) /* Color space mask */
690 #define CICR1_DW (0x7 << 0) /* Data width mask */
692 #define CICR2_BLW (0xff << 24) /* Beginning-of-line pixel clock
693 wait count mask */
694 #define CICR2_ELW (0xff << 16) /* End-of-line pixel clock
695 wait count mask */
696 #define CICR2_HSW (0x3f << 10) /* Horizontal sync pulse width mask */
697 #define CICR2_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
698 wait count mask */
699 #define CICR2_FSW (0x7 << 0) /* Frame stabilization
700 wait count mask */
702 #define CICR3_BFW (0xff << 24) /* Beginning-of-frame line clock
703 wait count mask */
704 #define CICR3_EFW (0xff << 16) /* End-of-frame line clock
705 wait count mask */
706 #define CICR3_VSW (0x3f << 10) /* Vertical sync pulse width mask */
707 #define CICR3_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
708 wait count mask */
709 #define CICR3_LPF (0x7ff << 0) /* Lines per frame mask */
711 #define CICR4_MCLK_DLY (0x3 << 24) /* MCLK Data Capture Delay mask */
712 #define CICR4_PCLK_EN (1 << 23) /* Pixel clock enable */
713 #define CICR4_PCP (1 << 22) /* Pixel clock polarity */
714 #define CICR4_HSP (1 << 21) /* Horizontal sync polarity */
715 #define CICR4_VSP (1 << 20) /* Vertical sync polarity */
716 #define CICR4_MCLK_EN (1 << 19) /* MCLK enable */
717 #define CICR4_FR_RATE (0x7 << 8) /* Frame rate mask */
718 #define CICR4_DIV (0xff << 0) /* Clock divisor mask */
720 #define CISR_FTO (1 << 15) /* FIFO time-out */
721 #define CISR_RDAV_2 (1 << 14) /* Channel 2 receive data available */
722 #define CISR_RDAV_1 (1 << 13) /* Channel 1 receive data available */
723 #define CISR_RDAV_0 (1 << 12) /* Channel 0 receive data available */
724 #define CISR_FEMPTY_2 (1 << 11) /* Channel 2 FIFO empty */
725 #define CISR_FEMPTY_1 (1 << 10) /* Channel 1 FIFO empty */
726 #define CISR_FEMPTY_0 (1 << 9) /* Channel 0 FIFO empty */
727 #define CISR_EOL (1 << 8) /* End of line */
728 #define CISR_PAR_ERR (1 << 7) /* Parity error */
729 #define CISR_CQD (1 << 6) /* Camera interface quick disable */
730 #define CISR_CDD (1 << 5) /* Camera interface disable done */
731 #define CISR_SOF (1 << 4) /* Start of frame */
732 #define CISR_EOF (1 << 3) /* End of frame */
733 #define CISR_IFO_2 (1 << 2) /* FIFO overrun for Channel 2 */
734 #define CISR_IFO_1 (1 << 1) /* FIFO overrun for Channel 1 */
735 #define CISR_IFO_0 (1 << 0) /* FIFO overrun for Channel 0 */
737 #define CIFR_FLVL2 (0x7f << 23) /* FIFO 2 level mask */
738 #define CIFR_FLVL1 (0x7f << 16) /* FIFO 1 level mask */
739 #define CIFR_FLVL0 (0xff << 8) /* FIFO 0 level mask */
740 #define CIFR_THL_0 (0x3 << 4) /* Threshold Level for Channel 0 FIFO */
741 #define CIFR_RESET_F (1 << 3) /* Reset input FIFOs */
742 #define CIFR_FEN2 (1 << 2) /* FIFO enable for channel 2 */
743 #define CIFR_FEN1 (1 << 1) /* FIFO enable for channel 1 */
744 #define CIFR_FEN0 (1 << 0) /* FIFO enable for channel 0 */
746 #define SRAM_SIZE 0x40000 /* 4x64K */
748 #define SRAM_MEM_PHYS 0x5C000000
750 #define IMPMCR __REG(0x58000000) /* IM Power Management Control Reg */
751 #define IMPMSR __REG(0x58000008) /* IM Power Management Status Reg */
753 #define IMPMCR_PC3 (0x3 << 22) /* Bank 3 Power Control */
754 #define IMPMCR_PC3_RUN_MODE (0x0 << 22) /* Run mode */
755 #define IMPMCR_PC3_STANDBY_MODE (0x1 << 22) /* Standby mode */
756 #define IMPMCR_PC3_AUTO_MODE (0x3 << 22) /* Automatically controlled */
758 #define IMPMCR_PC2 (0x3 << 20) /* Bank 2 Power Control */
759 #define IMPMCR_PC2_RUN_MODE (0x0 << 20) /* Run mode */
760 #define IMPMCR_PC2_STANDBY_MODE (0x1 << 20) /* Standby mode */
761 #define IMPMCR_PC2_AUTO_MODE (0x3 << 20) /* Automatically controlled */
763 #define IMPMCR_PC1 (0x3 << 18) /* Bank 1 Power Control */
764 #define IMPMCR_PC1_RUN_MODE (0x0 << 18) /* Run mode */
765 #define IMPMCR_PC1_STANDBY_MODE (0x1 << 18) /* Standby mode */
766 #define IMPMCR_PC1_AUTO_MODE (0x3 << 18) /* Automatically controlled */
768 #define IMPMCR_PC0 (0x3 << 16) /* Bank 0 Power Control */
769 #define IMPMCR_PC0_RUN_MODE (0x0 << 16) /* Run mode */
770 #define IMPMCR_PC0_STANDBY_MODE (0x1 << 16) /* Standby mode */
771 #define IMPMCR_PC0_AUTO_MODE (0x3 << 16) /* Automatically controlled */
773 #define IMPMCR_AW3 (1 << 11) /* Bank 3 Automatic Wake-up enable */
774 #define IMPMCR_AW2 (1 << 10) /* Bank 2 Automatic Wake-up enable */
775 #define IMPMCR_AW1 (1 << 9) /* Bank 1 Automatic Wake-up enable */
776 #define IMPMCR_AW0 (1 << 8) /* Bank 0 Automatic Wake-up enable */
778 #define IMPMCR_DST (0xFF << 0) /* Delay Standby Time, ms */
780 #define IMPMSR_PS3 (0x3 << 6) /* Bank 3 Power Status: */
781 #define IMPMSR_PS3_RUN_MODE (0x0 << 6) /* Run mode */
782 #define IMPMSR_PS3_STANDBY_MODE (0x1 << 6) /* Standby mode */
784 #define IMPMSR_PS2 (0x3 << 4) /* Bank 2 Power Status: */
785 #define IMPMSR_PS2_RUN_MODE (0x0 << 4) /* Run mode */
786 #define IMPMSR_PS2_STANDBY_MODE (0x1 << 4) /* Standby mode */
788 #define IMPMSR_PS1 (0x3 << 2) /* Bank 1 Power Status: */
789 #define IMPMSR_PS1_RUN_MODE (0x0 << 2) /* Run mode */
790 #define IMPMSR_PS1_STANDBY_MODE (0x1 << 2) /* Standby mode */
792 #define IMPMSR_PS0 (0x3 << 0) /* Bank 0 Power Status: */
793 #define IMPMSR_PS0_RUN_MODE (0x0 << 0) /* Run mode */
794 #define IMPMSR_PS0_STANDBY_MODE (0x1 << 0) /* Standby mode */
796 #endif
798 #if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
800 * UHC: USB Host Controller (OHCI-like) register definitions
802 #define UHC_BASE_PHYS (0x4C000000)
803 #define UHCREV __REG(0x4C000000) /* UHC HCI Spec Revision */
804 #define UHCHCON __REG(0x4C000004) /* UHC Host Control Register */
805 #define UHCCOMS __REG(0x4C000008) /* UHC Command Status Register */
806 #define UHCINTS __REG(0x4C00000C) /* UHC Interrupt Status Register */
807 #define UHCINTE __REG(0x4C000010) /* UHC Interrupt Enable */
808 #define UHCINTD __REG(0x4C000014) /* UHC Interrupt Disable */
809 #define UHCHCCA __REG(0x4C000018) /* UHC Host Controller Comm. Area */
810 #define UHCPCED __REG(0x4C00001C) /* UHC Period Current Endpt Descr */
811 #define UHCCHED __REG(0x4C000020) /* UHC Control Head Endpt Descr */
812 #define UHCCCED __REG(0x4C000024) /* UHC Control Current Endpt Descr */
813 #define UHCBHED __REG(0x4C000028) /* UHC Bulk Head Endpt Descr */
814 #define UHCBCED __REG(0x4C00002C) /* UHC Bulk Current Endpt Descr */
815 #define UHCDHEAD __REG(0x4C000030) /* UHC Done Head */
816 #define UHCFMI __REG(0x4C000034) /* UHC Frame Interval */
817 #define UHCFMR __REG(0x4C000038) /* UHC Frame Remaining */
818 #define UHCFMN __REG(0x4C00003C) /* UHC Frame Number */
819 #define UHCPERS __REG(0x4C000040) /* UHC Periodic Start */
820 #define UHCLS __REG(0x4C000044) /* UHC Low Speed Threshold */
822 #define UHCRHDA __REG(0x4C000048) /* UHC Root Hub Descriptor A */
823 #define UHCRHDA_NOCP (1 << 12) /* No over current protection */
825 #define UHCRHDB __REG(0x4C00004C) /* UHC Root Hub Descriptor B */
826 #define UHCRHS __REG(0x4C000050) /* UHC Root Hub Status */
827 #define UHCRHPS1 __REG(0x4C000054) /* UHC Root Hub Port 1 Status */
828 #define UHCRHPS2 __REG(0x4C000058) /* UHC Root Hub Port 2 Status */
829 #define UHCRHPS3 __REG(0x4C00005C) /* UHC Root Hub Port 3 Status */
831 #define UHCSTAT __REG(0x4C000060) /* UHC Status Register */
832 #define UHCSTAT_UPS3 (1 << 16) /* USB Power Sense Port3 */
833 #define UHCSTAT_SBMAI (1 << 15) /* System Bus Master Abort Interrupt*/
834 #define UHCSTAT_SBTAI (1 << 14) /* System Bus Target Abort Interrupt*/
835 #define UHCSTAT_UPRI (1 << 13) /* USB Port Resume Interrupt */
836 #define UHCSTAT_UPS2 (1 << 12) /* USB Power Sense Port 2 */
837 #define UHCSTAT_UPS1 (1 << 11) /* USB Power Sense Port 1 */
838 #define UHCSTAT_HTA (1 << 10) /* HCI Target Abort */
839 #define UHCSTAT_HBA (1 << 8) /* HCI Buffer Active */
840 #define UHCSTAT_RWUE (1 << 7) /* HCI Remote Wake Up Event */
842 #define UHCHR __REG(0x4C000064) /* UHC Reset Register */
843 #define UHCHR_SSEP3 (1 << 11) /* Sleep Standby Enable for Port3 */
844 #define UHCHR_SSEP2 (1 << 10) /* Sleep Standby Enable for Port2 */
845 #define UHCHR_SSEP1 (1 << 9) /* Sleep Standby Enable for Port1 */
846 #define UHCHR_PCPL (1 << 7) /* Power control polarity low */
847 #define UHCHR_PSPL (1 << 6) /* Power sense polarity low */
848 #define UHCHR_SSE (1 << 5) /* Sleep Standby Enable */
849 #define UHCHR_UIT (1 << 4) /* USB Interrupt Test */
850 #define UHCHR_SSDC (1 << 3) /* Simulation Scale Down Clock */
851 #define UHCHR_CGR (1 << 2) /* Clock Generation Reset */
852 #define UHCHR_FHR (1 << 1) /* Force Host Controller Reset */
853 #define UHCHR_FSBIR (1 << 0) /* Force System Bus Iface Reset */
855 #define UHCHIE __REG(0x4C000068) /* UHC Interrupt Enable Register*/
856 #define UHCHIE_UPS3IE (1 << 14) /* Power Sense Port3 IntEn */
857 #define UHCHIE_UPRIE (1 << 13) /* Port Resume IntEn */
858 #define UHCHIE_UPS2IE (1 << 12) /* Power Sense Port2 IntEn */
859 #define UHCHIE_UPS1IE (1 << 11) /* Power Sense Port1 IntEn */
860 #define UHCHIE_TAIE (1 << 10) /* HCI Interface Transfer Abort
861 Interrupt Enable*/
862 #define UHCHIE_HBAIE (1 << 8) /* HCI Buffer Active IntEn */
863 #define UHCHIE_RWIE (1 << 7) /* Remote Wake-up IntEn */
865 #define UHCHIT __REG(0x4C00006C) /* UHC Interrupt Test register */
867 #endif /* CONFIG_PXA27x || CONFIG_PXA3xx */
869 /* PWRMODE register M field values */
871 #define PWRMODE_IDLE 0x1
872 #define PWRMODE_STANDBY 0x2
873 #define PWRMODE_SLEEP 0x3
874 #define PWRMODE_DEEPSLEEP 0x7
876 #endif