Add a 00-INDEX file to Documentation/mips/
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / include / asm-parisc / tlbflush.h
blob270cf309772bef396dfbe8d1531eab269367554d
1 #ifndef _PARISC_TLBFLUSH_H
2 #define _PARISC_TLBFLUSH_H
4 /* TLB flushing routines.... */
6 #include <linux/mm.h>
7 #include <linux/sched.h>
8 #include <asm/mmu_context.h>
11 /* This is for the serialisation of PxTLB broadcasts. At least on the
12 * N class systems, only one PxTLB inter processor broadcast can be
13 * active at any one time on the Merced bus. This tlb purge
14 * synchronisation is fairly lightweight and harmless so we activate
15 * it on all SMP systems not just the N class. We also need to have
16 * preemption disabled on uniprocessor machines, and spin_lock does that
17 * nicely.
19 extern spinlock_t pa_tlb_lock;
21 #define purge_tlb_start(x) spin_lock(&pa_tlb_lock)
22 #define purge_tlb_end(x) spin_unlock(&pa_tlb_lock)
24 extern void flush_tlb_all(void);
25 extern void flush_tlb_all_local(void *);
28 * flush_tlb_mm()
30 * XXX This code is NOT valid for HP-UX compatibility processes,
31 * (although it will probably work 99% of the time). HP-UX
32 * processes are free to play with the space id's and save them
33 * over long periods of time, etc. so we have to preserve the
34 * space and just flush the entire tlb. We need to check the
35 * personality in order to do that, but the personality is not
36 * currently being set correctly.
38 * Of course, Linux processes could do the same thing, but
39 * we don't support that (and the compilers, dynamic linker,
40 * etc. do not do that).
43 static inline void flush_tlb_mm(struct mm_struct *mm)
45 BUG_ON(mm == &init_mm); /* Should never happen */
47 #ifdef CONFIG_SMP
48 flush_tlb_all();
49 #else
50 if (mm) {
51 if (mm->context != 0)
52 free_sid(mm->context);
53 mm->context = alloc_sid();
54 if (mm == current->active_mm)
55 load_context(mm->context);
57 #endif
60 extern __inline__ void flush_tlb_pgtables(struct mm_struct *mm, unsigned long start, unsigned long end)
64 static inline void flush_tlb_page(struct vm_area_struct *vma,
65 unsigned long addr)
67 /* For one page, it's not worth testing the split_tlb variable */
69 mb();
70 mtsp(vma->vm_mm->context,1);
71 purge_tlb_start();
72 pdtlb(addr);
73 pitlb(addr);
74 purge_tlb_end();
77 void __flush_tlb_range(unsigned long sid,
78 unsigned long start, unsigned long end);
80 #define flush_tlb_range(vma,start,end) __flush_tlb_range((vma)->vm_mm->context,start,end)
82 #define flush_tlb_kernel_range(start, end) __flush_tlb_range(0,start,end)
84 #endif