2 * trampoline.S: Jump start slave processors on sparc64.
4 * Copyright (C) 1997 David S. Miller (davem@caip.rutgers.edu)
7 #include <linux/init.h>
14 #include <asm/pstate.h>
16 #include <asm/pgtable.h>
17 #include <asm/spitfire.h>
18 #include <asm/processor.h>
19 #include <asm/thread_info.h>
21 #include <asm/hypervisor.h>
22 #include <asm/cpudata.h>
30 .asciz "SUNW,itlb-load"
33 .asciz "SUNW,dtlb-load"
35 /* XXX __cpuinit this thing XXX */
36 #define TRAMP_STACK_SIZE 1024
39 .skip TRAMP_STACK_SIZE
43 .globl sparc64_cpu_startup, sparc64_cpu_startup_end
45 BRANCH_IF_SUN4V(g1, niagara_startup)
46 BRANCH_IF_CHEETAH_BASE(g1, g5, cheetah_startup)
47 BRANCH_IF_CHEETAH_PLUS_OR_FOLLOWON(g1, g5, cheetah_plus_startup)
49 ba,pt %xcc, spitfire_startup
53 /* Preserve OBP chosen DCU and DCR register settings. */
54 ba,pt %xcc, cheetah_generic_startup
58 mov DCR_BPE | DCR_RPE | DCR_SI | DCR_IFPOE | DCR_MS, %g1
61 sethi %uhi(DCU_ME|DCU_RE|DCU_HPE|DCU_SPE|DCU_SL|DCU_WE), %g5
62 or %g5, %ulo(DCU_ME|DCU_RE|DCU_HPE|DCU_SPE|DCU_SL|DCU_WE), %g5
64 or %g5, DCU_DM | DCU_IM | DCU_DC | DCU_IC, %g5
65 stxa %g5, [%g0] ASI_DCU_CONTROL_REG
69 cheetah_generic_startup:
70 mov TSB_EXTENSION_P, %g3
71 stxa %g0, [%g3] ASI_DMMU
72 stxa %g0, [%g3] ASI_IMMU
75 mov TSB_EXTENSION_S, %g3
76 stxa %g0, [%g3] ASI_DMMU
79 mov TSB_EXTENSION_N, %g3
80 stxa %g0, [%g3] ASI_DMMU
81 stxa %g0, [%g3] ASI_IMMU
86 /* Disable STICK_INT interrupts. */
87 sethi %hi(0x80000000), %g5
91 ba,pt %xcc, startup_continue
95 mov (LSU_CONTROL_IC | LSU_CONTROL_DC | LSU_CONTROL_IM | LSU_CONTROL_DM), %g1
96 stxa %g1, [%g0] ASI_LSU_CONTROL
101 BRANCH_IF_SUN4V(g1, niagara_lock_tlb)
103 sethi %hi(0x80000000), %g2
105 wr %g2, 0, %tick_cmpr
107 /* Call OBP by hand to lock KERNBASE into i/d tlbs.
108 * We lock 'num_kernel_image_mappings' consequetive entries.
110 sethi %hi(prom_entry_lock), %g2
111 1: ldstub [%g2 + %lo(prom_entry_lock)], %g1
115 sethi %hi(p1275buf), %g2
116 or %g2, %lo(p1275buf), %g2
117 ldx [%g2 + 0x10], %l2
118 add %l2, -(192 + 128), %sp
121 /* Setup the loop variables:
124 * %l5: Loop iterator, iterates from 0 to 'num_kernel_image_mappings'
125 * %l6: Number of TTE entries to map
126 * %l7: Highest TTE entry number, we count down
128 sethi %hi(KERNBASE), %l3
129 sethi %hi(kern_locked_tte_data), %l4
130 ldx [%l4 + %lo(kern_locked_tte_data)], %l4
132 sethi %hi(num_kernel_image_mappings), %l6
133 lduw [%l6 + %lo(num_kernel_image_mappings)], %l6
137 BRANCH_IF_ANY_CHEETAH(g1,g5,2f)
143 /* Lock into I-MMU */
144 sethi %hi(call_method), %g2
145 or %g2, %lo(call_method), %g2
146 stx %g2, [%sp + 2047 + 128 + 0x00]
148 stx %g2, [%sp + 2047 + 128 + 0x08]
150 stx %g2, [%sp + 2047 + 128 + 0x10]
151 sethi %hi(itlb_load), %g2
152 or %g2, %lo(itlb_load), %g2
153 stx %g2, [%sp + 2047 + 128 + 0x18]
154 sethi %hi(prom_mmu_ihandle_cache), %g2
155 lduw [%g2 + %lo(prom_mmu_ihandle_cache)], %g2
156 stx %g2, [%sp + 2047 + 128 + 0x20]
158 /* Each TTE maps 4MB, convert index to offset. */
162 stx %g2, [%sp + 2047 + 128 + 0x28] ! VADDR
164 stx %g2, [%sp + 2047 + 128 + 0x30] ! TTE
166 /* TTE index is highest minus loop index. */
168 stx %g2, [%sp + 2047 + 128 + 0x38]
170 sethi %hi(p1275buf), %g2
171 or %g2, %lo(p1275buf), %g2
172 ldx [%g2 + 0x08], %o1
174 add %sp, (2047 + 128), %o0
176 /* Lock into D-MMU */
177 sethi %hi(call_method), %g2
178 or %g2, %lo(call_method), %g2
179 stx %g2, [%sp + 2047 + 128 + 0x00]
181 stx %g2, [%sp + 2047 + 128 + 0x08]
183 stx %g2, [%sp + 2047 + 128 + 0x10]
184 sethi %hi(dtlb_load), %g2
185 or %g2, %lo(dtlb_load), %g2
186 stx %g2, [%sp + 2047 + 128 + 0x18]
187 sethi %hi(prom_mmu_ihandle_cache), %g2
188 lduw [%g2 + %lo(prom_mmu_ihandle_cache)], %g2
189 stx %g2, [%sp + 2047 + 128 + 0x20]
191 /* Each TTE maps 4MB, convert index to offset. */
195 stx %g2, [%sp + 2047 + 128 + 0x28] ! VADDR
197 stx %g2, [%sp + 2047 + 128 + 0x30] ! TTE
199 /* TTE index is highest minus loop index. */
201 stx %g2, [%sp + 2047 + 128 + 0x38]
203 sethi %hi(p1275buf), %g2
204 or %g2, %lo(p1275buf), %g2
205 ldx [%g2 + 0x08], %o1
207 add %sp, (2047 + 128), %o0
214 sethi %hi(prom_entry_lock), %g2
215 stb %g0, [%g2 + %lo(prom_entry_lock)]
217 ba,pt %xcc, after_lock_tlb
221 sethi %hi(KERNBASE), %l3
222 sethi %hi(kern_locked_tte_data), %l4
223 ldx [%l4 + %lo(kern_locked_tte_data)], %l4
225 sethi %hi(num_kernel_image_mappings), %l6
226 lduw [%l6 + %lo(num_kernel_image_mappings)], %l6
230 mov HV_FAST_MMU_MAP_PERM_ADDR, %o5
238 mov HV_FAST_MMU_MAP_PERM_ADDR, %o5
252 wrpr %g0, (PSTATE_PRIV | PSTATE_PEF), %pstate
257 mov PRIMARY_CONTEXT, %g7
259 661: stxa %g0, [%g7] ASI_DMMU
260 .section .sun4v_1insn_patch, "ax"
262 stxa %g0, [%g7] ASI_MMU
266 mov SECONDARY_CONTEXT, %g7
268 661: stxa %g0, [%g7] ASI_DMMU
269 .section .sun4v_1insn_patch, "ax"
271 stxa %g0, [%g7] ASI_MMU
276 /* Everything we do here, until we properly take over the
277 * trap table, must be done with extreme care. We cannot
278 * make any references to %g6 (current thread pointer),
279 * %g4 (current task pointer), or %g5 (base of current cpu's
280 * per-cpu area) until we properly take over the trap table
281 * from the firmware and hypervisor.
283 * Get onto temporary stack which is in the locked kernel image.
285 sethi %hi(tramp_stack), %g1
286 or %g1, %lo(tramp_stack), %g1
287 add %g1, TRAMP_STACK_SIZE, %g1
288 sub %g1, STACKFRAME_SZ + STACK_BIAS + 256, %sp
291 /* Put garbage in these registers to trap any access to them. */
296 call init_irqwork_curcpu
299 sethi %hi(tlb_type), %g3
300 lduw [%g3 + %lo(tlb_type)], %g2
305 call hard_smp_processor_id
308 call sun4v_register_mondo_queues
311 1: call init_cur_cpu_trap
314 /* Start using proper page size encodings in ctx register. */
315 sethi %hi(sparc64_kern_pri_context), %g3
316 ldx [%g3 + %lo(sparc64_kern_pri_context)], %g2
317 mov PRIMARY_CONTEXT, %g1
319 661: stxa %g2, [%g1] ASI_DMMU
320 .section .sun4v_1insn_patch, "ax"
322 stxa %g2, [%g1] ASI_MMU
329 sethi %hi(prom_entry_lock), %g2
330 1: ldstub [%g2 + %lo(prom_entry_lock)], %g1
334 /* As a hack, put &init_thread_union into %g6.
335 * prom_world() loads from here to restore the %asi
338 sethi %hi(init_thread_union), %g6
339 or %g6, %lo(init_thread_union), %g6
341 sethi %hi(is_sun4v), %o0
342 lduw [%o0 + %lo(is_sun4v)], %o0
346 TRAP_LOAD_TRAP_BLOCK(%g2, %g3)
347 add %g2, TRAP_PER_CPU_FAULT_INFO, %g2
348 stxa %g2, [%g0] ASI_SCRATCHPAD
350 /* Compute physical address:
352 * paddr = kern_base + (mmfsa_vaddr - KERNBASE)
354 sethi %hi(KERNBASE), %g3
356 sethi %hi(kern_base), %g3
357 ldx [%g3 + %lo(kern_base)], %g3
359 sethi %hi(sparc64_ttable_tl0), %o0
361 set prom_set_trap_table_name, %g2
362 stx %g2, [%sp + 2047 + 128 + 0x00]
364 stx %g2, [%sp + 2047 + 128 + 0x08]
366 stx %g2, [%sp + 2047 + 128 + 0x10]
367 stx %o0, [%sp + 2047 + 128 + 0x18]
368 stx %o1, [%sp + 2047 + 128 + 0x20]
369 sethi %hi(p1275buf), %g2
370 or %g2, %lo(p1275buf), %g2
371 ldx [%g2 + 0x08], %o1
373 add %sp, (2047 + 128), %o0
378 2: sethi %hi(sparc64_ttable_tl0), %o0
379 set prom_set_trap_table_name, %g2
380 stx %g2, [%sp + 2047 + 128 + 0x00]
382 stx %g2, [%sp + 2047 + 128 + 0x08]
384 stx %g2, [%sp + 2047 + 128 + 0x10]
385 stx %o0, [%sp + 2047 + 128 + 0x18]
386 sethi %hi(p1275buf), %g2
387 or %g2, %lo(p1275buf), %g2
388 ldx [%g2 + 0x08], %o1
390 add %sp, (2047 + 128), %o0
392 3: sethi %hi(prom_entry_lock), %g2
393 stb %g0, [%g2 + %lo(prom_entry_lock)]
396 ldx [%g6 + TI_TASK], %g4
399 sllx %g5, THREAD_SHIFT, %g5
400 sub %g5, (STACKFRAME_SZ + STACK_BIAS), %g5
405 or %o1, PSTATE_IE, %o1
417 sparc64_cpu_startup_end: