1 /* linux/arch/arm/mach-s3c2412/dma.c
3 * Copyright (c) 2006 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
6 * S3C2412 DMA selection
8 * http://armlinux.simtec.co.uk/
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
15 #include <linux/kernel.h>
16 #include <linux/init.h>
17 #include <linux/sysdev.h>
18 #include <linux/serial_core.h>
23 #include <plat/dma-s3c24xx.h>
26 #include <plat/regs-serial.h>
27 #include <mach/regs-gpio.h>
28 #include <plat/regs-ac97.h>
29 #include <plat/regs-dma.h>
30 #include <mach/regs-mem.h>
31 #include <mach/regs-lcd.h>
32 #include <mach/regs-sdi.h>
33 #include <plat/regs-iis.h>
34 #include <plat/regs-spi.h>
36 #define MAP(x) { (x)| DMA_CH_VALID, (x)| DMA_CH_VALID, (x)| DMA_CH_VALID, (x)| DMA_CH_VALID }
38 static struct s3c24xx_dma_map __initdata s3c2412_dma_mappings
[] = {
41 .channels
= MAP(S3C2412_DMAREQSEL_XDREQ0
),
42 .channels_rx
= MAP(S3C2412_DMAREQSEL_XDREQ0
),
46 .channels
= MAP(S3C2412_DMAREQSEL_XDREQ1
),
47 .channels_rx
= MAP(S3C2412_DMAREQSEL_XDREQ1
),
51 .channels
= MAP(S3C2412_DMAREQSEL_SDI
),
52 .channels_rx
= MAP(S3C2412_DMAREQSEL_SDI
),
53 .hw_addr
.to
= S3C2410_PA_SDI
+ S3C2410_SDIDATA
,
54 .hw_addr
.from
= S3C2410_PA_SDI
+ S3C2410_SDIDATA
,
58 .channels
= MAP(S3C2412_DMAREQSEL_SPI0TX
),
59 .channels_rx
= MAP(S3C2412_DMAREQSEL_SPI0RX
),
60 .hw_addr
.to
= S3C2410_PA_SPI
+ S3C2410_SPTDAT
,
61 .hw_addr
.from
= S3C2410_PA_SPI
+ S3C2410_SPRDAT
,
65 .channels
= MAP(S3C2412_DMAREQSEL_SPI1TX
),
66 .channels_rx
= MAP(S3C2412_DMAREQSEL_SPI1RX
),
67 .hw_addr
.to
= S3C2410_PA_SPI
+ S3C2412_SPI1
+ S3C2410_SPTDAT
,
68 .hw_addr
.from
= S3C2410_PA_SPI
+ S3C2412_SPI1
+ S3C2410_SPRDAT
,
72 .channels
= MAP(S3C2412_DMAREQSEL_UART0_0
),
73 .channels_rx
= MAP(S3C2412_DMAREQSEL_UART0_0
),
74 .hw_addr
.to
= S3C2410_PA_UART0
+ S3C2410_UTXH
,
75 .hw_addr
.from
= S3C2410_PA_UART0
+ S3C2410_URXH
,
79 .channels
= MAP(S3C2412_DMAREQSEL_UART1_0
),
80 .channels_rx
= MAP(S3C2412_DMAREQSEL_UART1_0
),
81 .hw_addr
.to
= S3C2410_PA_UART1
+ S3C2410_UTXH
,
82 .hw_addr
.from
= S3C2410_PA_UART1
+ S3C2410_URXH
,
86 .channels
= MAP(S3C2412_DMAREQSEL_UART2_0
),
87 .channels_rx
= MAP(S3C2412_DMAREQSEL_UART2_0
),
88 .hw_addr
.to
= S3C2410_PA_UART2
+ S3C2410_UTXH
,
89 .hw_addr
.from
= S3C2410_PA_UART2
+ S3C2410_URXH
,
91 [DMACH_UART0_SRC2
] = {
93 .channels
= MAP(S3C2412_DMAREQSEL_UART0_1
),
94 .channels_rx
= MAP(S3C2412_DMAREQSEL_UART0_1
),
95 .hw_addr
.to
= S3C2410_PA_UART0
+ S3C2410_UTXH
,
96 .hw_addr
.from
= S3C2410_PA_UART0
+ S3C2410_URXH
,
98 [DMACH_UART1_SRC2
] = {
100 .channels
= MAP(S3C2412_DMAREQSEL_UART1_1
),
101 .channels_rx
= MAP(S3C2412_DMAREQSEL_UART1_1
),
102 .hw_addr
.to
= S3C2410_PA_UART1
+ S3C2410_UTXH
,
103 .hw_addr
.from
= S3C2410_PA_UART1
+ S3C2410_URXH
,
105 [DMACH_UART2_SRC2
] = {
107 .channels
= MAP(S3C2412_DMAREQSEL_UART2_1
),
108 .channels_rx
= MAP(S3C2412_DMAREQSEL_UART2_1
),
109 .hw_addr
.to
= S3C2410_PA_UART2
+ S3C2410_UTXH
,
110 .hw_addr
.from
= S3C2410_PA_UART2
+ S3C2410_URXH
,
114 .channels
= MAP(S3C2412_DMAREQSEL_TIMER
),
115 .channels_rx
= MAP(S3C2412_DMAREQSEL_TIMER
),
119 .channels
= MAP(S3C2412_DMAREQSEL_I2SRX
),
120 .channels_rx
= MAP(S3C2412_DMAREQSEL_I2SRX
),
124 .channels
= MAP(S3C2412_DMAREQSEL_I2STX
),
125 .channels_rx
= MAP(S3C2412_DMAREQSEL_I2STX
),
129 .channels
= MAP(S3C2412_DMAREQSEL_USBEP1
),
130 .channels_rx
= MAP(S3C2412_DMAREQSEL_USBEP1
),
134 .channels
= MAP(S3C2412_DMAREQSEL_USBEP2
),
135 .channels_rx
= MAP(S3C2412_DMAREQSEL_USBEP2
),
139 .channels
= MAP(S3C2412_DMAREQSEL_USBEP3
),
140 .channels_rx
= MAP(S3C2412_DMAREQSEL_USBEP3
),
144 .channels
= MAP(S3C2412_DMAREQSEL_USBEP4
),
145 .channels_rx
= MAP(S3C2412_DMAREQSEL_USBEP4
),
149 static void s3c2412_dma_direction(struct s3c2410_dma_chan
*chan
,
150 struct s3c24xx_dma_map
*map
,
151 enum s3c2410_dmasrc dir
)
155 if (dir
== S3C2410_DMASRC_HW
)
156 chsel
= map
->channels_rx
[0];
158 chsel
= map
->channels
[0];
160 chsel
&= ~DMA_CH_VALID
;
161 chsel
|= S3C2412_DMAREQSEL_HW
;
163 writel(chsel
, chan
->regs
+ S3C2412_DMA_DMAREQSEL
);
166 static void s3c2412_dma_select(struct s3c2410_dma_chan
*chan
,
167 struct s3c24xx_dma_map
*map
)
169 s3c2412_dma_direction(chan
, map
, chan
->source
);
172 static struct s3c24xx_dma_selection __initdata s3c2412_dma_sel
= {
173 .select
= s3c2412_dma_select
,
174 .direction
= s3c2412_dma_direction
,
176 .map
= s3c2412_dma_mappings
,
177 .map_size
= ARRAY_SIZE(s3c2412_dma_mappings
),
180 static int __init
s3c2412_dma_add(struct sys_device
*sysdev
)
183 return s3c24xx_dma_init_map(&s3c2412_dma_sel
);
186 static struct sysdev_driver s3c2412_dma_driver
= {
187 .add
= s3c2412_dma_add
,
190 static int __init
s3c2412_dma_init(void)
192 return sysdev_driver_register(&s3c2412_sysclass
, &s3c2412_dma_driver
);
195 arch_initcall(s3c2412_dma_init
);