3 * hda_intel.c - Implementation of primary alsa driver code base
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
38 #include <linux/delay.h>
39 #include <linux/interrupt.h>
40 #include <linux/kernel.h>
41 #include <linux/module.h>
42 #include <linux/dma-mapping.h>
43 #include <linux/moduleparam.h>
44 #include <linux/init.h>
45 #include <linux/slab.h>
46 #include <linux/pci.h>
47 #include <linux/mutex.h>
48 #include <linux/reboot.h>
49 #include <sound/core.h>
50 #include <sound/initval.h>
51 #include "hda_codec.h"
54 static int index
[SNDRV_CARDS
] = SNDRV_DEFAULT_IDX
;
55 static char *id
[SNDRV_CARDS
] = SNDRV_DEFAULT_STR
;
56 static int enable
[SNDRV_CARDS
] = SNDRV_DEFAULT_ENABLE_PNP
;
57 static char *model
[SNDRV_CARDS
];
58 static int position_fix
[SNDRV_CARDS
];
59 static int bdl_pos_adj
[SNDRV_CARDS
] = {[0 ... (SNDRV_CARDS
-1)] = -1};
60 static int probe_mask
[SNDRV_CARDS
] = {[0 ... (SNDRV_CARDS
-1)] = -1};
61 static int probe_only
[SNDRV_CARDS
];
62 static int single_cmd
;
63 static int enable_msi
= -1;
64 #ifdef CONFIG_SND_HDA_PATCH_LOADER
65 static char *patch
[SNDRV_CARDS
];
67 #ifdef CONFIG_SND_HDA_INPUT_BEEP
68 static int beep_mode
[SNDRV_CARDS
] = {[0 ... (SNDRV_CARDS
-1)] =
69 CONFIG_SND_HDA_INPUT_BEEP_MODE
};
72 module_param_array(index
, int, NULL
, 0444);
73 MODULE_PARM_DESC(index
, "Index value for Intel HD audio interface.");
74 module_param_array(id
, charp
, NULL
, 0444);
75 MODULE_PARM_DESC(id
, "ID string for Intel HD audio interface.");
76 module_param_array(enable
, bool, NULL
, 0444);
77 MODULE_PARM_DESC(enable
, "Enable Intel HD audio interface.");
78 module_param_array(model
, charp
, NULL
, 0444);
79 MODULE_PARM_DESC(model
, "Use the given board model.");
80 module_param_array(position_fix
, int, NULL
, 0444);
81 MODULE_PARM_DESC(position_fix
, "Fix DMA pointer "
82 "(0 = auto, 1 = none, 2 = POSBUF).");
83 module_param_array(bdl_pos_adj
, int, NULL
, 0644);
84 MODULE_PARM_DESC(bdl_pos_adj
, "BDL position adjustment offset.");
85 module_param_array(probe_mask
, int, NULL
, 0444);
86 MODULE_PARM_DESC(probe_mask
, "Bitmask to probe codecs (default = -1).");
87 module_param_array(probe_only
, bool, NULL
, 0444);
88 MODULE_PARM_DESC(probe_only
, "Only probing and no codec initialization.");
89 module_param(single_cmd
, bool, 0444);
90 MODULE_PARM_DESC(single_cmd
, "Use single command to communicate with codecs "
91 "(for debugging only).");
92 module_param(enable_msi
, int, 0444);
93 MODULE_PARM_DESC(enable_msi
, "Enable Message Signaled Interrupt (MSI)");
94 #ifdef CONFIG_SND_HDA_PATCH_LOADER
95 module_param_array(patch
, charp
, NULL
, 0444);
96 MODULE_PARM_DESC(patch
, "Patch file for Intel HD audio interface.");
98 #ifdef CONFIG_SND_HDA_INPUT_BEEP
99 module_param_array(beep_mode
, int, NULL
, 0444);
100 MODULE_PARM_DESC(beep_mode
, "Select HDA Beep registration mode "
101 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
104 #ifdef CONFIG_SND_HDA_POWER_SAVE
105 static int power_save
= CONFIG_SND_HDA_POWER_SAVE_DEFAULT
;
106 module_param(power_save
, int, 0644);
107 MODULE_PARM_DESC(power_save
, "Automatic power-saving timeout "
108 "(in second, 0 = disable).");
110 /* reset the HD-audio controller in power save mode.
111 * this may give more power-saving, but will take longer time to
114 static int power_save_controller
= 1;
115 module_param(power_save_controller
, bool, 0644);
116 MODULE_PARM_DESC(power_save_controller
, "Reset controller in power save mode.");
119 MODULE_LICENSE("GPL");
120 MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
145 MODULE_DESCRIPTION("Intel HDA driver");
147 #ifdef CONFIG_SND_VERBOSE_PRINTK
148 #define SFX /* nop */
150 #define SFX "hda-intel: "
156 #define ICH6_REG_GCAP 0x00
157 #define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
158 #define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
159 #define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
160 #define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
161 #define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
162 #define ICH6_REG_VMIN 0x02
163 #define ICH6_REG_VMAJ 0x03
164 #define ICH6_REG_OUTPAY 0x04
165 #define ICH6_REG_INPAY 0x06
166 #define ICH6_REG_GCTL 0x08
167 #define ICH6_GCTL_RESET (1 << 0) /* controller reset */
168 #define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
169 #define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
170 #define ICH6_REG_WAKEEN 0x0c
171 #define ICH6_REG_STATESTS 0x0e
172 #define ICH6_REG_GSTS 0x10
173 #define ICH6_GSTS_FSTS (1 << 1) /* flush status */
174 #define ICH6_REG_INTCTL 0x20
175 #define ICH6_REG_INTSTS 0x24
176 #define ICH6_REG_WALCLK 0x30
177 #define ICH6_REG_SYNC 0x34
178 #define ICH6_REG_CORBLBASE 0x40
179 #define ICH6_REG_CORBUBASE 0x44
180 #define ICH6_REG_CORBWP 0x48
181 #define ICH6_REG_CORBRP 0x4a
182 #define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
183 #define ICH6_REG_CORBCTL 0x4c
184 #define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
185 #define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
186 #define ICH6_REG_CORBSTS 0x4d
187 #define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
188 #define ICH6_REG_CORBSIZE 0x4e
190 #define ICH6_REG_RIRBLBASE 0x50
191 #define ICH6_REG_RIRBUBASE 0x54
192 #define ICH6_REG_RIRBWP 0x58
193 #define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
194 #define ICH6_REG_RINTCNT 0x5a
195 #define ICH6_REG_RIRBCTL 0x5c
196 #define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
197 #define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
198 #define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
199 #define ICH6_REG_RIRBSTS 0x5d
200 #define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
201 #define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
202 #define ICH6_REG_RIRBSIZE 0x5e
204 #define ICH6_REG_IC 0x60
205 #define ICH6_REG_IR 0x64
206 #define ICH6_REG_IRS 0x68
207 #define ICH6_IRS_VALID (1<<1)
208 #define ICH6_IRS_BUSY (1<<0)
210 #define ICH6_REG_DPLBASE 0x70
211 #define ICH6_REG_DPUBASE 0x74
212 #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
214 /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
215 enum { SDI0
, SDI1
, SDI2
, SDI3
, SDO0
, SDO1
, SDO2
, SDO3
};
217 /* stream register offsets from stream base */
218 #define ICH6_REG_SD_CTL 0x00
219 #define ICH6_REG_SD_STS 0x03
220 #define ICH6_REG_SD_LPIB 0x04
221 #define ICH6_REG_SD_CBL 0x08
222 #define ICH6_REG_SD_LVI 0x0c
223 #define ICH6_REG_SD_FIFOW 0x0e
224 #define ICH6_REG_SD_FIFOSIZE 0x10
225 #define ICH6_REG_SD_FORMAT 0x12
226 #define ICH6_REG_SD_BDLPL 0x18
227 #define ICH6_REG_SD_BDLPU 0x1c
230 #define ICH6_PCIREG_TCSEL 0x44
236 /* max number of SDs */
237 /* ICH, ATI and VIA have 4 playback and 4 capture */
238 #define ICH6_NUM_CAPTURE 4
239 #define ICH6_NUM_PLAYBACK 4
241 /* ULI has 6 playback and 5 capture */
242 #define ULI_NUM_CAPTURE 5
243 #define ULI_NUM_PLAYBACK 6
245 /* ATI HDMI has 1 playback and 0 capture */
246 #define ATIHDMI_NUM_CAPTURE 0
247 #define ATIHDMI_NUM_PLAYBACK 1
249 /* TERA has 4 playback and 3 capture */
250 #define TERA_NUM_CAPTURE 3
251 #define TERA_NUM_PLAYBACK 4
253 /* this number is statically defined for simplicity */
254 #define MAX_AZX_DEV 16
256 /* max number of fragments - we may use more if allocating more pages for BDL */
257 #define BDL_SIZE 4096
258 #define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
259 #define AZX_MAX_FRAG 32
260 /* max buffer size - no h/w limit, you can increase as you like */
261 #define AZX_MAX_BUF_SIZE (1024*1024*1024)
262 /* max number of PCM devics per card */
263 #define AZX_MAX_PCMS 8
265 /* RIRB int mask: overrun[2], response[0] */
266 #define RIRB_INT_RESPONSE 0x01
267 #define RIRB_INT_OVERRUN 0x04
268 #define RIRB_INT_MASK 0x05
270 /* STATESTS int mask: S3,SD2,SD1,SD0 */
271 #define AZX_MAX_CODECS 4
272 #define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
275 #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
276 #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
277 #define SD_CTL_STRIPE (3 << 16) /* stripe control */
278 #define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
279 #define SD_CTL_DIR (1 << 19) /* bi-directional stream */
280 #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
281 #define SD_CTL_STREAM_TAG_SHIFT 20
283 /* SD_CTL and SD_STS */
284 #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
285 #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
286 #define SD_INT_COMPLETE 0x04 /* completion interrupt */
287 #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
291 #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
293 /* INTCTL and INTSTS */
294 #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
295 #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
296 #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
298 /* below are so far hardcoded - should read registers in future */
299 #define ICH6_MAX_CORB_ENTRIES 256
300 #define ICH6_MAX_RIRB_ENTRIES 256
302 /* position fix mode */
309 /* Defines for ATI HD Audio support in SB450 south bridge */
310 #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
311 #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
313 /* Defines for Nvidia HDA support */
314 #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
315 #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
316 #define NVIDIA_HDA_ISTRM_COH 0x4d
317 #define NVIDIA_HDA_OSTRM_COH 0x4c
318 #define NVIDIA_HDA_ENABLE_COHBIT 0x01
320 /* Defines for Intel SCH HDA snoop control */
321 #define INTEL_SCH_HDA_DEVC 0x78
322 #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
324 /* Define IN stream 0 FIFO size offset in VIA controller */
325 #define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
326 /* Define VIA HD Audio Device ID*/
327 #define VIA_HDAC_DEVICE_ID 0x3288
329 /* HD Audio class code */
330 #define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
336 struct snd_dma_buffer bdl
; /* BDL buffer */
337 u32
*posbuf
; /* position buffer pointer */
339 unsigned int bufsize
; /* size of the play buffer in bytes */
340 unsigned int period_bytes
; /* size of the period in bytes */
341 unsigned int frags
; /* number for period in the play buffer */
342 unsigned int fifo_size
; /* FIFO size */
343 unsigned long start_jiffies
; /* start + minimum jiffies */
344 unsigned long min_jiffies
; /* minimum jiffies before position is valid */
346 void __iomem
*sd_addr
; /* stream descriptor pointer */
348 u32 sd_int_sta_mask
; /* stream int status mask */
351 struct snd_pcm_substream
*substream
; /* assigned substream,
354 unsigned int format_val
; /* format value to be set in the
355 * controller and the codec
357 unsigned char stream_tag
; /* assigned stream */
358 unsigned char index
; /* stream index */
359 int device
; /* last device number assigned to */
361 unsigned int opened
:1;
362 unsigned int running
:1;
363 unsigned int irq_pending
:1;
364 unsigned int start_flag
: 1; /* stream full start flag */
367 * A flag to ensure DMA position is 0
368 * when link position is not greater than FIFO size
370 unsigned int insufficient
:1;
375 u32
*buf
; /* CORB/RIRB buffer
376 * Each CORB entry is 4byte, RIRB is 8byte
378 dma_addr_t addr
; /* physical address of CORB/RIRB buffer */
380 unsigned short rp
, wp
; /* read/write pointers */
381 int cmds
[AZX_MAX_CODECS
]; /* number of pending requests */
382 u32 res
[AZX_MAX_CODECS
]; /* last read value */
386 struct snd_card
*card
;
390 /* chip type specific */
392 int playback_streams
;
393 int playback_index_offset
;
395 int capture_index_offset
;
400 void __iomem
*remap_addr
;
405 struct mutex open_mutex
;
407 /* streams (x num_streams) */
408 struct azx_dev
*azx_dev
;
411 struct snd_pcm
*pcm
[AZX_MAX_PCMS
];
414 unsigned short codec_mask
;
415 int codec_probe_mask
; /* copied from probe_mask option */
417 unsigned int beep_mode
;
423 /* CORB/RIRB and position buffers */
424 struct snd_dma_buffer rb
;
425 struct snd_dma_buffer posbuf
;
430 unsigned int running
:1;
431 unsigned int initialized
:1;
432 unsigned int single_cmd
:1;
433 unsigned int polling_mode
:1;
435 unsigned int irq_pending_warned
:1;
436 unsigned int via_dmapos_patch
:1; /* enable DMA-position fix for VIA */
437 unsigned int probing
:1; /* codec probing phase */
440 unsigned int last_cmd
[AZX_MAX_CODECS
];
442 /* for pending irqs */
443 struct work_struct irq_pending_work
;
445 /* reboot notifier (for mysterious hangup problem at power-down) */
446 struct notifier_block reboot_notifier
;
461 AZX_NUM_DRIVERS
, /* keep this as last entry */
464 static char *driver_short_names
[] __devinitdata
= {
465 [AZX_DRIVER_ICH
] = "HDA Intel",
466 [AZX_DRIVER_SCH
] = "HDA Intel MID",
467 [AZX_DRIVER_ATI
] = "HDA ATI SB",
468 [AZX_DRIVER_ATIHDMI
] = "HDA ATI HDMI",
469 [AZX_DRIVER_VIA
] = "HDA VIA VT82xx",
470 [AZX_DRIVER_SIS
] = "HDA SIS966",
471 [AZX_DRIVER_ULI
] = "HDA ULI M5461",
472 [AZX_DRIVER_NVIDIA
] = "HDA NVidia",
473 [AZX_DRIVER_TERA
] = "HDA Teradici",
474 [AZX_DRIVER_GENERIC
] = "HD-Audio Generic",
478 * macros for easy use
480 #define azx_writel(chip,reg,value) \
481 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
482 #define azx_readl(chip,reg) \
483 readl((chip)->remap_addr + ICH6_REG_##reg)
484 #define azx_writew(chip,reg,value) \
485 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
486 #define azx_readw(chip,reg) \
487 readw((chip)->remap_addr + ICH6_REG_##reg)
488 #define azx_writeb(chip,reg,value) \
489 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
490 #define azx_readb(chip,reg) \
491 readb((chip)->remap_addr + ICH6_REG_##reg)
493 #define azx_sd_writel(dev,reg,value) \
494 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
495 #define azx_sd_readl(dev,reg) \
496 readl((dev)->sd_addr + ICH6_REG_##reg)
497 #define azx_sd_writew(dev,reg,value) \
498 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
499 #define azx_sd_readw(dev,reg) \
500 readw((dev)->sd_addr + ICH6_REG_##reg)
501 #define azx_sd_writeb(dev,reg,value) \
502 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
503 #define azx_sd_readb(dev,reg) \
504 readb((dev)->sd_addr + ICH6_REG_##reg)
506 /* for pcm support */
507 #define get_azx_dev(substream) (substream->runtime->private_data)
509 static int azx_acquire_irq(struct azx
*chip
, int do_disconnect
);
510 static int azx_send_cmd(struct hda_bus
*bus
, unsigned int val
);
512 * Interface for HD codec
516 * CORB / RIRB interface
518 static int azx_alloc_cmd_io(struct azx
*chip
)
522 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
523 err
= snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV
,
524 snd_dma_pci_data(chip
->pci
),
525 PAGE_SIZE
, &chip
->rb
);
527 snd_printk(KERN_ERR SFX
"cannot allocate CORB/RIRB\n");
533 static void azx_init_cmd_io(struct azx
*chip
)
535 spin_lock_irq(&chip
->reg_lock
);
537 chip
->corb
.addr
= chip
->rb
.addr
;
538 chip
->corb
.buf
= (u32
*)chip
->rb
.area
;
539 azx_writel(chip
, CORBLBASE
, (u32
)chip
->corb
.addr
);
540 azx_writel(chip
, CORBUBASE
, upper_32_bits(chip
->corb
.addr
));
542 /* set the corb size to 256 entries (ULI requires explicitly) */
543 azx_writeb(chip
, CORBSIZE
, 0x02);
544 /* set the corb write pointer to 0 */
545 azx_writew(chip
, CORBWP
, 0);
546 /* reset the corb hw read pointer */
547 azx_writew(chip
, CORBRP
, ICH6_CORBRP_RST
);
548 /* enable corb dma */
549 azx_writeb(chip
, CORBCTL
, ICH6_CORBCTL_RUN
);
552 chip
->rirb
.addr
= chip
->rb
.addr
+ 2048;
553 chip
->rirb
.buf
= (u32
*)(chip
->rb
.area
+ 2048);
554 chip
->rirb
.wp
= chip
->rirb
.rp
= 0;
555 memset(chip
->rirb
.cmds
, 0, sizeof(chip
->rirb
.cmds
));
556 azx_writel(chip
, RIRBLBASE
, (u32
)chip
->rirb
.addr
);
557 azx_writel(chip
, RIRBUBASE
, upper_32_bits(chip
->rirb
.addr
));
559 /* set the rirb size to 256 entries (ULI requires explicitly) */
560 azx_writeb(chip
, RIRBSIZE
, 0x02);
561 /* reset the rirb hw write pointer */
562 azx_writew(chip
, RIRBWP
, ICH6_RIRBWP_RST
);
563 /* set N=1, get RIRB response interrupt for new entry */
564 azx_writew(chip
, RINTCNT
, 1);
565 /* enable rirb dma and response irq */
566 azx_writeb(chip
, RIRBCTL
, ICH6_RBCTL_DMA_EN
| ICH6_RBCTL_IRQ_EN
);
567 spin_unlock_irq(&chip
->reg_lock
);
570 static void azx_free_cmd_io(struct azx
*chip
)
572 spin_lock_irq(&chip
->reg_lock
);
573 /* disable ringbuffer DMAs */
574 azx_writeb(chip
, RIRBCTL
, 0);
575 azx_writeb(chip
, CORBCTL
, 0);
576 spin_unlock_irq(&chip
->reg_lock
);
579 static unsigned int azx_command_addr(u32 cmd
)
581 unsigned int addr
= cmd
>> 28;
583 if (addr
>= AZX_MAX_CODECS
) {
591 static unsigned int azx_response_addr(u32 res
)
593 unsigned int addr
= res
& 0xf;
595 if (addr
>= AZX_MAX_CODECS
) {
604 static int azx_corb_send_cmd(struct hda_bus
*bus
, u32 val
)
606 struct azx
*chip
= bus
->private_data
;
607 unsigned int addr
= azx_command_addr(val
);
610 spin_lock_irq(&chip
->reg_lock
);
612 /* add command to corb */
613 wp
= azx_readb(chip
, CORBWP
);
615 wp
%= ICH6_MAX_CORB_ENTRIES
;
617 chip
->rirb
.cmds
[addr
]++;
618 chip
->corb
.buf
[wp
] = cpu_to_le32(val
);
619 azx_writel(chip
, CORBWP
, wp
);
621 spin_unlock_irq(&chip
->reg_lock
);
626 #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
628 /* retrieve RIRB entry - called from interrupt handler */
629 static void azx_update_rirb(struct azx
*chip
)
635 wp
= azx_readb(chip
, RIRBWP
);
636 if (wp
== chip
->rirb
.wp
)
640 while (chip
->rirb
.rp
!= wp
) {
642 chip
->rirb
.rp
%= ICH6_MAX_RIRB_ENTRIES
;
644 rp
= chip
->rirb
.rp
<< 1; /* an RIRB entry is 8-bytes */
645 res_ex
= le32_to_cpu(chip
->rirb
.buf
[rp
+ 1]);
646 res
= le32_to_cpu(chip
->rirb
.buf
[rp
]);
647 addr
= azx_response_addr(res_ex
);
648 if (res_ex
& ICH6_RIRB_EX_UNSOL_EV
)
649 snd_hda_queue_unsol_event(chip
->bus
, res
, res_ex
);
650 else if (chip
->rirb
.cmds
[addr
]) {
651 chip
->rirb
.res
[addr
] = res
;
653 chip
->rirb
.cmds
[addr
]--;
655 snd_printk(KERN_ERR SFX
"spurious response %#x:%#x, "
658 chip
->last_cmd
[addr
]);
662 /* receive a response */
663 static unsigned int azx_rirb_get_response(struct hda_bus
*bus
,
666 struct azx
*chip
= bus
->private_data
;
667 unsigned long timeout
;
671 timeout
= jiffies
+ msecs_to_jiffies(1000);
673 if (chip
->polling_mode
|| do_poll
) {
674 spin_lock_irq(&chip
->reg_lock
);
675 azx_update_rirb(chip
);
676 spin_unlock_irq(&chip
->reg_lock
);
678 if (!chip
->rirb
.cmds
[addr
]) {
683 chip
->poll_count
= 0;
684 return chip
->rirb
.res
[addr
]; /* the last value */
686 if (time_after(jiffies
, timeout
))
688 if (bus
->needs_damn_long_delay
)
689 msleep(2); /* temporary workaround */
696 if (!chip
->polling_mode
&& chip
->poll_count
< 2) {
697 snd_printdd(SFX
"azx_get_response timeout, "
698 "polling the codec once: last cmd=0x%08x\n",
699 chip
->last_cmd
[addr
]);
706 if (!chip
->polling_mode
) {
707 snd_printk(KERN_WARNING SFX
"azx_get_response timeout, "
708 "switching to polling mode: last cmd=0x%08x\n",
709 chip
->last_cmd
[addr
]);
710 chip
->polling_mode
= 1;
715 snd_printk(KERN_WARNING SFX
"No response from codec, "
716 "disabling MSI: last cmd=0x%08x\n",
717 chip
->last_cmd
[addr
]);
718 free_irq(chip
->irq
, chip
);
720 pci_disable_msi(chip
->pci
);
722 if (azx_acquire_irq(chip
, 1) < 0) {
730 /* If this critical timeout happens during the codec probing
731 * phase, this is likely an access to a non-existing codec
732 * slot. Better to return an error and reset the system.
737 /* a fatal communication error; need either to reset or to fallback
738 * to the single_cmd mode
741 if (bus
->allow_bus_reset
&& !bus
->response_reset
&& !bus
->in_reset
) {
742 bus
->response_reset
= 1;
743 return -1; /* give a chance to retry */
746 snd_printk(KERN_ERR
"hda_intel: azx_get_response timeout, "
747 "switching to single_cmd mode: last cmd=0x%08x\n",
748 chip
->last_cmd
[addr
]);
749 chip
->single_cmd
= 1;
750 bus
->response_reset
= 0;
751 /* release CORB/RIRB */
752 azx_free_cmd_io(chip
);
753 /* disable unsolicited responses */
754 azx_writel(chip
, GCTL
, azx_readl(chip
, GCTL
) & ~ICH6_GCTL_UNSOL
);
759 * Use the single immediate command instead of CORB/RIRB for simplicity
761 * Note: according to Intel, this is not preferred use. The command was
762 * intended for the BIOS only, and may get confused with unsolicited
763 * responses. So, we shouldn't use it for normal operation from the
765 * I left the codes, however, for debugging/testing purposes.
768 /* receive a response */
769 static int azx_single_wait_for_response(struct azx
*chip
, unsigned int addr
)
774 /* check IRV busy bit */
775 if (azx_readw(chip
, IRS
) & ICH6_IRS_VALID
) {
776 /* reuse rirb.res as the response return value */
777 chip
->rirb
.res
[addr
] = azx_readl(chip
, IR
);
782 if (printk_ratelimit())
783 snd_printd(SFX
"get_response timeout: IRS=0x%x\n",
784 azx_readw(chip
, IRS
));
785 chip
->rirb
.res
[addr
] = -1;
790 static int azx_single_send_cmd(struct hda_bus
*bus
, u32 val
)
792 struct azx
*chip
= bus
->private_data
;
793 unsigned int addr
= azx_command_addr(val
);
798 /* check ICB busy bit */
799 if (!((azx_readw(chip
, IRS
) & ICH6_IRS_BUSY
))) {
800 /* Clear IRV valid bit */
801 azx_writew(chip
, IRS
, azx_readw(chip
, IRS
) |
803 azx_writel(chip
, IC
, val
);
804 azx_writew(chip
, IRS
, azx_readw(chip
, IRS
) |
806 return azx_single_wait_for_response(chip
, addr
);
810 if (printk_ratelimit())
811 snd_printd(SFX
"send_cmd timeout: IRS=0x%x, val=0x%x\n",
812 azx_readw(chip
, IRS
), val
);
816 /* receive a response */
817 static unsigned int azx_single_get_response(struct hda_bus
*bus
,
820 struct azx
*chip
= bus
->private_data
;
821 return chip
->rirb
.res
[addr
];
825 * The below are the main callbacks from hda_codec.
827 * They are just the skeleton to call sub-callbacks according to the
828 * current setting of chip->single_cmd.
832 static int azx_send_cmd(struct hda_bus
*bus
, unsigned int val
)
834 struct azx
*chip
= bus
->private_data
;
836 chip
->last_cmd
[azx_command_addr(val
)] = val
;
837 if (chip
->single_cmd
)
838 return azx_single_send_cmd(bus
, val
);
840 return azx_corb_send_cmd(bus
, val
);
844 static unsigned int azx_get_response(struct hda_bus
*bus
,
847 struct azx
*chip
= bus
->private_data
;
848 if (chip
->single_cmd
)
849 return azx_single_get_response(bus
, addr
);
851 return azx_rirb_get_response(bus
, addr
);
854 #ifdef CONFIG_SND_HDA_POWER_SAVE
855 static void azx_power_notify(struct hda_bus
*bus
);
858 /* reset codec link */
859 static int azx_reset(struct azx
*chip
)
864 azx_writeb(chip
, STATESTS
, STATESTS_INT_MASK
);
866 /* reset controller */
867 azx_writel(chip
, GCTL
, azx_readl(chip
, GCTL
) & ~ICH6_GCTL_RESET
);
870 while (azx_readb(chip
, GCTL
) && --count
)
873 /* delay for >= 100us for codec PLL to settle per spec
874 * Rev 0.9 section 5.5.1
878 /* Bring controller out of reset */
879 azx_writeb(chip
, GCTL
, azx_readb(chip
, GCTL
) | ICH6_GCTL_RESET
);
882 while (!azx_readb(chip
, GCTL
) && --count
)
885 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
888 /* check to see if controller is ready */
889 if (!azx_readb(chip
, GCTL
)) {
890 snd_printd(SFX
"azx_reset: controller not ready!\n");
894 /* Accept unsolicited responses */
895 if (!chip
->single_cmd
)
896 azx_writel(chip
, GCTL
, azx_readl(chip
, GCTL
) |
900 if (!chip
->codec_mask
) {
901 chip
->codec_mask
= azx_readw(chip
, STATESTS
);
902 snd_printdd(SFX
"codec_mask = 0x%x\n", chip
->codec_mask
);
913 /* enable interrupts */
914 static void azx_int_enable(struct azx
*chip
)
916 /* enable controller CIE and GIE */
917 azx_writel(chip
, INTCTL
, azx_readl(chip
, INTCTL
) |
918 ICH6_INT_CTRL_EN
| ICH6_INT_GLOBAL_EN
);
921 /* disable interrupts */
922 static void azx_int_disable(struct azx
*chip
)
926 /* disable interrupts in stream descriptor */
927 for (i
= 0; i
< chip
->num_streams
; i
++) {
928 struct azx_dev
*azx_dev
= &chip
->azx_dev
[i
];
929 azx_sd_writeb(azx_dev
, SD_CTL
,
930 azx_sd_readb(azx_dev
, SD_CTL
) & ~SD_INT_MASK
);
933 /* disable SIE for all streams */
934 azx_writeb(chip
, INTCTL
, 0);
936 /* disable controller CIE and GIE */
937 azx_writel(chip
, INTCTL
, azx_readl(chip
, INTCTL
) &
938 ~(ICH6_INT_CTRL_EN
| ICH6_INT_GLOBAL_EN
));
941 /* clear interrupts */
942 static void azx_int_clear(struct azx
*chip
)
946 /* clear stream status */
947 for (i
= 0; i
< chip
->num_streams
; i
++) {
948 struct azx_dev
*azx_dev
= &chip
->azx_dev
[i
];
949 azx_sd_writeb(azx_dev
, SD_STS
, SD_INT_MASK
);
953 azx_writeb(chip
, STATESTS
, STATESTS_INT_MASK
);
955 /* clear rirb status */
956 azx_writeb(chip
, RIRBSTS
, RIRB_INT_MASK
);
958 /* clear int status */
959 azx_writel(chip
, INTSTS
, ICH6_INT_CTRL_EN
| ICH6_INT_ALL_STREAM
);
963 static void azx_stream_start(struct azx
*chip
, struct azx_dev
*azx_dev
)
966 * Before stream start, initialize parameter
968 azx_dev
->insufficient
= 1;
971 azx_writeb(chip
, INTCTL
,
972 azx_readb(chip
, INTCTL
) | (1 << azx_dev
->index
));
973 /* set DMA start and interrupt mask */
974 azx_sd_writeb(azx_dev
, SD_CTL
, azx_sd_readb(azx_dev
, SD_CTL
) |
975 SD_CTL_DMA_START
| SD_INT_MASK
);
979 static void azx_stream_clear(struct azx
*chip
, struct azx_dev
*azx_dev
)
981 azx_sd_writeb(azx_dev
, SD_CTL
, azx_sd_readb(azx_dev
, SD_CTL
) &
982 ~(SD_CTL_DMA_START
| SD_INT_MASK
));
983 azx_sd_writeb(azx_dev
, SD_STS
, SD_INT_MASK
); /* to be sure */
987 static void azx_stream_stop(struct azx
*chip
, struct azx_dev
*azx_dev
)
989 azx_stream_clear(chip
, azx_dev
);
991 azx_writeb(chip
, INTCTL
,
992 azx_readb(chip
, INTCTL
) & ~(1 << azx_dev
->index
));
997 * reset and start the controller registers
999 static void azx_init_chip(struct azx
*chip
)
1001 if (chip
->initialized
)
1004 /* reset controller */
1007 /* initialize interrupts */
1008 azx_int_clear(chip
);
1009 azx_int_enable(chip
);
1011 /* initialize the codec command I/O */
1012 if (!chip
->single_cmd
)
1013 azx_init_cmd_io(chip
);
1015 /* program the position buffer */
1016 azx_writel(chip
, DPLBASE
, (u32
)chip
->posbuf
.addr
);
1017 azx_writel(chip
, DPUBASE
, upper_32_bits(chip
->posbuf
.addr
));
1019 chip
->initialized
= 1;
1023 * initialize the PCI registers
1025 /* update bits in a PCI register byte */
1026 static void update_pci_byte(struct pci_dev
*pci
, unsigned int reg
,
1027 unsigned char mask
, unsigned char val
)
1031 pci_read_config_byte(pci
, reg
, &data
);
1033 data
|= (val
& mask
);
1034 pci_write_config_byte(pci
, reg
, data
);
1037 static void azx_init_pci(struct azx
*chip
)
1039 unsigned short snoop
;
1041 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1042 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1043 * Ensuring these bits are 0 clears playback static on some HD Audio
1046 update_pci_byte(chip
->pci
, ICH6_PCIREG_TCSEL
, 0x07, 0);
1048 switch (chip
->driver_type
) {
1049 case AZX_DRIVER_ATI
:
1050 /* For ATI SB450 azalia HD audio, we need to enable snoop */
1051 update_pci_byte(chip
->pci
,
1052 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR
,
1053 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP
);
1055 case AZX_DRIVER_NVIDIA
:
1056 /* For NVIDIA HDA, enable snoop */
1057 update_pci_byte(chip
->pci
,
1058 NVIDIA_HDA_TRANSREG_ADDR
,
1059 0x0f, NVIDIA_HDA_ENABLE_COHBITS
);
1060 update_pci_byte(chip
->pci
,
1061 NVIDIA_HDA_ISTRM_COH
,
1062 0x01, NVIDIA_HDA_ENABLE_COHBIT
);
1063 update_pci_byte(chip
->pci
,
1064 NVIDIA_HDA_OSTRM_COH
,
1065 0x01, NVIDIA_HDA_ENABLE_COHBIT
);
1067 case AZX_DRIVER_SCH
:
1068 pci_read_config_word(chip
->pci
, INTEL_SCH_HDA_DEVC
, &snoop
);
1069 if (snoop
& INTEL_SCH_HDA_DEVC_NOSNOOP
) {
1070 pci_write_config_word(chip
->pci
, INTEL_SCH_HDA_DEVC
,
1071 snoop
& (~INTEL_SCH_HDA_DEVC_NOSNOOP
));
1072 pci_read_config_word(chip
->pci
,
1073 INTEL_SCH_HDA_DEVC
, &snoop
);
1074 snd_printdd(SFX
"HDA snoop disabled, enabling ... %s\n",
1075 (snoop
& INTEL_SCH_HDA_DEVC_NOSNOOP
)
1084 static int azx_position_ok(struct azx
*chip
, struct azx_dev
*azx_dev
);
1089 static irqreturn_t
azx_interrupt(int irq
, void *dev_id
)
1091 struct azx
*chip
= dev_id
;
1092 struct azx_dev
*azx_dev
;
1096 spin_lock(&chip
->reg_lock
);
1098 status
= azx_readl(chip
, INTSTS
);
1100 spin_unlock(&chip
->reg_lock
);
1104 for (i
= 0; i
< chip
->num_streams
; i
++) {
1105 azx_dev
= &chip
->azx_dev
[i
];
1106 if (status
& azx_dev
->sd_int_sta_mask
) {
1107 azx_sd_writeb(azx_dev
, SD_STS
, SD_INT_MASK
);
1108 if (!azx_dev
->substream
|| !azx_dev
->running
)
1110 /* check whether this IRQ is really acceptable */
1111 ok
= azx_position_ok(chip
, azx_dev
);
1113 azx_dev
->irq_pending
= 0;
1114 spin_unlock(&chip
->reg_lock
);
1115 snd_pcm_period_elapsed(azx_dev
->substream
);
1116 spin_lock(&chip
->reg_lock
);
1117 } else if (ok
== 0 && chip
->bus
&& chip
->bus
->workq
) {
1118 /* bogus IRQ, process it later */
1119 azx_dev
->irq_pending
= 1;
1120 queue_work(chip
->bus
->workq
,
1121 &chip
->irq_pending_work
);
1126 /* clear rirb int */
1127 status
= azx_readb(chip
, RIRBSTS
);
1128 if (status
& RIRB_INT_MASK
) {
1129 if (status
& RIRB_INT_RESPONSE
)
1130 azx_update_rirb(chip
);
1131 azx_writeb(chip
, RIRBSTS
, RIRB_INT_MASK
);
1135 /* clear state status int */
1136 if (azx_readb(chip
, STATESTS
) & 0x04)
1137 azx_writeb(chip
, STATESTS
, 0x04);
1139 spin_unlock(&chip
->reg_lock
);
1146 * set up a BDL entry
1148 static int setup_bdle(struct snd_pcm_substream
*substream
,
1149 struct azx_dev
*azx_dev
, u32
**bdlp
,
1150 int ofs
, int size
, int with_ioc
)
1158 if (azx_dev
->frags
>= AZX_MAX_BDL_ENTRIES
)
1161 addr
= snd_pcm_sgbuf_get_addr(substream
, ofs
);
1162 /* program the address field of the BDL entry */
1163 bdl
[0] = cpu_to_le32((u32
)addr
);
1164 bdl
[1] = cpu_to_le32(upper_32_bits(addr
));
1165 /* program the size field of the BDL entry */
1166 chunk
= snd_pcm_sgbuf_get_chunk_size(substream
, ofs
, size
);
1167 bdl
[2] = cpu_to_le32(chunk
);
1168 /* program the IOC to enable interrupt
1169 * only when the whole fragment is processed
1172 bdl
[3] = (size
|| !with_ioc
) ? 0 : cpu_to_le32(0x01);
1182 * set up BDL entries
1184 static int azx_setup_periods(struct azx
*chip
,
1185 struct snd_pcm_substream
*substream
,
1186 struct azx_dev
*azx_dev
)
1189 int i
, ofs
, periods
, period_bytes
;
1192 /* reset BDL address */
1193 azx_sd_writel(azx_dev
, SD_BDLPL
, 0);
1194 azx_sd_writel(azx_dev
, SD_BDLPU
, 0);
1196 period_bytes
= azx_dev
->period_bytes
;
1197 periods
= azx_dev
->bufsize
/ period_bytes
;
1199 /* program the initial BDL entries */
1200 bdl
= (u32
*)azx_dev
->bdl
.area
;
1203 pos_adj
= bdl_pos_adj
[chip
->dev_index
];
1205 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
1206 int pos_align
= pos_adj
;
1207 pos_adj
= (pos_adj
* runtime
->rate
+ 47999) / 48000;
1209 pos_adj
= pos_align
;
1211 pos_adj
= ((pos_adj
+ pos_align
- 1) / pos_align
) *
1213 pos_adj
= frames_to_bytes(runtime
, pos_adj
);
1214 if (pos_adj
>= period_bytes
) {
1215 snd_printk(KERN_WARNING SFX
"Too big adjustment %d\n",
1216 bdl_pos_adj
[chip
->dev_index
]);
1219 ofs
= setup_bdle(substream
, azx_dev
,
1220 &bdl
, ofs
, pos_adj
, 1);
1226 for (i
= 0; i
< periods
; i
++) {
1227 if (i
== periods
- 1 && pos_adj
)
1228 ofs
= setup_bdle(substream
, azx_dev
, &bdl
, ofs
,
1229 period_bytes
- pos_adj
, 0);
1231 ofs
= setup_bdle(substream
, azx_dev
, &bdl
, ofs
,
1239 snd_printk(KERN_ERR SFX
"Too many BDL entries: buffer=%d, period=%d\n",
1240 azx_dev
->bufsize
, period_bytes
);
1245 static void azx_stream_reset(struct azx
*chip
, struct azx_dev
*azx_dev
)
1250 azx_stream_clear(chip
, azx_dev
);
1252 azx_sd_writeb(azx_dev
, SD_CTL
, azx_sd_readb(azx_dev
, SD_CTL
) |
1253 SD_CTL_STREAM_RESET
);
1256 while (!((val
= azx_sd_readb(azx_dev
, SD_CTL
)) & SD_CTL_STREAM_RESET
) &&
1259 val
&= ~SD_CTL_STREAM_RESET
;
1260 azx_sd_writeb(azx_dev
, SD_CTL
, val
);
1264 /* waiting for hardware to report that the stream is out of reset */
1265 while (((val
= azx_sd_readb(azx_dev
, SD_CTL
)) & SD_CTL_STREAM_RESET
) &&
1269 /* reset first position - may not be synced with hw at this time */
1270 *azx_dev
->posbuf
= 0;
1274 * set up the SD for streaming
1276 static int azx_setup_controller(struct azx
*chip
, struct azx_dev
*azx_dev
)
1278 /* make sure the run bit is zero for SD */
1279 azx_stream_clear(chip
, azx_dev
);
1280 /* program the stream_tag */
1281 azx_sd_writel(azx_dev
, SD_CTL
,
1282 (azx_sd_readl(azx_dev
, SD_CTL
) & ~SD_CTL_STREAM_TAG_MASK
)|
1283 (azx_dev
->stream_tag
<< SD_CTL_STREAM_TAG_SHIFT
));
1285 /* program the length of samples in cyclic buffer */
1286 azx_sd_writel(azx_dev
, SD_CBL
, azx_dev
->bufsize
);
1288 /* program the stream format */
1289 /* this value needs to be the same as the one programmed */
1290 azx_sd_writew(azx_dev
, SD_FORMAT
, azx_dev
->format_val
);
1292 /* program the stream LVI (last valid index) of the BDL */
1293 azx_sd_writew(azx_dev
, SD_LVI
, azx_dev
->frags
- 1);
1295 /* program the BDL address */
1296 /* lower BDL address */
1297 azx_sd_writel(azx_dev
, SD_BDLPL
, (u32
)azx_dev
->bdl
.addr
);
1298 /* upper BDL address */
1299 azx_sd_writel(azx_dev
, SD_BDLPU
, upper_32_bits(azx_dev
->bdl
.addr
));
1301 /* enable the position buffer */
1302 if (chip
->position_fix
== POS_FIX_POSBUF
||
1303 chip
->position_fix
== POS_FIX_AUTO
||
1304 chip
->via_dmapos_patch
) {
1305 if (!(azx_readl(chip
, DPLBASE
) & ICH6_DPLBASE_ENABLE
))
1306 azx_writel(chip
, DPLBASE
,
1307 (u32
)chip
->posbuf
.addr
| ICH6_DPLBASE_ENABLE
);
1310 /* set the interrupt enable bits in the descriptor control register */
1311 azx_sd_writel(azx_dev
, SD_CTL
,
1312 azx_sd_readl(azx_dev
, SD_CTL
) | SD_INT_MASK
);
1318 * Probe the given codec address
1320 static int probe_codec(struct azx
*chip
, int addr
)
1322 unsigned int cmd
= (addr
<< 28) | (AC_NODE_ROOT
<< 20) |
1323 (AC_VERB_PARAMETERS
<< 8) | AC_PAR_VENDOR_ID
;
1326 mutex_lock(&chip
->bus
->cmd_mutex
);
1328 azx_send_cmd(chip
->bus
, cmd
);
1329 res
= azx_get_response(chip
->bus
, addr
);
1331 mutex_unlock(&chip
->bus
->cmd_mutex
);
1334 snd_printdd(SFX
"codec #%d probed OK\n", addr
);
1338 static int azx_attach_pcm_stream(struct hda_bus
*bus
, struct hda_codec
*codec
,
1339 struct hda_pcm
*cpcm
);
1340 static void azx_stop_chip(struct azx
*chip
);
1342 static void azx_bus_reset(struct hda_bus
*bus
)
1344 struct azx
*chip
= bus
->private_data
;
1347 azx_stop_chip(chip
);
1348 azx_init_chip(chip
);
1350 if (chip
->initialized
) {
1353 for (i
= 0; i
< AZX_MAX_PCMS
; i
++)
1354 snd_pcm_suspend_all(chip
->pcm
[i
]);
1355 snd_hda_suspend(chip
->bus
);
1356 snd_hda_resume(chip
->bus
);
1363 * Codec initialization
1366 /* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1367 static unsigned int azx_max_codecs
[AZX_NUM_DRIVERS
] __devinitdata
= {
1368 [AZX_DRIVER_TERA
] = 1,
1371 static int __devinit
azx_codec_create(struct azx
*chip
, const char *model
)
1373 struct hda_bus_template bus_temp
;
1377 memset(&bus_temp
, 0, sizeof(bus_temp
));
1378 bus_temp
.private_data
= chip
;
1379 bus_temp
.modelname
= model
;
1380 bus_temp
.pci
= chip
->pci
;
1381 bus_temp
.ops
.command
= azx_send_cmd
;
1382 bus_temp
.ops
.get_response
= azx_get_response
;
1383 bus_temp
.ops
.attach_pcm
= azx_attach_pcm_stream
;
1384 bus_temp
.ops
.bus_reset
= azx_bus_reset
;
1385 #ifdef CONFIG_SND_HDA_POWER_SAVE
1386 bus_temp
.power_save
= &power_save
;
1387 bus_temp
.ops
.pm_notify
= azx_power_notify
;
1390 err
= snd_hda_bus_new(chip
->card
, &bus_temp
, &chip
->bus
);
1394 if (chip
->driver_type
== AZX_DRIVER_NVIDIA
)
1395 chip
->bus
->needs_damn_long_delay
= 1;
1398 max_slots
= azx_max_codecs
[chip
->driver_type
];
1400 max_slots
= AZX_MAX_CODECS
;
1402 /* First try to probe all given codec slots */
1403 for (c
= 0; c
< max_slots
; c
++) {
1404 if ((chip
->codec_mask
& (1 << c
)) & chip
->codec_probe_mask
) {
1405 if (probe_codec(chip
, c
) < 0) {
1406 /* Some BIOSen give you wrong codec addresses
1409 snd_printk(KERN_WARNING SFX
1410 "Codec #%d probe error; "
1411 "disabling it...\n", c
);
1412 chip
->codec_mask
&= ~(1 << c
);
1413 /* More badly, accessing to a non-existing
1414 * codec often screws up the controller chip,
1415 * and distrubs the further communications.
1416 * Thus if an error occurs during probing,
1417 * better to reset the controller chip to
1418 * get back to the sanity state.
1420 azx_stop_chip(chip
);
1421 azx_init_chip(chip
);
1426 /* Then create codec instances */
1427 for (c
= 0; c
< max_slots
; c
++) {
1428 if ((chip
->codec_mask
& (1 << c
)) & chip
->codec_probe_mask
) {
1429 struct hda_codec
*codec
;
1430 err
= snd_hda_codec_new(chip
->bus
, c
, &codec
);
1433 codec
->beep_mode
= chip
->beep_mode
;
1438 snd_printk(KERN_ERR SFX
"no codecs initialized\n");
1444 /* configure each codec instance */
1445 static int __devinit
azx_codec_configure(struct azx
*chip
)
1447 struct hda_codec
*codec
;
1448 list_for_each_entry(codec
, &chip
->bus
->codec_list
, list
) {
1449 snd_hda_codec_configure(codec
);
1459 /* assign a stream for the PCM */
1460 static inline struct azx_dev
*
1461 azx_assign_device(struct azx
*chip
, struct snd_pcm_substream
*substream
)
1464 struct azx_dev
*res
= NULL
;
1466 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
) {
1467 dev
= chip
->playback_index_offset
;
1468 nums
= chip
->playback_streams
;
1470 dev
= chip
->capture_index_offset
;
1471 nums
= chip
->capture_streams
;
1473 for (i
= 0; i
< nums
; i
++, dev
++)
1474 if (!chip
->azx_dev
[dev
].opened
) {
1475 res
= &chip
->azx_dev
[dev
];
1476 if (res
->device
== substream
->pcm
->device
)
1481 res
->device
= substream
->pcm
->device
;
1486 /* release the assigned stream */
1487 static inline void azx_release_device(struct azx_dev
*azx_dev
)
1489 azx_dev
->opened
= 0;
1492 static struct snd_pcm_hardware azx_pcm_hw
= {
1493 .info
= (SNDRV_PCM_INFO_MMAP
|
1494 SNDRV_PCM_INFO_INTERLEAVED
|
1495 SNDRV_PCM_INFO_BLOCK_TRANSFER
|
1496 SNDRV_PCM_INFO_MMAP_VALID
|
1497 /* No full-resume yet implemented */
1498 /* SNDRV_PCM_INFO_RESUME |*/
1499 SNDRV_PCM_INFO_PAUSE
|
1500 SNDRV_PCM_INFO_SYNC_START
),
1501 .formats
= SNDRV_PCM_FMTBIT_S16_LE
,
1502 .rates
= SNDRV_PCM_RATE_48000
,
1507 .buffer_bytes_max
= AZX_MAX_BUF_SIZE
,
1508 .period_bytes_min
= 128,
1509 .period_bytes_max
= AZX_MAX_BUF_SIZE
/ 2,
1511 .periods_max
= AZX_MAX_FRAG
,
1517 struct hda_codec
*codec
;
1518 struct hda_pcm_stream
*hinfo
[2];
1521 static int azx_pcm_open(struct snd_pcm_substream
*substream
)
1523 struct azx_pcm
*apcm
= snd_pcm_substream_chip(substream
);
1524 struct hda_pcm_stream
*hinfo
= apcm
->hinfo
[substream
->stream
];
1525 struct azx
*chip
= apcm
->chip
;
1526 struct azx_dev
*azx_dev
;
1527 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
1528 unsigned long flags
;
1531 mutex_lock(&chip
->open_mutex
);
1532 azx_dev
= azx_assign_device(chip
, substream
);
1533 if (azx_dev
== NULL
) {
1534 mutex_unlock(&chip
->open_mutex
);
1537 runtime
->hw
= azx_pcm_hw
;
1538 runtime
->hw
.channels_min
= hinfo
->channels_min
;
1539 runtime
->hw
.channels_max
= hinfo
->channels_max
;
1540 runtime
->hw
.formats
= hinfo
->formats
;
1541 runtime
->hw
.rates
= hinfo
->rates
;
1542 snd_pcm_limit_hw_rates(runtime
);
1543 snd_pcm_hw_constraint_integer(runtime
, SNDRV_PCM_HW_PARAM_PERIODS
);
1544 snd_pcm_hw_constraint_step(runtime
, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES
,
1546 snd_pcm_hw_constraint_step(runtime
, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES
,
1548 snd_hda_power_up(apcm
->codec
);
1549 err
= hinfo
->ops
.open(hinfo
, apcm
->codec
, substream
);
1551 azx_release_device(azx_dev
);
1552 snd_hda_power_down(apcm
->codec
);
1553 mutex_unlock(&chip
->open_mutex
);
1556 snd_pcm_limit_hw_rates(runtime
);
1558 if (snd_BUG_ON(!runtime
->hw
.channels_min
) ||
1559 snd_BUG_ON(!runtime
->hw
.channels_max
) ||
1560 snd_BUG_ON(!runtime
->hw
.formats
) ||
1561 snd_BUG_ON(!runtime
->hw
.rates
)) {
1562 azx_release_device(azx_dev
);
1563 hinfo
->ops
.close(hinfo
, apcm
->codec
, substream
);
1564 snd_hda_power_down(apcm
->codec
);
1565 mutex_unlock(&chip
->open_mutex
);
1568 spin_lock_irqsave(&chip
->reg_lock
, flags
);
1569 azx_dev
->substream
= substream
;
1570 azx_dev
->running
= 0;
1571 spin_unlock_irqrestore(&chip
->reg_lock
, flags
);
1573 runtime
->private_data
= azx_dev
;
1574 snd_pcm_set_sync(substream
);
1575 mutex_unlock(&chip
->open_mutex
);
1579 static int azx_pcm_close(struct snd_pcm_substream
*substream
)
1581 struct azx_pcm
*apcm
= snd_pcm_substream_chip(substream
);
1582 struct hda_pcm_stream
*hinfo
= apcm
->hinfo
[substream
->stream
];
1583 struct azx
*chip
= apcm
->chip
;
1584 struct azx_dev
*azx_dev
= get_azx_dev(substream
);
1585 unsigned long flags
;
1587 mutex_lock(&chip
->open_mutex
);
1588 spin_lock_irqsave(&chip
->reg_lock
, flags
);
1589 azx_dev
->substream
= NULL
;
1590 azx_dev
->running
= 0;
1591 spin_unlock_irqrestore(&chip
->reg_lock
, flags
);
1592 azx_release_device(azx_dev
);
1593 hinfo
->ops
.close(hinfo
, apcm
->codec
, substream
);
1594 snd_hda_power_down(apcm
->codec
);
1595 mutex_unlock(&chip
->open_mutex
);
1599 static int azx_pcm_hw_params(struct snd_pcm_substream
*substream
,
1600 struct snd_pcm_hw_params
*hw_params
)
1602 struct azx_dev
*azx_dev
= get_azx_dev(substream
);
1604 azx_dev
->bufsize
= 0;
1605 azx_dev
->period_bytes
= 0;
1606 azx_dev
->format_val
= 0;
1607 return snd_pcm_lib_malloc_pages(substream
,
1608 params_buffer_bytes(hw_params
));
1611 static int azx_pcm_hw_free(struct snd_pcm_substream
*substream
)
1613 struct azx_pcm
*apcm
= snd_pcm_substream_chip(substream
);
1614 struct azx_dev
*azx_dev
= get_azx_dev(substream
);
1615 struct hda_pcm_stream
*hinfo
= apcm
->hinfo
[substream
->stream
];
1617 /* reset BDL address */
1618 azx_sd_writel(azx_dev
, SD_BDLPL
, 0);
1619 azx_sd_writel(azx_dev
, SD_BDLPU
, 0);
1620 azx_sd_writel(azx_dev
, SD_CTL
, 0);
1621 azx_dev
->bufsize
= 0;
1622 azx_dev
->period_bytes
= 0;
1623 azx_dev
->format_val
= 0;
1625 hinfo
->ops
.cleanup(hinfo
, apcm
->codec
, substream
);
1627 return snd_pcm_lib_free_pages(substream
);
1630 static int azx_pcm_prepare(struct snd_pcm_substream
*substream
)
1632 struct azx_pcm
*apcm
= snd_pcm_substream_chip(substream
);
1633 struct azx
*chip
= apcm
->chip
;
1634 struct azx_dev
*azx_dev
= get_azx_dev(substream
);
1635 struct hda_pcm_stream
*hinfo
= apcm
->hinfo
[substream
->stream
];
1636 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
1637 unsigned int bufsize
, period_bytes
, format_val
;
1640 azx_stream_reset(chip
, azx_dev
);
1641 format_val
= snd_hda_calc_stream_format(runtime
->rate
,
1646 snd_printk(KERN_ERR SFX
1647 "invalid format_val, rate=%d, ch=%d, format=%d\n",
1648 runtime
->rate
, runtime
->channels
, runtime
->format
);
1652 bufsize
= snd_pcm_lib_buffer_bytes(substream
);
1653 period_bytes
= snd_pcm_lib_period_bytes(substream
);
1655 snd_printdd(SFX
"azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
1656 bufsize
, format_val
);
1658 if (bufsize
!= azx_dev
->bufsize
||
1659 period_bytes
!= azx_dev
->period_bytes
||
1660 format_val
!= azx_dev
->format_val
) {
1661 azx_dev
->bufsize
= bufsize
;
1662 azx_dev
->period_bytes
= period_bytes
;
1663 azx_dev
->format_val
= format_val
;
1664 err
= azx_setup_periods(chip
, substream
, azx_dev
);
1669 azx_dev
->min_jiffies
= (runtime
->period_size
* HZ
) /
1670 (runtime
->rate
* 2);
1671 azx_setup_controller(chip
, azx_dev
);
1672 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
)
1673 azx_dev
->fifo_size
= azx_sd_readw(azx_dev
, SD_FIFOSIZE
) + 1;
1675 azx_dev
->fifo_size
= 0;
1677 return hinfo
->ops
.prepare(hinfo
, apcm
->codec
, azx_dev
->stream_tag
,
1678 azx_dev
->format_val
, substream
);
1681 static int azx_pcm_trigger(struct snd_pcm_substream
*substream
, int cmd
)
1683 struct azx_pcm
*apcm
= snd_pcm_substream_chip(substream
);
1684 struct azx
*chip
= apcm
->chip
;
1685 struct azx_dev
*azx_dev
;
1686 struct snd_pcm_substream
*s
;
1687 int rstart
= 0, start
, nsync
= 0, sbits
= 0;
1691 case SNDRV_PCM_TRIGGER_START
:
1693 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE
:
1694 case SNDRV_PCM_TRIGGER_RESUME
:
1697 case SNDRV_PCM_TRIGGER_PAUSE_PUSH
:
1698 case SNDRV_PCM_TRIGGER_SUSPEND
:
1699 case SNDRV_PCM_TRIGGER_STOP
:
1706 snd_pcm_group_for_each_entry(s
, substream
) {
1707 if (s
->pcm
->card
!= substream
->pcm
->card
)
1709 azx_dev
= get_azx_dev(s
);
1710 sbits
|= 1 << azx_dev
->index
;
1712 snd_pcm_trigger_done(s
, substream
);
1715 spin_lock(&chip
->reg_lock
);
1717 /* first, set SYNC bits of corresponding streams */
1718 azx_writel(chip
, SYNC
, azx_readl(chip
, SYNC
) | sbits
);
1720 snd_pcm_group_for_each_entry(s
, substream
) {
1721 if (s
->pcm
->card
!= substream
->pcm
->card
)
1723 azx_dev
= get_azx_dev(s
);
1725 azx_dev
->start_flag
= 1;
1726 azx_dev
->start_jiffies
= jiffies
+ azx_dev
->min_jiffies
;
1729 azx_stream_start(chip
, azx_dev
);
1731 azx_stream_stop(chip
, azx_dev
);
1732 azx_dev
->running
= start
;
1734 spin_unlock(&chip
->reg_lock
);
1738 /* wait until all FIFOs get ready */
1739 for (timeout
= 5000; timeout
; timeout
--) {
1741 snd_pcm_group_for_each_entry(s
, substream
) {
1742 if (s
->pcm
->card
!= substream
->pcm
->card
)
1744 azx_dev
= get_azx_dev(s
);
1745 if (!(azx_sd_readb(azx_dev
, SD_STS
) &
1754 /* wait until all RUN bits are cleared */
1755 for (timeout
= 5000; timeout
; timeout
--) {
1757 snd_pcm_group_for_each_entry(s
, substream
) {
1758 if (s
->pcm
->card
!= substream
->pcm
->card
)
1760 azx_dev
= get_azx_dev(s
);
1761 if (azx_sd_readb(azx_dev
, SD_CTL
) &
1771 spin_lock(&chip
->reg_lock
);
1772 /* reset SYNC bits */
1773 azx_writel(chip
, SYNC
, azx_readl(chip
, SYNC
) & ~sbits
);
1774 spin_unlock(&chip
->reg_lock
);
1779 /* get the current DMA position with correction on VIA chips */
1780 static unsigned int azx_via_get_position(struct azx
*chip
,
1781 struct azx_dev
*azx_dev
)
1783 unsigned int link_pos
, mini_pos
, bound_pos
;
1784 unsigned int mod_link_pos
, mod_dma_pos
, mod_mini_pos
;
1785 unsigned int fifo_size
;
1787 link_pos
= azx_sd_readl(azx_dev
, SD_LPIB
);
1788 if (azx_dev
->index
>= 4) {
1789 /* Playback, no problem using link position */
1795 * use mod to get the DMA position just like old chipset
1797 mod_dma_pos
= le32_to_cpu(*azx_dev
->posbuf
);
1798 mod_dma_pos
%= azx_dev
->period_bytes
;
1800 /* azx_dev->fifo_size can't get FIFO size of in stream.
1801 * Get from base address + offset.
1803 fifo_size
= readw(chip
->remap_addr
+ VIA_IN_STREAM0_FIFO_SIZE_OFFSET
);
1805 if (azx_dev
->insufficient
) {
1806 /* Link position never gather than FIFO size */
1807 if (link_pos
<= fifo_size
)
1810 azx_dev
->insufficient
= 0;
1813 if (link_pos
<= fifo_size
)
1814 mini_pos
= azx_dev
->bufsize
+ link_pos
- fifo_size
;
1816 mini_pos
= link_pos
- fifo_size
;
1818 /* Find nearest previous boudary */
1819 mod_mini_pos
= mini_pos
% azx_dev
->period_bytes
;
1820 mod_link_pos
= link_pos
% azx_dev
->period_bytes
;
1821 if (mod_link_pos
>= fifo_size
)
1822 bound_pos
= link_pos
- mod_link_pos
;
1823 else if (mod_dma_pos
>= mod_mini_pos
)
1824 bound_pos
= mini_pos
- mod_mini_pos
;
1826 bound_pos
= mini_pos
- mod_mini_pos
+ azx_dev
->period_bytes
;
1827 if (bound_pos
>= azx_dev
->bufsize
)
1831 /* Calculate real DMA position we want */
1832 return bound_pos
+ mod_dma_pos
;
1835 static unsigned int azx_get_position(struct azx
*chip
,
1836 struct azx_dev
*azx_dev
)
1840 if (chip
->via_dmapos_patch
)
1841 pos
= azx_via_get_position(chip
, azx_dev
);
1842 else if (chip
->position_fix
== POS_FIX_POSBUF
||
1843 chip
->position_fix
== POS_FIX_AUTO
) {
1844 /* use the position buffer */
1845 pos
= le32_to_cpu(*azx_dev
->posbuf
);
1848 pos
= azx_sd_readl(azx_dev
, SD_LPIB
);
1850 if (pos
>= azx_dev
->bufsize
)
1855 static snd_pcm_uframes_t
azx_pcm_pointer(struct snd_pcm_substream
*substream
)
1857 struct azx_pcm
*apcm
= snd_pcm_substream_chip(substream
);
1858 struct azx
*chip
= apcm
->chip
;
1859 struct azx_dev
*azx_dev
= get_azx_dev(substream
);
1860 return bytes_to_frames(substream
->runtime
,
1861 azx_get_position(chip
, azx_dev
));
1865 * Check whether the current DMA position is acceptable for updating
1866 * periods. Returns non-zero if it's OK.
1868 * Many HD-audio controllers appear pretty inaccurate about
1869 * the update-IRQ timing. The IRQ is issued before actually the
1870 * data is processed. So, we need to process it afterwords in a
1873 static int azx_position_ok(struct azx
*chip
, struct azx_dev
*azx_dev
)
1877 if (azx_dev
->start_flag
&&
1878 time_before_eq(jiffies
, azx_dev
->start_jiffies
))
1879 return -1; /* bogus (too early) interrupt */
1880 azx_dev
->start_flag
= 0;
1882 pos
= azx_get_position(chip
, azx_dev
);
1883 if (chip
->position_fix
== POS_FIX_AUTO
) {
1886 "hda-intel: Invalid position buffer, "
1887 "using LPIB read method instead.\n");
1888 chip
->position_fix
= POS_FIX_LPIB
;
1889 pos
= azx_get_position(chip
, azx_dev
);
1891 chip
->position_fix
= POS_FIX_POSBUF
;
1894 if (!bdl_pos_adj
[chip
->dev_index
])
1895 return 1; /* no delayed ack */
1896 if (WARN_ONCE(!azx_dev
->period_bytes
,
1897 "hda-intel: zero azx_dev->period_bytes"))
1898 return 0; /* this shouldn't happen! */
1899 if (pos
% azx_dev
->period_bytes
> azx_dev
->period_bytes
/ 2)
1900 return 0; /* NG - it's below the period boundary */
1901 return 1; /* OK, it's fine */
1905 * The work for pending PCM period updates.
1907 static void azx_irq_pending_work(struct work_struct
*work
)
1909 struct azx
*chip
= container_of(work
, struct azx
, irq_pending_work
);
1912 if (!chip
->irq_pending_warned
) {
1914 "hda-intel: IRQ timing workaround is activated "
1915 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1916 chip
->card
->number
);
1917 chip
->irq_pending_warned
= 1;
1922 spin_lock_irq(&chip
->reg_lock
);
1923 for (i
= 0; i
< chip
->num_streams
; i
++) {
1924 struct azx_dev
*azx_dev
= &chip
->azx_dev
[i
];
1925 if (!azx_dev
->irq_pending
||
1926 !azx_dev
->substream
||
1929 if (azx_position_ok(chip
, azx_dev
)) {
1930 azx_dev
->irq_pending
= 0;
1931 spin_unlock(&chip
->reg_lock
);
1932 snd_pcm_period_elapsed(azx_dev
->substream
);
1933 spin_lock(&chip
->reg_lock
);
1937 spin_unlock_irq(&chip
->reg_lock
);
1944 /* clear irq_pending flags and assure no on-going workq */
1945 static void azx_clear_irq_pending(struct azx
*chip
)
1949 spin_lock_irq(&chip
->reg_lock
);
1950 for (i
= 0; i
< chip
->num_streams
; i
++)
1951 chip
->azx_dev
[i
].irq_pending
= 0;
1952 spin_unlock_irq(&chip
->reg_lock
);
1955 static struct snd_pcm_ops azx_pcm_ops
= {
1956 .open
= azx_pcm_open
,
1957 .close
= azx_pcm_close
,
1958 .ioctl
= snd_pcm_lib_ioctl
,
1959 .hw_params
= azx_pcm_hw_params
,
1960 .hw_free
= azx_pcm_hw_free
,
1961 .prepare
= azx_pcm_prepare
,
1962 .trigger
= azx_pcm_trigger
,
1963 .pointer
= azx_pcm_pointer
,
1964 .page
= snd_pcm_sgbuf_ops_page
,
1967 static void azx_pcm_free(struct snd_pcm
*pcm
)
1969 struct azx_pcm
*apcm
= pcm
->private_data
;
1971 apcm
->chip
->pcm
[pcm
->device
] = NULL
;
1977 azx_attach_pcm_stream(struct hda_bus
*bus
, struct hda_codec
*codec
,
1978 struct hda_pcm
*cpcm
)
1980 struct azx
*chip
= bus
->private_data
;
1981 struct snd_pcm
*pcm
;
1982 struct azx_pcm
*apcm
;
1983 int pcm_dev
= cpcm
->device
;
1986 if (pcm_dev
>= AZX_MAX_PCMS
) {
1987 snd_printk(KERN_ERR SFX
"Invalid PCM device number %d\n",
1991 if (chip
->pcm
[pcm_dev
]) {
1992 snd_printk(KERN_ERR SFX
"PCM %d already exists\n", pcm_dev
);
1995 err
= snd_pcm_new(chip
->card
, cpcm
->name
, pcm_dev
,
1996 cpcm
->stream
[SNDRV_PCM_STREAM_PLAYBACK
].substreams
,
1997 cpcm
->stream
[SNDRV_PCM_STREAM_CAPTURE
].substreams
,
2001 strlcpy(pcm
->name
, cpcm
->name
, sizeof(pcm
->name
));
2002 apcm
= kzalloc(sizeof(*apcm
), GFP_KERNEL
);
2006 apcm
->codec
= codec
;
2007 pcm
->private_data
= apcm
;
2008 pcm
->private_free
= azx_pcm_free
;
2009 if (cpcm
->pcm_type
== HDA_PCM_TYPE_MODEM
)
2010 pcm
->dev_class
= SNDRV_PCM_CLASS_MODEM
;
2011 chip
->pcm
[pcm_dev
] = pcm
;
2013 for (s
= 0; s
< 2; s
++) {
2014 apcm
->hinfo
[s
] = &cpcm
->stream
[s
];
2015 if (cpcm
->stream
[s
].substreams
)
2016 snd_pcm_set_ops(pcm
, s
, &azx_pcm_ops
);
2018 /* buffer pre-allocation */
2019 snd_pcm_lib_preallocate_pages_for_all(pcm
, SNDRV_DMA_TYPE_DEV_SG
,
2020 snd_dma_pci_data(chip
->pci
),
2021 1024 * 64, 32 * 1024 * 1024);
2026 * mixer creation - all stuff is implemented in hda module
2028 static int __devinit
azx_mixer_create(struct azx
*chip
)
2030 return snd_hda_build_controls(chip
->bus
);
2035 * initialize SD streams
2037 static int __devinit
azx_init_stream(struct azx
*chip
)
2041 /* initialize each stream (aka device)
2042 * assign the starting bdl address to each stream (device)
2045 for (i
= 0; i
< chip
->num_streams
; i
++) {
2046 struct azx_dev
*azx_dev
= &chip
->azx_dev
[i
];
2047 azx_dev
->posbuf
= (u32 __iomem
*)(chip
->posbuf
.area
+ i
* 8);
2048 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2049 azx_dev
->sd_addr
= chip
->remap_addr
+ (0x20 * i
+ 0x80);
2050 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2051 azx_dev
->sd_int_sta_mask
= 1 << i
;
2052 /* stream tag: must be non-zero and unique */
2054 azx_dev
->stream_tag
= i
+ 1;
2060 static int azx_acquire_irq(struct azx
*chip
, int do_disconnect
)
2062 if (request_irq(chip
->pci
->irq
, azx_interrupt
,
2063 chip
->msi
? 0 : IRQF_SHARED
,
2064 "hda_intel", chip
)) {
2065 printk(KERN_ERR
"hda-intel: unable to grab IRQ %d, "
2066 "disabling device\n", chip
->pci
->irq
);
2068 snd_card_disconnect(chip
->card
);
2071 chip
->irq
= chip
->pci
->irq
;
2072 pci_intx(chip
->pci
, !chip
->msi
);
2077 static void azx_stop_chip(struct azx
*chip
)
2079 if (!chip
->initialized
)
2082 /* disable interrupts */
2083 azx_int_disable(chip
);
2084 azx_int_clear(chip
);
2086 /* disable CORB/RIRB */
2087 azx_free_cmd_io(chip
);
2089 /* disable position buffer */
2090 azx_writel(chip
, DPLBASE
, 0);
2091 azx_writel(chip
, DPUBASE
, 0);
2093 chip
->initialized
= 0;
2096 #ifdef CONFIG_SND_HDA_POWER_SAVE
2097 /* power-up/down the controller */
2098 static void azx_power_notify(struct hda_bus
*bus
)
2100 struct azx
*chip
= bus
->private_data
;
2101 struct hda_codec
*c
;
2104 list_for_each_entry(c
, &bus
->codec_list
, list
) {
2111 azx_init_chip(chip
);
2112 else if (chip
->running
&& power_save_controller
&&
2113 !bus
->power_keep_link_on
)
2114 azx_stop_chip(chip
);
2116 #endif /* CONFIG_SND_HDA_POWER_SAVE */
2123 static int snd_hda_codecs_inuse(struct hda_bus
*bus
)
2125 struct hda_codec
*codec
;
2127 list_for_each_entry(codec
, &bus
->codec_list
, list
) {
2128 if (snd_hda_codec_needs_resume(codec
))
2134 static int azx_suspend(struct pci_dev
*pci
, pm_message_t state
)
2136 struct snd_card
*card
= pci_get_drvdata(pci
);
2137 struct azx
*chip
= card
->private_data
;
2140 snd_power_change_state(card
, SNDRV_CTL_POWER_D3hot
);
2141 azx_clear_irq_pending(chip
);
2142 for (i
= 0; i
< AZX_MAX_PCMS
; i
++)
2143 snd_pcm_suspend_all(chip
->pcm
[i
]);
2144 if (chip
->initialized
)
2145 snd_hda_suspend(chip
->bus
);
2146 azx_stop_chip(chip
);
2147 if (chip
->irq
>= 0) {
2148 free_irq(chip
->irq
, chip
);
2152 pci_disable_msi(chip
->pci
);
2153 pci_disable_device(pci
);
2154 pci_save_state(pci
);
2155 pci_set_power_state(pci
, pci_choose_state(pci
, state
));
2159 static int azx_resume(struct pci_dev
*pci
)
2161 struct snd_card
*card
= pci_get_drvdata(pci
);
2162 struct azx
*chip
= card
->private_data
;
2164 pci_set_power_state(pci
, PCI_D0
);
2165 pci_restore_state(pci
);
2166 if (pci_enable_device(pci
) < 0) {
2167 printk(KERN_ERR
"hda-intel: pci_enable_device failed, "
2168 "disabling device\n");
2169 snd_card_disconnect(card
);
2172 pci_set_master(pci
);
2174 if (pci_enable_msi(pci
) < 0)
2176 if (azx_acquire_irq(chip
, 1) < 0)
2180 if (snd_hda_codecs_inuse(chip
->bus
))
2181 azx_init_chip(chip
);
2183 snd_hda_resume(chip
->bus
);
2184 snd_power_change_state(card
, SNDRV_CTL_POWER_D0
);
2187 #endif /* CONFIG_PM */
2191 * reboot notifier for hang-up problem at power-down
2193 static int azx_halt(struct notifier_block
*nb
, unsigned long event
, void *buf
)
2195 struct azx
*chip
= container_of(nb
, struct azx
, reboot_notifier
);
2196 snd_hda_bus_reboot_notify(chip
->bus
);
2197 azx_stop_chip(chip
);
2201 static void azx_notifier_register(struct azx
*chip
)
2203 chip
->reboot_notifier
.notifier_call
= azx_halt
;
2204 register_reboot_notifier(&chip
->reboot_notifier
);
2207 static void azx_notifier_unregister(struct azx
*chip
)
2209 if (chip
->reboot_notifier
.notifier_call
)
2210 unregister_reboot_notifier(&chip
->reboot_notifier
);
2216 static int azx_free(struct azx
*chip
)
2220 azx_notifier_unregister(chip
);
2222 if (chip
->initialized
) {
2223 azx_clear_irq_pending(chip
);
2224 for (i
= 0; i
< chip
->num_streams
; i
++)
2225 azx_stream_stop(chip
, &chip
->azx_dev
[i
]);
2226 azx_stop_chip(chip
);
2230 free_irq(chip
->irq
, (void*)chip
);
2232 pci_disable_msi(chip
->pci
);
2233 if (chip
->remap_addr
)
2234 iounmap(chip
->remap_addr
);
2236 if (chip
->azx_dev
) {
2237 for (i
= 0; i
< chip
->num_streams
; i
++)
2238 if (chip
->azx_dev
[i
].bdl
.area
)
2239 snd_dma_free_pages(&chip
->azx_dev
[i
].bdl
);
2242 snd_dma_free_pages(&chip
->rb
);
2243 if (chip
->posbuf
.area
)
2244 snd_dma_free_pages(&chip
->posbuf
);
2245 pci_release_regions(chip
->pci
);
2246 pci_disable_device(chip
->pci
);
2247 kfree(chip
->azx_dev
);
2253 static int azx_dev_free(struct snd_device
*device
)
2255 return azx_free(device
->device_data
);
2259 * white/black-listing for position_fix
2261 static struct snd_pci_quirk position_fix_list
[] __devinitdata
= {
2262 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB
),
2263 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB
),
2264 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB
),
2265 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB
),
2266 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB
),
2270 static int __devinit
check_position_fix(struct azx
*chip
, int fix
)
2272 const struct snd_pci_quirk
*q
;
2276 case POS_FIX_POSBUF
:
2280 /* Check VIA/ATI HD Audio Controller exist */
2281 switch (chip
->driver_type
) {
2282 case AZX_DRIVER_VIA
:
2283 case AZX_DRIVER_ATI
:
2284 chip
->via_dmapos_patch
= 1;
2285 /* Use link position directly, avoid any transfer problem. */
2286 return POS_FIX_LPIB
;
2288 chip
->via_dmapos_patch
= 0;
2290 q
= snd_pci_quirk_lookup(chip
->pci
, position_fix_list
);
2293 "hda_intel: position_fix set to %d "
2294 "for device %04x:%04x\n",
2295 q
->value
, q
->subvendor
, q
->subdevice
);
2298 return POS_FIX_AUTO
;
2302 * black-lists for probe_mask
2304 static struct snd_pci_quirk probe_mask_list
[] __devinitdata
= {
2305 /* Thinkpad often breaks the controller communication when accessing
2306 * to the non-working (or non-existing) modem codec slot.
2308 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2309 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2310 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
2312 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
2313 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2314 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
2315 /* forced codec slots */
2316 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
2317 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
2321 #define AZX_FORCE_CODEC_MASK 0x100
2323 static void __devinit
check_probe_mask(struct azx
*chip
, int dev
)
2325 const struct snd_pci_quirk
*q
;
2327 chip
->codec_probe_mask
= probe_mask
[dev
];
2328 if (chip
->codec_probe_mask
== -1) {
2329 q
= snd_pci_quirk_lookup(chip
->pci
, probe_mask_list
);
2332 "hda_intel: probe_mask set to 0x%x "
2333 "for device %04x:%04x\n",
2334 q
->value
, q
->subvendor
, q
->subdevice
);
2335 chip
->codec_probe_mask
= q
->value
;
2339 /* check forced option */
2340 if (chip
->codec_probe_mask
!= -1 &&
2341 (chip
->codec_probe_mask
& AZX_FORCE_CODEC_MASK
)) {
2342 chip
->codec_mask
= chip
->codec_probe_mask
& 0xff;
2343 printk(KERN_INFO
"hda_intel: codec_mask forced to 0x%x\n",
2349 * white/black-list for enable_msi
2351 static struct snd_pci_quirk msi_black_list
[] __devinitdata
= {
2352 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
2353 SND_PCI_QUIRK(0x1043, 0x829c, "ASUS", 0), /* nvidia */
2357 static void __devinit
check_msi(struct azx
*chip
)
2359 const struct snd_pci_quirk
*q
;
2361 if (enable_msi
>= 0) {
2362 chip
->msi
= !!enable_msi
;
2365 chip
->msi
= 1; /* enable MSI as default */
2366 q
= snd_pci_quirk_lookup(chip
->pci
, msi_black_list
);
2369 "hda_intel: msi for device %04x:%04x set to %d\n",
2370 q
->subvendor
, q
->subdevice
, q
->value
);
2371 chip
->msi
= q
->value
;
2379 static int __devinit
azx_create(struct snd_card
*card
, struct pci_dev
*pci
,
2380 int dev
, int driver_type
,
2385 unsigned short gcap
;
2386 static struct snd_device_ops ops
= {
2387 .dev_free
= azx_dev_free
,
2392 err
= pci_enable_device(pci
);
2396 chip
= kzalloc(sizeof(*chip
), GFP_KERNEL
);
2398 snd_printk(KERN_ERR SFX
"cannot allocate chip\n");
2399 pci_disable_device(pci
);
2403 spin_lock_init(&chip
->reg_lock
);
2404 mutex_init(&chip
->open_mutex
);
2408 chip
->driver_type
= driver_type
;
2410 chip
->dev_index
= dev
;
2411 INIT_WORK(&chip
->irq_pending_work
, azx_irq_pending_work
);
2413 chip
->position_fix
= check_position_fix(chip
, position_fix
[dev
]);
2414 check_probe_mask(chip
, dev
);
2416 chip
->single_cmd
= single_cmd
;
2418 if (bdl_pos_adj
[dev
] < 0) {
2419 switch (chip
->driver_type
) {
2420 case AZX_DRIVER_ICH
:
2421 bdl_pos_adj
[dev
] = 1;
2424 bdl_pos_adj
[dev
] = 32;
2429 #if BITS_PER_LONG != 64
2430 /* Fix up base address on ULI M5461 */
2431 if (chip
->driver_type
== AZX_DRIVER_ULI
) {
2433 pci_read_config_word(pci
, 0x40, &tmp3
);
2434 pci_write_config_word(pci
, 0x40, tmp3
| 0x10);
2435 pci_write_config_dword(pci
, PCI_BASE_ADDRESS_1
, 0);
2439 err
= pci_request_regions(pci
, "ICH HD audio");
2442 pci_disable_device(pci
);
2446 chip
->addr
= pci_resource_start(pci
, 0);
2447 chip
->remap_addr
= pci_ioremap_bar(pci
, 0);
2448 if (chip
->remap_addr
== NULL
) {
2449 snd_printk(KERN_ERR SFX
"ioremap error\n");
2455 if (pci_enable_msi(pci
) < 0)
2458 if (azx_acquire_irq(chip
, 0) < 0) {
2463 pci_set_master(pci
);
2464 synchronize_irq(chip
->irq
);
2466 gcap
= azx_readw(chip
, GCAP
);
2467 snd_printdd(SFX
"chipset global capabilities = 0x%x\n", gcap
);
2469 /* disable SB600 64bit support for safety */
2470 if ((chip
->driver_type
== AZX_DRIVER_ATI
) ||
2471 (chip
->driver_type
== AZX_DRIVER_ATIHDMI
)) {
2472 struct pci_dev
*p_smbus
;
2473 p_smbus
= pci_get_device(PCI_VENDOR_ID_ATI
,
2474 PCI_DEVICE_ID_ATI_SBX00_SMBUS
,
2477 if (p_smbus
->revision
< 0x30)
2478 gcap
&= ~ICH6_GCAP_64OK
;
2479 pci_dev_put(p_smbus
);
2483 /* disable 64bit DMA address for Teradici */
2484 /* it does not work with device 6549:1200 subsys e4a2:040b */
2485 if (chip
->driver_type
== AZX_DRIVER_TERA
)
2486 gcap
&= ~ICH6_GCAP_64OK
;
2488 /* allow 64bit DMA address if supported by H/W */
2489 if ((gcap
& ICH6_GCAP_64OK
) && !pci_set_dma_mask(pci
, DMA_BIT_MASK(64)))
2490 pci_set_consistent_dma_mask(pci
, DMA_BIT_MASK(64));
2492 pci_set_dma_mask(pci
, DMA_BIT_MASK(32));
2493 pci_set_consistent_dma_mask(pci
, DMA_BIT_MASK(32));
2496 /* read number of streams from GCAP register instead of using
2499 chip
->capture_streams
= (gcap
>> 8) & 0x0f;
2500 chip
->playback_streams
= (gcap
>> 12) & 0x0f;
2501 if (!chip
->playback_streams
&& !chip
->capture_streams
) {
2502 /* gcap didn't give any info, switching to old method */
2504 switch (chip
->driver_type
) {
2505 case AZX_DRIVER_ULI
:
2506 chip
->playback_streams
= ULI_NUM_PLAYBACK
;
2507 chip
->capture_streams
= ULI_NUM_CAPTURE
;
2509 case AZX_DRIVER_ATIHDMI
:
2510 chip
->playback_streams
= ATIHDMI_NUM_PLAYBACK
;
2511 chip
->capture_streams
= ATIHDMI_NUM_CAPTURE
;
2513 case AZX_DRIVER_GENERIC
:
2515 chip
->playback_streams
= ICH6_NUM_PLAYBACK
;
2516 chip
->capture_streams
= ICH6_NUM_CAPTURE
;
2520 chip
->capture_index_offset
= 0;
2521 chip
->playback_index_offset
= chip
->capture_streams
;
2522 chip
->num_streams
= chip
->playback_streams
+ chip
->capture_streams
;
2523 chip
->azx_dev
= kcalloc(chip
->num_streams
, sizeof(*chip
->azx_dev
),
2525 if (!chip
->azx_dev
) {
2526 snd_printk(KERN_ERR SFX
"cannot malloc azx_dev\n");
2530 for (i
= 0; i
< chip
->num_streams
; i
++) {
2531 /* allocate memory for the BDL for each stream */
2532 err
= snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV
,
2533 snd_dma_pci_data(chip
->pci
),
2534 BDL_SIZE
, &chip
->azx_dev
[i
].bdl
);
2536 snd_printk(KERN_ERR SFX
"cannot allocate BDL\n");
2540 /* allocate memory for the position buffer */
2541 err
= snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV
,
2542 snd_dma_pci_data(chip
->pci
),
2543 chip
->num_streams
* 8, &chip
->posbuf
);
2545 snd_printk(KERN_ERR SFX
"cannot allocate posbuf\n");
2548 /* allocate CORB/RIRB */
2549 err
= azx_alloc_cmd_io(chip
);
2553 /* initialize streams */
2554 azx_init_stream(chip
);
2556 /* initialize chip */
2558 azx_init_chip(chip
);
2560 /* codec detection */
2561 if (!chip
->codec_mask
) {
2562 snd_printk(KERN_ERR SFX
"no codecs found!\n");
2567 err
= snd_device_new(card
, SNDRV_DEV_LOWLEVEL
, chip
, &ops
);
2569 snd_printk(KERN_ERR SFX
"Error creating device [card]!\n");
2573 strcpy(card
->driver
, "HDA-Intel");
2574 strlcpy(card
->shortname
, driver_short_names
[chip
->driver_type
],
2575 sizeof(card
->shortname
));
2576 snprintf(card
->longname
, sizeof(card
->longname
),
2577 "%s at 0x%lx irq %i",
2578 card
->shortname
, chip
->addr
, chip
->irq
);
2588 static void power_down_all_codecs(struct azx
*chip
)
2590 #ifdef CONFIG_SND_HDA_POWER_SAVE
2591 /* The codecs were powered up in snd_hda_codec_new().
2592 * Now all initialization done, so turn them down if possible
2594 struct hda_codec
*codec
;
2595 list_for_each_entry(codec
, &chip
->bus
->codec_list
, list
) {
2596 snd_hda_power_down(codec
);
2601 static int __devinit
azx_probe(struct pci_dev
*pci
,
2602 const struct pci_device_id
*pci_id
)
2605 struct snd_card
*card
;
2609 if (dev
>= SNDRV_CARDS
)
2616 err
= snd_card_create(index
[dev
], id
[dev
], THIS_MODULE
, 0, &card
);
2618 snd_printk(KERN_ERR SFX
"Error creating card!\n");
2622 /* set this here since it's referred in snd_hda_load_patch() */
2623 snd_card_set_dev(card
, &pci
->dev
);
2625 err
= azx_create(card
, pci
, dev
, pci_id
->driver_data
, &chip
);
2628 card
->private_data
= chip
;
2630 #ifdef CONFIG_SND_HDA_INPUT_BEEP
2631 chip
->beep_mode
= beep_mode
[dev
];
2634 /* create codec instances */
2635 err
= azx_codec_create(chip
, model
[dev
]);
2638 #ifdef CONFIG_SND_HDA_PATCH_LOADER
2640 snd_printk(KERN_ERR SFX
"Applying patch firmware '%s'\n",
2642 err
= snd_hda_load_patch(chip
->bus
, patch
[dev
]);
2647 if (!probe_only
[dev
]) {
2648 err
= azx_codec_configure(chip
);
2653 /* create PCM streams */
2654 err
= snd_hda_build_pcms(chip
->bus
);
2658 /* create mixer controls */
2659 err
= azx_mixer_create(chip
);
2663 err
= snd_card_register(card
);
2667 pci_set_drvdata(pci
, card
);
2669 power_down_all_codecs(chip
);
2670 azx_notifier_register(chip
);
2675 snd_card_free(card
);
2679 static void __devexit
azx_remove(struct pci_dev
*pci
)
2681 snd_card_free(pci_get_drvdata(pci
));
2682 pci_set_drvdata(pci
, NULL
);
2686 static DEFINE_PCI_DEVICE_TABLE(azx_ids
) = {
2688 { PCI_DEVICE(0x8086, 0x2668), .driver_data
= AZX_DRIVER_ICH
},
2689 { PCI_DEVICE(0x8086, 0x27d8), .driver_data
= AZX_DRIVER_ICH
},
2690 { PCI_DEVICE(0x8086, 0x269a), .driver_data
= AZX_DRIVER_ICH
},
2691 { PCI_DEVICE(0x8086, 0x284b), .driver_data
= AZX_DRIVER_ICH
},
2692 { PCI_DEVICE(0x8086, 0x2911), .driver_data
= AZX_DRIVER_ICH
},
2693 { PCI_DEVICE(0x8086, 0x293e), .driver_data
= AZX_DRIVER_ICH
},
2694 { PCI_DEVICE(0x8086, 0x293f), .driver_data
= AZX_DRIVER_ICH
},
2695 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data
= AZX_DRIVER_ICH
},
2696 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data
= AZX_DRIVER_ICH
},
2698 { PCI_DEVICE(0x8086, 0x3b56), .driver_data
= AZX_DRIVER_ICH
},
2700 { PCI_DEVICE(0x8086, 0x811b), .driver_data
= AZX_DRIVER_SCH
},
2701 /* ATI SB 450/600 */
2702 { PCI_DEVICE(0x1002, 0x437b), .driver_data
= AZX_DRIVER_ATI
},
2703 { PCI_DEVICE(0x1002, 0x4383), .driver_data
= AZX_DRIVER_ATI
},
2705 { PCI_DEVICE(0x1002, 0x793b), .driver_data
= AZX_DRIVER_ATIHDMI
},
2706 { PCI_DEVICE(0x1002, 0x7919), .driver_data
= AZX_DRIVER_ATIHDMI
},
2707 { PCI_DEVICE(0x1002, 0x960f), .driver_data
= AZX_DRIVER_ATIHDMI
},
2708 { PCI_DEVICE(0x1002, 0x970f), .driver_data
= AZX_DRIVER_ATIHDMI
},
2709 { PCI_DEVICE(0x1002, 0xaa00), .driver_data
= AZX_DRIVER_ATIHDMI
},
2710 { PCI_DEVICE(0x1002, 0xaa08), .driver_data
= AZX_DRIVER_ATIHDMI
},
2711 { PCI_DEVICE(0x1002, 0xaa10), .driver_data
= AZX_DRIVER_ATIHDMI
},
2712 { PCI_DEVICE(0x1002, 0xaa18), .driver_data
= AZX_DRIVER_ATIHDMI
},
2713 { PCI_DEVICE(0x1002, 0xaa20), .driver_data
= AZX_DRIVER_ATIHDMI
},
2714 { PCI_DEVICE(0x1002, 0xaa28), .driver_data
= AZX_DRIVER_ATIHDMI
},
2715 { PCI_DEVICE(0x1002, 0xaa30), .driver_data
= AZX_DRIVER_ATIHDMI
},
2716 { PCI_DEVICE(0x1002, 0xaa38), .driver_data
= AZX_DRIVER_ATIHDMI
},
2717 { PCI_DEVICE(0x1002, 0xaa40), .driver_data
= AZX_DRIVER_ATIHDMI
},
2718 { PCI_DEVICE(0x1002, 0xaa48), .driver_data
= AZX_DRIVER_ATIHDMI
},
2719 /* VIA VT8251/VT8237A */
2720 { PCI_DEVICE(0x1106, 0x3288), .driver_data
= AZX_DRIVER_VIA
},
2722 { PCI_DEVICE(0x1039, 0x7502), .driver_data
= AZX_DRIVER_SIS
},
2724 { PCI_DEVICE(0x10b9, 0x5461), .driver_data
= AZX_DRIVER_ULI
},
2726 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
),
2727 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO
<< 8,
2728 .class_mask
= 0xffffff,
2729 .driver_data
= AZX_DRIVER_NVIDIA
},
2731 { PCI_DEVICE(0x6549, 0x1200), .driver_data
= AZX_DRIVER_TERA
},
2732 /* Creative X-Fi (CA0110-IBG) */
2733 #if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
2734 /* the following entry conflicts with snd-ctxfi driver,
2735 * as ctxfi driver mutates from HD-audio to native mode with
2736 * a special command sequence.
2738 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE
, PCI_ANY_ID
),
2739 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO
<< 8,
2740 .class_mask
= 0xffffff,
2741 .driver_data
= AZX_DRIVER_GENERIC
},
2743 /* this entry seems still valid -- i.e. without emu20kx chip */
2744 { PCI_DEVICE(0x1102, 0x0009), .driver_data
= AZX_DRIVER_GENERIC
},
2746 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2747 { PCI_DEVICE(PCI_VENDOR_ID_ATI
, PCI_ANY_ID
),
2748 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO
<< 8,
2749 .class_mask
= 0xffffff,
2750 .driver_data
= AZX_DRIVER_GENERIC
},
2751 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_ANY_ID
),
2752 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO
<< 8,
2753 .class_mask
= 0xffffff,
2754 .driver_data
= AZX_DRIVER_GENERIC
},
2757 MODULE_DEVICE_TABLE(pci
, azx_ids
);
2759 /* pci_driver definition */
2760 static struct pci_driver driver
= {
2761 .name
= "HDA Intel",
2762 .id_table
= azx_ids
,
2764 .remove
= __devexit_p(azx_remove
),
2766 .suspend
= azx_suspend
,
2767 .resume
= azx_resume
,
2771 static int __init
alsa_card_azx_init(void)
2773 return pci_register_driver(&driver
);
2776 static void __exit
alsa_card_azx_exit(void)
2778 pci_unregister_driver(&driver
);
2781 module_init(alsa_card_azx_init
)
2782 module_exit(alsa_card_azx_exit
)