2 * TI DaVinci DM365 EVM board support
4 * Copyright (C) 2009 Texas Instruments Incorporated
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 #include <linux/kernel.h>
16 #include <linux/init.h>
17 #include <linux/err.h>
18 #include <linux/i2c.h>
20 #include <linux/clk.h>
21 #include <linux/i2c/at24.h>
22 #include <linux/leds.h>
23 #include <linux/mtd/mtd.h>
24 #include <linux/mtd/partitions.h>
25 #include <linux/mtd/nand.h>
26 #include <linux/input.h>
28 #include <asm/mach-types.h>
29 #include <asm/mach/arch.h>
32 #include <mach/dm365.h>
33 #include <mach/common.h>
35 #include <mach/serial.h>
37 #include <mach/nand.h>
38 #include <mach/keyscan.h>
40 #include <media/tvp514x.h>
42 static inline int have_imager(void)
44 /* REVISIT when it's supported, trigger via Kconfig */
48 static inline int have_tvp7002(void)
50 /* REVISIT when it's supported, trigger via Kconfig */
55 #define DM365_ASYNC_EMIF_CONTROL_BASE 0x01d10000
56 #define DM365_ASYNC_EMIF_DATA_CE0_BASE 0x02000000
57 #define DM365_ASYNC_EMIF_DATA_CE1_BASE 0x04000000
59 #define DM365_EVM_PHY_MASK (0x2)
60 #define DM365_EVM_MDIO_FREQUENCY (2200000) /* PHY bus frequency */
63 * A MAX-II CPLD is used for various board control functions.
65 #define CPLD_OFFSET(a13a8,a2a1) (((a13a8) << 10) + ((a2a1) << 3))
67 #define CPLD_VERSION CPLD_OFFSET(0,0) /* r/o */
68 #define CPLD_TEST CPLD_OFFSET(0,1)
69 #define CPLD_LEDS CPLD_OFFSET(0,2)
70 #define CPLD_MUX CPLD_OFFSET(0,3)
71 #define CPLD_SWITCH CPLD_OFFSET(1,0) /* r/o */
72 #define CPLD_POWER CPLD_OFFSET(1,1)
73 #define CPLD_VIDEO CPLD_OFFSET(1,2)
74 #define CPLD_CARDSTAT CPLD_OFFSET(1,3) /* r/o */
76 #define CPLD_DILC_OUT CPLD_OFFSET(2,0)
77 #define CPLD_DILC_IN CPLD_OFFSET(2,1) /* r/o */
79 #define CPLD_IMG_DIR0 CPLD_OFFSET(2,2)
80 #define CPLD_IMG_MUX0 CPLD_OFFSET(2,3)
81 #define CPLD_IMG_MUX1 CPLD_OFFSET(3,0)
82 #define CPLD_IMG_DIR1 CPLD_OFFSET(3,1)
83 #define CPLD_IMG_MUX2 CPLD_OFFSET(3,2)
84 #define CPLD_IMG_MUX3 CPLD_OFFSET(3,3)
85 #define CPLD_IMG_DIR2 CPLD_OFFSET(4,0)
86 #define CPLD_IMG_MUX4 CPLD_OFFSET(4,1)
87 #define CPLD_IMG_MUX5 CPLD_OFFSET(4,2)
89 #define CPLD_RESETS CPLD_OFFSET(4,3)
91 #define CPLD_CCD_DIR1 CPLD_OFFSET(0x3e,0)
92 #define CPLD_CCD_IO1 CPLD_OFFSET(0x3e,1)
93 #define CPLD_CCD_DIR2 CPLD_OFFSET(0x3e,2)
94 #define CPLD_CCD_IO2 CPLD_OFFSET(0x3e,3)
95 #define CPLD_CCD_DIR3 CPLD_OFFSET(0x3f,0)
96 #define CPLD_CCD_IO3 CPLD_OFFSET(0x3f,1)
98 static void __iomem
*cpld
;
101 /* NOTE: this is geared for the standard config, with a socketed
102 * 2 GByte Micron NAND (MT29F16G08FAA) using 128KB sectors. If you
103 * swap chips with a different block size, partitioning will
104 * need to be changed. This NAND chip MT29F16G08FAA is the default
105 * NAND shipped with the Spectrum Digital DM365 EVM
107 #define NAND_BLOCK_SIZE SZ_128K
109 static struct mtd_partition davinci_nand_partitions
[] = {
111 /* UBL (a few copies) plus U-Boot */
112 .name
= "bootloader",
114 .size
= 28 * NAND_BLOCK_SIZE
,
115 .mask_flags
= MTD_WRITEABLE
, /* force read-only */
117 /* U-Boot environment */
119 .offset
= MTDPART_OFS_APPEND
,
120 .size
= 2 * NAND_BLOCK_SIZE
,
124 .offset
= MTDPART_OFS_APPEND
,
128 .name
= "filesystem1",
129 .offset
= MTDPART_OFS_APPEND
,
133 .name
= "filesystem2",
134 .offset
= MTDPART_OFS_APPEND
,
135 .size
= MTDPART_SIZ_FULL
,
138 /* two blocks with bad block table (and mirror) at the end */
141 static struct davinci_nand_pdata davinci_nand_data
= {
142 .mask_chipsel
= BIT(14),
143 .parts
= davinci_nand_partitions
,
144 .nr_parts
= ARRAY_SIZE(davinci_nand_partitions
),
145 .ecc_mode
= NAND_ECC_HW
,
146 .options
= NAND_USE_FLASH_BBT
,
150 static struct resource davinci_nand_resources
[] = {
152 .start
= DM365_ASYNC_EMIF_DATA_CE0_BASE
,
153 .end
= DM365_ASYNC_EMIF_DATA_CE0_BASE
+ SZ_32M
- 1,
154 .flags
= IORESOURCE_MEM
,
156 .start
= DM365_ASYNC_EMIF_CONTROL_BASE
,
157 .end
= DM365_ASYNC_EMIF_CONTROL_BASE
+ SZ_4K
- 1,
158 .flags
= IORESOURCE_MEM
,
162 static struct platform_device davinci_nand_device
= {
163 .name
= "davinci_nand",
165 .num_resources
= ARRAY_SIZE(davinci_nand_resources
),
166 .resource
= davinci_nand_resources
,
168 .platform_data
= &davinci_nand_data
,
172 static struct at24_platform_data eeprom_info
= {
173 .byte_len
= (256*1024) / 8,
175 .flags
= AT24_FLAG_ADDR16
,
176 .setup
= davinci_get_mac_addr
,
177 .context
= (void *)0x7f00,
180 static struct snd_platform_data dm365_evm_snd_data
;
182 static struct i2c_board_info i2c_info
[] = {
184 I2C_BOARD_INFO("24c256", 0x50),
185 .platform_data
= &eeprom_info
,
188 I2C_BOARD_INFO("tlv320aic3x", 0x18),
192 static struct davinci_i2c_platform_data i2c_pdata
= {
193 .bus_freq
= 400 /* kHz */,
194 .bus_delay
= 0 /* usec */,
197 static int dm365evm_keyscan_enable(struct device
*dev
)
199 return davinci_cfg_reg(DM365_KEYSCAN
);
202 static unsigned short dm365evm_keymap
[] = {
222 static struct davinci_ks_platform_data dm365evm_ks_data
= {
223 .device_enable
= dm365evm_keyscan_enable
,
224 .keymap
= dm365evm_keymap
,
225 .keymapsize
= ARRAY_SIZE(dm365evm_keymap
),
227 /* Scan period = strobe + interval */
230 .matrix_type
= DAVINCI_KEYSCAN_MATRIX_4X4
,
233 static int cpld_mmc_get_cd(int module
)
238 /* low == card present */
239 return !(__raw_readb(cpld
+ CPLD_CARDSTAT
) & BIT(module
? 4 : 0));
242 static int cpld_mmc_get_ro(int module
)
247 /* high == card's write protect switch active */
248 return !!(__raw_readb(cpld
+ CPLD_CARDSTAT
) & BIT(module
? 5 : 1));
251 static struct davinci_mmc_config dm365evm_mmc_config
= {
252 .get_cd
= cpld_mmc_get_cd
,
253 .get_ro
= cpld_mmc_get_ro
,
255 .max_freq
= 50000000,
256 .caps
= MMC_CAP_MMC_HIGHSPEED
| MMC_CAP_SD_HIGHSPEED
,
257 .version
= MMC_CTLR_VERSION_2
,
260 static void dm365evm_emac_configure(void)
263 * EMAC pins are multiplexed with GPIO and UART
264 * Further details are available at the DM365 ARM
265 * Subsystem Users Guide(sprufg5.pdf) pages 125 - 127
267 davinci_cfg_reg(DM365_EMAC_TX_EN
);
268 davinci_cfg_reg(DM365_EMAC_TX_CLK
);
269 davinci_cfg_reg(DM365_EMAC_COL
);
270 davinci_cfg_reg(DM365_EMAC_TXD3
);
271 davinci_cfg_reg(DM365_EMAC_TXD2
);
272 davinci_cfg_reg(DM365_EMAC_TXD1
);
273 davinci_cfg_reg(DM365_EMAC_TXD0
);
274 davinci_cfg_reg(DM365_EMAC_RXD3
);
275 davinci_cfg_reg(DM365_EMAC_RXD2
);
276 davinci_cfg_reg(DM365_EMAC_RXD1
);
277 davinci_cfg_reg(DM365_EMAC_RXD0
);
278 davinci_cfg_reg(DM365_EMAC_RX_CLK
);
279 davinci_cfg_reg(DM365_EMAC_RX_DV
);
280 davinci_cfg_reg(DM365_EMAC_RX_ER
);
281 davinci_cfg_reg(DM365_EMAC_CRS
);
282 davinci_cfg_reg(DM365_EMAC_MDIO
);
283 davinci_cfg_reg(DM365_EMAC_MDCLK
);
286 * EMAC interrupts are multiplexed with GPIO interrupts
287 * Details are available at the DM365 ARM
288 * Subsystem Users Guide(sprufg5.pdf) pages 133 - 134
290 davinci_cfg_reg(DM365_INT_EMAC_RXTHRESH
);
291 davinci_cfg_reg(DM365_INT_EMAC_RXPULSE
);
292 davinci_cfg_reg(DM365_INT_EMAC_TXPULSE
);
293 davinci_cfg_reg(DM365_INT_EMAC_MISCPULSE
);
296 static void dm365evm_mmc_configure(void)
299 * MMC/SD pins are multiplexed with GPIO and EMIF
300 * Further details are available at the DM365 ARM
301 * Subsystem Users Guide(sprufg5.pdf) pages 118, 128 - 131
303 davinci_cfg_reg(DM365_SD1_CLK
);
304 davinci_cfg_reg(DM365_SD1_CMD
);
305 davinci_cfg_reg(DM365_SD1_DATA3
);
306 davinci_cfg_reg(DM365_SD1_DATA2
);
307 davinci_cfg_reg(DM365_SD1_DATA1
);
308 davinci_cfg_reg(DM365_SD1_DATA0
);
311 static struct tvp514x_platform_data tvp5146_pdata
= {
317 #define TVP514X_STD_ALL (V4L2_STD_NTSC | V4L2_STD_PAL)
318 /* Inputs available at the TVP5146 */
319 static struct v4l2_input tvp5146_inputs
[] = {
323 .type
= V4L2_INPUT_TYPE_CAMERA
,
324 .std
= TVP514X_STD_ALL
,
329 .type
= V4L2_INPUT_TYPE_CAMERA
,
330 .std
= TVP514X_STD_ALL
,
335 * this is the route info for connecting each input to decoder
336 * ouput that goes to vpfe. There is a one to one correspondence
337 * with tvp5146_inputs
339 static struct vpfe_route tvp5146_routes
[] = {
341 .input
= INPUT_CVBS_VI2B
,
342 .output
= OUTPUT_10BIT_422_EMBEDDED_SYNC
,
345 .input
= INPUT_SVIDEO_VI2C_VI1C
,
346 .output
= OUTPUT_10BIT_422_EMBEDDED_SYNC
,
350 static struct vpfe_subdev_info vpfe_sub_devs
[] = {
354 .num_inputs
= ARRAY_SIZE(tvp5146_inputs
),
355 .inputs
= tvp5146_inputs
,
356 .routes
= tvp5146_routes
,
359 .if_type
= VPFE_BT656
,
360 .hdpol
= VPFE_PINPOL_POSITIVE
,
361 .vdpol
= VPFE_PINPOL_POSITIVE
,
364 I2C_BOARD_INFO("tvp5146", 0x5d),
365 .platform_data
= &tvp5146_pdata
,
370 static struct vpfe_config vpfe_cfg
= {
371 .num_subdevs
= ARRAY_SIZE(vpfe_sub_devs
),
372 .sub_devs
= vpfe_sub_devs
,
374 .card_name
= "DM365 EVM",
378 static void __init
evm_init_i2c(void)
380 davinci_init_i2c(&i2c_pdata
);
381 i2c_register_board_info(1, i2c_info
, ARRAY_SIZE(i2c_info
));
384 static struct platform_device
*dm365_evm_nand_devices
[] __initdata
= {
385 &davinci_nand_device
,
388 static inline int have_leds(void)
390 #ifdef CONFIG_LEDS_CLASS
398 struct led_classdev cdev
;
402 static const struct {
406 { "dm365evm::ds2", },
407 { "dm365evm::ds3", },
408 { "dm365evm::ds4", },
409 { "dm365evm::ds5", },
410 { "dm365evm::ds6", "nand-disk", },
411 { "dm365evm::ds7", "mmc1", },
412 { "dm365evm::ds8", "mmc0", },
413 { "dm365evm::ds9", "heartbeat", },
416 static void cpld_led_set(struct led_classdev
*cdev
, enum led_brightness b
)
418 struct cpld_led
*led
= container_of(cdev
, struct cpld_led
, cdev
);
419 u8 reg
= __raw_readb(cpld
+ CPLD_LEDS
);
425 __raw_writeb(reg
, cpld
+ CPLD_LEDS
);
428 static enum led_brightness
cpld_led_get(struct led_classdev
*cdev
)
430 struct cpld_led
*led
= container_of(cdev
, struct cpld_led
, cdev
);
431 u8 reg
= __raw_readb(cpld
+ CPLD_LEDS
);
433 return (reg
& led
->mask
) ? LED_OFF
: LED_FULL
;
436 static int __init
cpld_leds_init(void)
440 if (!have_leds() || !cpld
)
444 __raw_writeb(0xff, cpld
+ CPLD_LEDS
);
445 for (i
= 0; i
< ARRAY_SIZE(cpld_leds
); i
++) {
446 struct cpld_led
*led
;
448 led
= kzalloc(sizeof(*led
), GFP_KERNEL
);
452 led
->cdev
.name
= cpld_leds
[i
].name
;
453 led
->cdev
.brightness_set
= cpld_led_set
;
454 led
->cdev
.brightness_get
= cpld_led_get
;
455 led
->cdev
.default_trigger
= cpld_leds
[i
].trigger
;
458 if (led_classdev_register(NULL
, &led
->cdev
) < 0) {
466 /* run after subsys_initcall() for LEDs */
467 fs_initcall(cpld_leds_init
);
470 static void __init
evm_init_cpld(void)
474 struct clk
*aemif_clk
;
476 /* Make sure we can configure the CPLD through CS1. Then
477 * leave it on for later access to MMC and LED registers.
479 aemif_clk
= clk_get(NULL
, "aemif");
480 if (IS_ERR(aemif_clk
))
482 clk_enable(aemif_clk
);
484 if (request_mem_region(DM365_ASYNC_EMIF_DATA_CE1_BASE
, SECTION_SIZE
,
487 cpld
= ioremap(DM365_ASYNC_EMIF_DATA_CE1_BASE
, SECTION_SIZE
);
489 release_mem_region(DM365_ASYNC_EMIF_DATA_CE1_BASE
,
492 pr_err("ERROR: can't map CPLD\n");
493 clk_disable(aemif_clk
);
497 /* External muxing for some signals */
500 /* Read SW5 to set up NAND + keypad _or_ OneNAND (sync read).
501 * NOTE: SW4 bus width setting must match!
503 if ((__raw_readb(cpld
+ CPLD_SWITCH
) & BIT(5)) == 0) {
504 /* external keypad mux */
507 platform_add_devices(dm365_evm_nand_devices
,
508 ARRAY_SIZE(dm365_evm_nand_devices
));
510 /* no OneNAND support yet */
513 /* Leave external chips in reset when unused. */
514 resets
= BIT(3) | BIT(2) | BIT(1) | BIT(0);
516 /* Static video input config with SN74CBT16214 1-of-3 mux:
517 * - port b1 == tvp7002 (mux lowbits == 1 or 6)
518 * - port b2 == imager (mux lowbits == 2 or 7)
519 * - port b3 == tvp5146 (mux lowbits == 5)
521 * Runtime switching could work too, with limitations.
527 /* externally mux MMC1/ENET/AIC33 to imager */
528 mux
|= BIT(6) | BIT(5) | BIT(3);
530 struct davinci_soc_info
*soc_info
= &davinci_soc_info
;
532 /* we can use MMC1 ... */
533 dm365evm_mmc_configure();
534 davinci_setup_mmc(1, &dm365evm_mmc_config
);
536 /* ... and ENET ... */
537 dm365evm_emac_configure();
538 soc_info
->emac_pdata
->phy_mask
= DM365_EVM_PHY_MASK
;
539 soc_info
->emac_pdata
->mdio_max_freq
= DM365_EVM_MDIO_FREQUENCY
;
545 if (have_tvp7002()) {
548 label
= "tvp7002 HD";
550 /* default to tvp5146 */
553 label
= "tvp5146 SD";
556 __raw_writeb(mux
, cpld
+ CPLD_MUX
);
557 __raw_writeb(resets
, cpld
+ CPLD_RESETS
);
558 pr_info("EVM: %s video input\n", label
);
560 /* REVISIT export switches: NTSC/PAL (SW5.6), EXTRA1 (SW5.2), etc */
563 static struct davinci_uart_config uart_config __initdata
= {
564 .enabled_uarts
= (1 << 0),
567 static void __init
dm365_evm_map_io(void)
569 /* setup input configuration for VPFE input devices */
570 dm365_set_vpfe_config(&vpfe_cfg
);
574 static __init
void dm365_evm_init(void)
577 davinci_serial_init(&uart_config
);
579 dm365evm_emac_configure();
580 dm365evm_mmc_configure();
582 davinci_setup_mmc(0, &dm365evm_mmc_config
);
584 /* maybe setup mmc1/etc ... _after_ mmc0 */
587 dm365_init_asp(&dm365_evm_snd_data
);
589 dm365_init_ks(&dm365evm_ks_data
);
592 static __init
void dm365_evm_irq_init(void)
597 MACHINE_START(DAVINCI_DM365_EVM
, "DaVinci DM365 EVM")
599 .io_pg_offst
= (__IO_ADDRESS(IO_PHYS
) >> 18) & 0xfffc,
600 .boot_params
= (0x80000100),
601 .map_io
= dm365_evm_map_io
,
602 .init_irq
= dm365_evm_irq_init
,
603 .timer
= &davinci_timer
,
604 .init_machine
= dm365_evm_init
,