2 * IBM Automatic Server Restart driver.
4 * Copyright (c) 2005 Andrey Panin <pazke@donpac.ru>
6 * Based on driver written by Pete Reynolds.
7 * Copyright (c) IBM Corporation, 1998-2004.
9 * This software may be used and distributed according to the terms
10 * of the GNU Public License, incorporated herein by reference.
14 #include <linux/kernel.h>
15 #include <linux/slab.h>
16 #include <linux/module.h>
17 #include <linux/pci.h>
18 #include <linux/timer.h>
19 #include <linux/miscdevice.h>
20 #include <linux/watchdog.h>
21 #include <linux/dmi.h>
23 #include <linux/uaccess.h>
35 #define PFX "ibmasr: "
37 #define TOPAZ_ASR_REG_OFFSET 4
38 #define TOPAZ_ASR_TOGGLE 0x40
39 #define TOPAZ_ASR_DISABLE 0x80
41 /* PEARL ASR S/W REGISTER SUPERIO PORT ADDRESSES */
42 #define PEARL_BASE 0xe04
43 #define PEARL_WRITE 0xe06
44 #define PEARL_READ 0xe07
46 #define PEARL_ASR_DISABLE_MASK 0x80 /* bit 7: disable = 1, enable = 0 */
47 #define PEARL_ASR_TOGGLE_MASK 0x40 /* bit 6: 0, then 1, then 0 */
49 /* JASPER OFFSET FROM SIO BASE ADDR TO ASR S/W REGISTERS. */
50 #define JASPER_ASR_REG_OFFSET 0x38
52 #define JASPER_ASR_DISABLE_MASK 0x01 /* bit 0: disable = 1, enable = 0 */
53 #define JASPER_ASR_TOGGLE_MASK 0x02 /* bit 1: 0, then 1, then 0 */
55 #define JUNIPER_BASE_ADDRESS 0x54b /* Base address of Juniper ASR */
56 #define JUNIPER_ASR_DISABLE_MASK 0x01 /* bit 0: disable = 1 enable = 0 */
57 #define JUNIPER_ASR_TOGGLE_MASK 0x02 /* bit 1: 0, then 1, then 0 */
59 #define SPRUCE_BASE_ADDRESS 0x118e /* Base address of Spruce ASR */
60 #define SPRUCE_ASR_DISABLE_MASK 0x01 /* bit 1: disable = 1 enable = 0 */
61 #define SPRUCE_ASR_TOGGLE_MASK 0x02 /* bit 0: 0, then 1, then 0 */
64 static int nowayout
= WATCHDOG_NOWAYOUT
;
66 static unsigned long asr_is_open
;
67 static char asr_expect_close
;
69 static unsigned int asr_type
, asr_base
, asr_length
;
70 static unsigned int asr_read_addr
, asr_write_addr
;
71 static unsigned char asr_toggle_mask
, asr_disable_mask
;
72 static spinlock_t asr_lock
;
74 static void __asr_toggle(void)
78 reg
= inb(asr_read_addr
);
80 outb(reg
& ~asr_toggle_mask
, asr_write_addr
);
81 reg
= inb(asr_read_addr
);
83 outb(reg
| asr_toggle_mask
, asr_write_addr
);
84 reg
= inb(asr_read_addr
);
86 outb(reg
& ~asr_toggle_mask
, asr_write_addr
);
87 reg
= inb(asr_read_addr
);
90 static void asr_toggle(void)
94 spin_unlock(&asr_lock
);
97 static void asr_enable(void)
101 spin_lock(&asr_lock
);
102 if (asr_type
== ASMTYPE_TOPAZ
) {
103 /* asr_write_addr == asr_read_addr */
104 reg
= inb(asr_read_addr
);
105 outb(reg
& ~(TOPAZ_ASR_TOGGLE
| TOPAZ_ASR_DISABLE
),
109 * First make sure the hardware timer is reset by toggling
110 * ASR hardware timer line.
114 reg
= inb(asr_read_addr
);
115 outb(reg
& ~asr_disable_mask
, asr_write_addr
);
117 reg
= inb(asr_read_addr
);
118 spin_unlock(&asr_lock
);
121 static void asr_disable(void)
125 spin_lock(&asr_lock
);
126 reg
= inb(asr_read_addr
);
128 if (asr_type
== ASMTYPE_TOPAZ
)
129 /* asr_write_addr == asr_read_addr */
130 outb(reg
| TOPAZ_ASR_TOGGLE
| TOPAZ_ASR_DISABLE
,
133 outb(reg
| asr_toggle_mask
, asr_write_addr
);
134 reg
= inb(asr_read_addr
);
136 outb(reg
| asr_disable_mask
, asr_write_addr
);
138 reg
= inb(asr_read_addr
);
139 spin_unlock(&asr_lock
);
142 static int __init
asr_get_base_address(void)
144 unsigned char low
, high
;
145 const char *type
= "";
151 /* SELECT SuperIO CHIP FOR QUERYING
152 (WRITE 0x07 TO BOTH 0x2E and 0x2F) */
156 /* SELECT AND READ THE HIGH-NIBBLE OF THE GPIO BASE ADDRESS */
160 /* SELECT AND READ THE LOW-NIBBLE OF THE GPIO BASE ADDRESS */
164 asr_base
= (high
<< 16) | low
;
165 asr_read_addr
= asr_write_addr
=
166 asr_base
+ TOPAZ_ASR_REG_OFFSET
;
176 pdev
= pci_get_bus_and_slot(0, DEVFN(0x1f, 0));
179 pci_read_config_dword(pdev
, 0x58, &r
);
180 asr_base
= r
& 0xFFFE;
183 /* FIXME: need to use pci_config_lock here,
184 but it's not exported */
186 /* spin_lock_irqsave(&pci_config_lock, flags);*/
188 /* Select the SuperIO chip in the PCI I/O port register */
189 outl(0x8000f858, 0xcf8);
191 /* BUS 0, Slot 1F, fnc 0, offset 58 */
194 * Read the base address for the SuperIO chip.
195 * Only the lower 16 bits are valid, but the address is word
196 * aligned so the last bit must be masked off.
198 asr_base
= inl(0xcfc) & 0xfffe;
200 /* spin_unlock_irqrestore(&pci_config_lock, flags);*/
202 asr_read_addr
= asr_write_addr
=
203 asr_base
+ JASPER_ASR_REG_OFFSET
;
204 asr_toggle_mask
= JASPER_ASR_TOGGLE_MASK
;
205 asr_disable_mask
= JASPER_ASR_DISABLE_MASK
;
206 asr_length
= JASPER_ASR_REG_OFFSET
+ 1;
212 asr_base
= PEARL_BASE
;
213 asr_read_addr
= PEARL_READ
;
214 asr_write_addr
= PEARL_WRITE
;
215 asr_toggle_mask
= PEARL_ASR_TOGGLE_MASK
;
216 asr_disable_mask
= PEARL_ASR_DISABLE_MASK
;
220 case ASMTYPE_JUNIPER
:
222 asr_base
= JUNIPER_BASE_ADDRESS
;
223 asr_read_addr
= asr_write_addr
= asr_base
;
224 asr_toggle_mask
= JUNIPER_ASR_TOGGLE_MASK
;
225 asr_disable_mask
= JUNIPER_ASR_DISABLE_MASK
;
230 asr_base
= SPRUCE_BASE_ADDRESS
;
231 asr_read_addr
= asr_write_addr
= asr_base
;
232 asr_toggle_mask
= SPRUCE_ASR_TOGGLE_MASK
;
233 asr_disable_mask
= SPRUCE_ASR_DISABLE_MASK
;
237 if (!request_region(asr_base
, asr_length
, "ibmasr")) {
238 printk(KERN_ERR PFX
"address %#x already in use\n",
243 printk(KERN_INFO PFX
"found %sASR @ addr %#x\n", type
, asr_base
);
249 static ssize_t
asr_write(struct file
*file
, const char __user
*buf
,
250 size_t count
, loff_t
*ppos
)
256 /* In case it was set long ago */
257 asr_expect_close
= 0;
259 for (i
= 0; i
!= count
; i
++) {
261 if (get_user(c
, buf
+ i
))
264 asr_expect_close
= 42;
272 static long asr_ioctl(struct file
*file
, unsigned int cmd
, unsigned long arg
)
274 static const struct watchdog_info ident
= {
275 .options
= WDIOF_KEEPALIVEPING
|
277 .identity
= "IBM ASR",
279 void __user
*argp
= (void __user
*)arg
;
280 int __user
*p
= argp
;
284 case WDIOC_GETSUPPORT
:
285 return copy_to_user(argp
, &ident
, sizeof(ident
)) ? -EFAULT
: 0;
286 case WDIOC_GETSTATUS
:
287 case WDIOC_GETBOOTSTATUS
:
288 return put_user(0, p
);
289 case WDIOC_SETOPTIONS
:
291 int new_options
, retval
= -EINVAL
;
292 if (get_user(new_options
, p
))
294 if (new_options
& WDIOS_DISABLECARD
) {
298 if (new_options
& WDIOS_ENABLECARD
) {
305 case WDIOC_KEEPALIVE
:
309 * The hardware has a fixed timeout value, so no WDIOC_SETTIMEOUT
310 * and WDIOC_GETTIMEOUT always returns 256.
312 case WDIOC_GETTIMEOUT
:
314 return put_user(heartbeat
, p
);
320 static int asr_open(struct inode
*inode
, struct file
*file
)
322 if (test_and_set_bit(0, &asr_is_open
))
328 return nonseekable_open(inode
, file
);
331 static int asr_release(struct inode
*inode
, struct file
*file
)
333 if (asr_expect_close
== 42)
337 "unexpected close, not stopping watchdog!\n");
340 clear_bit(0, &asr_is_open
);
341 asr_expect_close
= 0;
345 static const struct file_operations asr_fops
= {
346 .owner
= THIS_MODULE
,
349 .unlocked_ioctl
= asr_ioctl
,
351 .release
= asr_release
,
354 static struct miscdevice asr_miscdev
= {
355 .minor
= WATCHDOG_MINOR
,
366 static struct ibmasr_id __initdata ibmasr_id_table
[] = {
367 { "IBM Automatic Server Restart - eserver xSeries 220", ASMTYPE_TOPAZ
},
368 { "IBM Automatic Server Restart - Machine Type 8673", ASMTYPE_PEARL
},
369 { "IBM Automatic Server Restart - Machine Type 8480", ASMTYPE_JASPER
},
370 { "IBM Automatic Server Restart - Machine Type 8482", ASMTYPE_JUNIPER
},
371 { "IBM Automatic Server Restart - Machine Type 8648", ASMTYPE_SPRUCE
},
375 static int __init
ibmasr_init(void)
377 struct ibmasr_id
*id
;
380 for (id
= ibmasr_id_table
; id
->desc
; id
++) {
381 if (dmi_find_device(DMI_DEV_TYPE_OTHER
, id
->desc
, NULL
)) {
390 spin_lock_init(&asr_lock
);
392 rc
= asr_get_base_address();
396 rc
= misc_register(&asr_miscdev
);
398 release_region(asr_base
, asr_length
);
399 printk(KERN_ERR PFX
"failed to register misc device\n");
406 static void __exit
ibmasr_exit(void)
411 misc_deregister(&asr_miscdev
);
413 release_region(asr_base
, asr_length
);
416 module_init(ibmasr_init
);
417 module_exit(ibmasr_exit
);
419 module_param(nowayout
, int, 0);
420 MODULE_PARM_DESC(nowayout
,
421 "Watchdog cannot be stopped once started (default="
422 __MODULE_STRING(WATCHDOG_NOWAYOUT
) ")");
424 MODULE_DESCRIPTION("IBM Automatic Server Restart driver");
425 MODULE_AUTHOR("Andrey Panin");
426 MODULE_LICENSE("GPL");
427 MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR
);