2 * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
3 * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
5 * Based on the 64360 driver from:
6 * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
7 * Rabeeh Khoury <rabeeh@marvell.com>
9 * Copyright (C) 2003 PMC-Sierra, Inc.,
10 * written by Manish Lachwani
12 * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
14 * Copyright (C) 2004-2006 MontaVista Software, Inc.
15 * Dale Farnsworth <dale@farnsworth.org>
17 * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
18 * <sjhill@realitydiluted.com>
20 * Copyright (C) 2007-2008 Marvell Semiconductor
21 * Lennert Buytenhek <buytenh@marvell.com>
23 * This program is free software; you can redistribute it and/or
24 * modify it under the terms of the GNU General Public License
25 * as published by the Free Software Foundation; either version 2
26 * of the License, or (at your option) any later version.
28 * This program is distributed in the hope that it will be useful,
29 * but WITHOUT ANY WARRANTY; without even the implied warranty of
30 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
31 * GNU General Public License for more details.
33 * You should have received a copy of the GNU General Public License
34 * along with this program; if not, write to the Free Software
35 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
38 #include <linux/init.h>
39 #include <linux/dma-mapping.h>
42 #include <linux/tcp.h>
43 #include <linux/udp.h>
44 #include <linux/etherdevice.h>
45 #include <linux/delay.h>
46 #include <linux/ethtool.h>
47 #include <linux/platform_device.h>
48 #include <linux/module.h>
49 #include <linux/kernel.h>
50 #include <linux/spinlock.h>
51 #include <linux/workqueue.h>
52 #include <linux/phy.h>
53 #include <linux/mv643xx_eth.h>
55 #include <linux/types.h>
56 #include <asm/system.h>
58 static char mv643xx_eth_driver_name
[] = "mv643xx_eth";
59 static char mv643xx_eth_driver_version
[] = "1.4";
63 * Registers shared between all ports.
65 #define PHY_ADDR 0x0000
66 #define SMI_REG 0x0004
67 #define SMI_BUSY 0x10000000
68 #define SMI_READ_VALID 0x08000000
69 #define SMI_OPCODE_READ 0x04000000
70 #define SMI_OPCODE_WRITE 0x00000000
71 #define ERR_INT_CAUSE 0x0080
72 #define ERR_INT_SMI_DONE 0x00000010
73 #define ERR_INT_MASK 0x0084
74 #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
75 #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
76 #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
77 #define WINDOW_BAR_ENABLE 0x0290
78 #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
81 * Main per-port registers. These live at offset 0x0400 for
82 * port #0, 0x0800 for port #1, and 0x0c00 for port #2.
84 #define PORT_CONFIG 0x0000
85 #define UNICAST_PROMISCUOUS_MODE 0x00000001
86 #define PORT_CONFIG_EXT 0x0004
87 #define MAC_ADDR_LOW 0x0014
88 #define MAC_ADDR_HIGH 0x0018
89 #define SDMA_CONFIG 0x001c
90 #define PORT_SERIAL_CONTROL 0x003c
91 #define PORT_STATUS 0x0044
92 #define TX_FIFO_EMPTY 0x00000400
93 #define TX_IN_PROGRESS 0x00000080
94 #define PORT_SPEED_MASK 0x00000030
95 #define PORT_SPEED_1000 0x00000010
96 #define PORT_SPEED_100 0x00000020
97 #define PORT_SPEED_10 0x00000000
98 #define FLOW_CONTROL_ENABLED 0x00000008
99 #define FULL_DUPLEX 0x00000004
100 #define LINK_UP 0x00000002
101 #define TXQ_COMMAND 0x0048
102 #define TXQ_FIX_PRIO_CONF 0x004c
103 #define TX_BW_RATE 0x0050
104 #define TX_BW_MTU 0x0058
105 #define TX_BW_BURST 0x005c
106 #define INT_CAUSE 0x0060
107 #define INT_TX_END 0x07f80000
108 #define INT_RX 0x000003fc
109 #define INT_EXT 0x00000002
110 #define INT_CAUSE_EXT 0x0064
111 #define INT_EXT_LINK_PHY 0x00110000
112 #define INT_EXT_TX 0x000000ff
113 #define INT_MASK 0x0068
114 #define INT_MASK_EXT 0x006c
115 #define TX_FIFO_URGENT_THRESHOLD 0x0074
116 #define TXQ_FIX_PRIO_CONF_MOVED 0x00dc
117 #define TX_BW_RATE_MOVED 0x00e0
118 #define TX_BW_MTU_MOVED 0x00e8
119 #define TX_BW_BURST_MOVED 0x00ec
120 #define RXQ_CURRENT_DESC_PTR(q) (0x020c + ((q) << 4))
121 #define RXQ_COMMAND 0x0280
122 #define TXQ_CURRENT_DESC_PTR(q) (0x02c0 + ((q) << 2))
123 #define TXQ_BW_TOKENS(q) (0x0300 + ((q) << 4))
124 #define TXQ_BW_CONF(q) (0x0304 + ((q) << 4))
125 #define TXQ_BW_WRR_CONF(q) (0x0308 + ((q) << 4))
128 * Misc per-port registers.
130 #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
131 #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
132 #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
133 #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
137 * SDMA configuration register.
139 #define RX_BURST_SIZE_16_64BIT (4 << 1)
140 #define BLM_RX_NO_SWAP (1 << 4)
141 #define BLM_TX_NO_SWAP (1 << 5)
142 #define TX_BURST_SIZE_16_64BIT (4 << 22)
144 #if defined(__BIG_ENDIAN)
145 #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
146 (RX_BURST_SIZE_16_64BIT | \
147 TX_BURST_SIZE_16_64BIT)
148 #elif defined(__LITTLE_ENDIAN)
149 #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
150 (RX_BURST_SIZE_16_64BIT | \
153 TX_BURST_SIZE_16_64BIT)
155 #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
160 * Port serial control register.
162 #define SET_MII_SPEED_TO_100 (1 << 24)
163 #define SET_GMII_SPEED_TO_1000 (1 << 23)
164 #define SET_FULL_DUPLEX_MODE (1 << 21)
165 #define MAX_RX_PACKET_9700BYTE (5 << 17)
166 #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
167 #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
168 #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
169 #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
170 #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
171 #define FORCE_LINK_PASS (1 << 1)
172 #define SERIAL_PORT_ENABLE (1 << 0)
174 #define DEFAULT_RX_QUEUE_SIZE 128
175 #define DEFAULT_TX_QUEUE_SIZE 256
181 #if defined(__BIG_ENDIAN)
183 u16 byte_cnt
; /* Descriptor buffer byte count */
184 u16 buf_size
; /* Buffer size */
185 u32 cmd_sts
; /* Descriptor command status */
186 u32 next_desc_ptr
; /* Next descriptor pointer */
187 u32 buf_ptr
; /* Descriptor buffer pointer */
191 u16 byte_cnt
; /* buffer byte count */
192 u16 l4i_chk
; /* CPU provided TCP checksum */
193 u32 cmd_sts
; /* Command/status field */
194 u32 next_desc_ptr
; /* Pointer to next descriptor */
195 u32 buf_ptr
; /* pointer to buffer for this descriptor*/
197 #elif defined(__LITTLE_ENDIAN)
199 u32 cmd_sts
; /* Descriptor command status */
200 u16 buf_size
; /* Buffer size */
201 u16 byte_cnt
; /* Descriptor buffer byte count */
202 u32 buf_ptr
; /* Descriptor buffer pointer */
203 u32 next_desc_ptr
; /* Next descriptor pointer */
207 u32 cmd_sts
; /* Command/status field */
208 u16 l4i_chk
; /* CPU provided TCP checksum */
209 u16 byte_cnt
; /* buffer byte count */
210 u32 buf_ptr
; /* pointer to buffer for this descriptor*/
211 u32 next_desc_ptr
; /* Pointer to next descriptor */
214 #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
217 /* RX & TX descriptor command */
218 #define BUFFER_OWNED_BY_DMA 0x80000000
220 /* RX & TX descriptor status */
221 #define ERROR_SUMMARY 0x00000001
223 /* RX descriptor status */
224 #define LAYER_4_CHECKSUM_OK 0x40000000
225 #define RX_ENABLE_INTERRUPT 0x20000000
226 #define RX_FIRST_DESC 0x08000000
227 #define RX_LAST_DESC 0x04000000
229 /* TX descriptor command */
230 #define TX_ENABLE_INTERRUPT 0x00800000
231 #define GEN_CRC 0x00400000
232 #define TX_FIRST_DESC 0x00200000
233 #define TX_LAST_DESC 0x00100000
234 #define ZERO_PADDING 0x00080000
235 #define GEN_IP_V4_CHECKSUM 0x00040000
236 #define GEN_TCP_UDP_CHECKSUM 0x00020000
237 #define UDP_FRAME 0x00010000
238 #define MAC_HDR_EXTRA_4_BYTES 0x00008000
239 #define MAC_HDR_EXTRA_8_BYTES 0x00000200
241 #define TX_IHL_SHIFT 11
244 /* global *******************************************************************/
245 struct mv643xx_eth_shared_private
{
247 * Ethernet controller base address.
252 * Points at the right SMI instance to use.
254 struct mv643xx_eth_shared_private
*smi
;
257 * Provides access to local SMI interface.
259 struct mii_bus
*smi_bus
;
262 * If we have access to the error interrupt pin (which is
263 * somewhat misnamed as it not only reflects internal errors
264 * but also reflects SMI completion), use that to wait for
265 * SMI access completion instead of polling the SMI busy bit.
268 wait_queue_head_t smi_busy_wait
;
271 * Per-port MBUS window access register value.
276 * Hardware-specific parameters.
279 int extended_rx_coal_limit
;
283 #define TX_BW_CONTROL_ABSENT 0
284 #define TX_BW_CONTROL_OLD_LAYOUT 1
285 #define TX_BW_CONTROL_NEW_LAYOUT 2
288 /* per-port *****************************************************************/
289 struct mib_counters
{
290 u64 good_octets_received
;
291 u32 bad_octets_received
;
292 u32 internal_mac_transmit_err
;
293 u32 good_frames_received
;
294 u32 bad_frames_received
;
295 u32 broadcast_frames_received
;
296 u32 multicast_frames_received
;
297 u32 frames_64_octets
;
298 u32 frames_65_to_127_octets
;
299 u32 frames_128_to_255_octets
;
300 u32 frames_256_to_511_octets
;
301 u32 frames_512_to_1023_octets
;
302 u32 frames_1024_to_max_octets
;
303 u64 good_octets_sent
;
304 u32 good_frames_sent
;
305 u32 excessive_collision
;
306 u32 multicast_frames_sent
;
307 u32 broadcast_frames_sent
;
308 u32 unrec_mac_control_received
;
310 u32 good_fc_received
;
312 u32 undersize_received
;
313 u32 fragments_received
;
314 u32 oversize_received
;
316 u32 mac_receive_error
;
331 struct rx_desc
*rx_desc_area
;
332 dma_addr_t rx_desc_dma
;
333 int rx_desc_area_size
;
334 struct sk_buff
**rx_skb
;
346 struct tx_desc
*tx_desc_area
;
347 dma_addr_t tx_desc_dma
;
348 int tx_desc_area_size
;
350 struct sk_buff_head tx_skb
;
352 unsigned long tx_packets
;
353 unsigned long tx_bytes
;
354 unsigned long tx_dropped
;
357 struct mv643xx_eth_private
{
358 struct mv643xx_eth_shared_private
*shared
;
362 struct net_device
*dev
;
364 struct phy_device
*phy
;
366 struct timer_list mib_counters_timer
;
367 spinlock_t mib_counters_lock
;
368 struct mib_counters mib_counters
;
370 struct work_struct tx_timeout_task
;
372 struct napi_struct napi
;
381 struct sk_buff_head rx_recycle
;
386 int default_rx_ring_size
;
387 unsigned long rx_desc_sram_addr
;
388 int rx_desc_sram_size
;
390 struct timer_list rx_oom
;
391 struct rx_queue rxq
[8];
396 int default_tx_ring_size
;
397 unsigned long tx_desc_sram_addr
;
398 int tx_desc_sram_size
;
400 struct tx_queue txq
[8];
404 /* port register accessors **************************************************/
405 static inline u32
rdl(struct mv643xx_eth_private
*mp
, int offset
)
407 return readl(mp
->shared
->base
+ offset
);
410 static inline u32
rdlp(struct mv643xx_eth_private
*mp
, int offset
)
412 return readl(mp
->base
+ offset
);
415 static inline void wrl(struct mv643xx_eth_private
*mp
, int offset
, u32 data
)
417 writel(data
, mp
->shared
->base
+ offset
);
420 static inline void wrlp(struct mv643xx_eth_private
*mp
, int offset
, u32 data
)
422 writel(data
, mp
->base
+ offset
);
426 /* rxq/txq helper functions *************************************************/
427 static struct mv643xx_eth_private
*rxq_to_mp(struct rx_queue
*rxq
)
429 return container_of(rxq
, struct mv643xx_eth_private
, rxq
[rxq
->index
]);
432 static struct mv643xx_eth_private
*txq_to_mp(struct tx_queue
*txq
)
434 return container_of(txq
, struct mv643xx_eth_private
, txq
[txq
->index
]);
437 static void rxq_enable(struct rx_queue
*rxq
)
439 struct mv643xx_eth_private
*mp
= rxq_to_mp(rxq
);
440 wrlp(mp
, RXQ_COMMAND
, 1 << rxq
->index
);
443 static void rxq_disable(struct rx_queue
*rxq
)
445 struct mv643xx_eth_private
*mp
= rxq_to_mp(rxq
);
446 u8 mask
= 1 << rxq
->index
;
448 wrlp(mp
, RXQ_COMMAND
, mask
<< 8);
449 while (rdlp(mp
, RXQ_COMMAND
) & mask
)
453 static void txq_reset_hw_ptr(struct tx_queue
*txq
)
455 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
458 addr
= (u32
)txq
->tx_desc_dma
;
459 addr
+= txq
->tx_curr_desc
* sizeof(struct tx_desc
);
460 wrlp(mp
, TXQ_CURRENT_DESC_PTR(txq
->index
), addr
);
463 static void txq_enable(struct tx_queue
*txq
)
465 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
466 wrlp(mp
, TXQ_COMMAND
, 1 << txq
->index
);
469 static void txq_disable(struct tx_queue
*txq
)
471 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
472 u8 mask
= 1 << txq
->index
;
474 wrlp(mp
, TXQ_COMMAND
, mask
<< 8);
475 while (rdlp(mp
, TXQ_COMMAND
) & mask
)
479 static void txq_maybe_wake(struct tx_queue
*txq
)
481 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
482 struct netdev_queue
*nq
= netdev_get_tx_queue(mp
->dev
, txq
->index
);
484 if (netif_tx_queue_stopped(nq
)) {
485 __netif_tx_lock(nq
, smp_processor_id());
486 if (txq
->tx_ring_size
- txq
->tx_desc_count
>= MAX_SKB_FRAGS
+ 1)
487 netif_tx_wake_queue(nq
);
488 __netif_tx_unlock(nq
);
493 /* rx napi ******************************************************************/
494 static int rxq_process(struct rx_queue
*rxq
, int budget
)
496 struct mv643xx_eth_private
*mp
= rxq_to_mp(rxq
);
497 struct net_device_stats
*stats
= &mp
->dev
->stats
;
501 while (rx
< budget
&& rxq
->rx_desc_count
) {
502 struct rx_desc
*rx_desc
;
503 unsigned int cmd_sts
;
507 rx_desc
= &rxq
->rx_desc_area
[rxq
->rx_curr_desc
];
509 cmd_sts
= rx_desc
->cmd_sts
;
510 if (cmd_sts
& BUFFER_OWNED_BY_DMA
)
514 skb
= rxq
->rx_skb
[rxq
->rx_curr_desc
];
515 rxq
->rx_skb
[rxq
->rx_curr_desc
] = NULL
;
518 if (rxq
->rx_curr_desc
== rxq
->rx_ring_size
)
519 rxq
->rx_curr_desc
= 0;
521 dma_unmap_single(NULL
, rx_desc
->buf_ptr
,
522 rx_desc
->buf_size
, DMA_FROM_DEVICE
);
523 rxq
->rx_desc_count
--;
526 mp
->work_rx_refill
|= 1 << rxq
->index
;
528 byte_cnt
= rx_desc
->byte_cnt
;
533 * Note that the descriptor byte count includes 2 dummy
534 * bytes automatically inserted by the hardware at the
535 * start of the packet (which we don't count), and a 4
536 * byte CRC at the end of the packet (which we do count).
539 stats
->rx_bytes
+= byte_cnt
- 2;
542 * In case we received a packet without first / last bits
543 * on, or the error summary bit is set, the packet needs
546 if ((cmd_sts
& (RX_FIRST_DESC
| RX_LAST_DESC
| ERROR_SUMMARY
))
547 != (RX_FIRST_DESC
| RX_LAST_DESC
))
551 * The -4 is for the CRC in the trailer of the
554 skb_put(skb
, byte_cnt
- 2 - 4);
556 if (cmd_sts
& LAYER_4_CHECKSUM_OK
)
557 skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
558 skb
->protocol
= eth_type_trans(skb
, mp
->dev
);
559 netif_receive_skb(skb
);
566 if ((cmd_sts
& (RX_FIRST_DESC
| RX_LAST_DESC
)) !=
567 (RX_FIRST_DESC
| RX_LAST_DESC
)) {
569 dev_printk(KERN_ERR
, &mp
->dev
->dev
,
570 "received packet spanning "
571 "multiple descriptors\n");
574 if (cmd_sts
& ERROR_SUMMARY
)
581 mp
->work_rx
&= ~(1 << rxq
->index
);
586 static int rxq_refill(struct rx_queue
*rxq
, int budget
)
588 struct mv643xx_eth_private
*mp
= rxq_to_mp(rxq
);
592 while (refilled
< budget
&& rxq
->rx_desc_count
< rxq
->rx_ring_size
) {
596 struct rx_desc
*rx_desc
;
598 skb
= __skb_dequeue(&mp
->rx_recycle
);
600 skb
= dev_alloc_skb(mp
->skb_size
+
601 dma_get_cache_alignment() - 1);
604 mp
->work_rx_oom
|= 1 << rxq
->index
;
608 unaligned
= (u32
)skb
->data
& (dma_get_cache_alignment() - 1);
610 skb_reserve(skb
, dma_get_cache_alignment() - unaligned
);
613 rxq
->rx_desc_count
++;
615 rx
= rxq
->rx_used_desc
++;
616 if (rxq
->rx_used_desc
== rxq
->rx_ring_size
)
617 rxq
->rx_used_desc
= 0;
619 rx_desc
= rxq
->rx_desc_area
+ rx
;
621 rx_desc
->buf_ptr
= dma_map_single(NULL
, skb
->data
,
622 mp
->skb_size
, DMA_FROM_DEVICE
);
623 rx_desc
->buf_size
= mp
->skb_size
;
624 rxq
->rx_skb
[rx
] = skb
;
626 rx_desc
->cmd_sts
= BUFFER_OWNED_BY_DMA
| RX_ENABLE_INTERRUPT
;
630 * The hardware automatically prepends 2 bytes of
631 * dummy data to each received packet, so that the
632 * IP header ends up 16-byte aligned.
637 if (refilled
< budget
)
638 mp
->work_rx_refill
&= ~(1 << rxq
->index
);
645 /* tx ***********************************************************************/
646 static inline unsigned int has_tiny_unaligned_frags(struct sk_buff
*skb
)
650 for (frag
= 0; frag
< skb_shinfo(skb
)->nr_frags
; frag
++) {
651 skb_frag_t
*fragp
= &skb_shinfo(skb
)->frags
[frag
];
652 if (fragp
->size
<= 8 && fragp
->page_offset
& 7)
659 static void txq_submit_frag_skb(struct tx_queue
*txq
, struct sk_buff
*skb
)
661 int nr_frags
= skb_shinfo(skb
)->nr_frags
;
664 for (frag
= 0; frag
< nr_frags
; frag
++) {
665 skb_frag_t
*this_frag
;
667 struct tx_desc
*desc
;
669 this_frag
= &skb_shinfo(skb
)->frags
[frag
];
670 tx_index
= txq
->tx_curr_desc
++;
671 if (txq
->tx_curr_desc
== txq
->tx_ring_size
)
672 txq
->tx_curr_desc
= 0;
673 desc
= &txq
->tx_desc_area
[tx_index
];
676 * The last fragment will generate an interrupt
677 * which will free the skb on TX completion.
679 if (frag
== nr_frags
- 1) {
680 desc
->cmd_sts
= BUFFER_OWNED_BY_DMA
|
681 ZERO_PADDING
| TX_LAST_DESC
|
684 desc
->cmd_sts
= BUFFER_OWNED_BY_DMA
;
688 desc
->byte_cnt
= this_frag
->size
;
689 desc
->buf_ptr
= dma_map_page(NULL
, this_frag
->page
,
690 this_frag
->page_offset
,
696 static inline __be16
sum16_as_be(__sum16 sum
)
698 return (__force __be16
)sum
;
701 static int txq_submit_skb(struct tx_queue
*txq
, struct sk_buff
*skb
)
703 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
704 int nr_frags
= skb_shinfo(skb
)->nr_frags
;
706 struct tx_desc
*desc
;
711 cmd_sts
= TX_FIRST_DESC
| GEN_CRC
| BUFFER_OWNED_BY_DMA
;
714 if (skb
->ip_summed
== CHECKSUM_PARTIAL
) {
717 BUG_ON(skb
->protocol
!= htons(ETH_P_IP
) &&
718 skb
->protocol
!= htons(ETH_P_8021Q
));
720 tag_bytes
= (void *)ip_hdr(skb
) - (void *)skb
->data
- ETH_HLEN
;
721 if (unlikely(tag_bytes
& ~12)) {
722 if (skb_checksum_help(skb
) == 0)
729 cmd_sts
|= MAC_HDR_EXTRA_4_BYTES
;
731 cmd_sts
|= MAC_HDR_EXTRA_8_BYTES
;
733 cmd_sts
|= GEN_TCP_UDP_CHECKSUM
|
735 ip_hdr(skb
)->ihl
<< TX_IHL_SHIFT
;
737 switch (ip_hdr(skb
)->protocol
) {
739 cmd_sts
|= UDP_FRAME
;
740 l4i_chk
= ntohs(sum16_as_be(udp_hdr(skb
)->check
));
743 l4i_chk
= ntohs(sum16_as_be(tcp_hdr(skb
)->check
));
750 /* Errata BTS #50, IHL must be 5 if no HW checksum */
751 cmd_sts
|= 5 << TX_IHL_SHIFT
;
754 tx_index
= txq
->tx_curr_desc
++;
755 if (txq
->tx_curr_desc
== txq
->tx_ring_size
)
756 txq
->tx_curr_desc
= 0;
757 desc
= &txq
->tx_desc_area
[tx_index
];
760 txq_submit_frag_skb(txq
, skb
);
761 length
= skb_headlen(skb
);
763 cmd_sts
|= ZERO_PADDING
| TX_LAST_DESC
| TX_ENABLE_INTERRUPT
;
767 desc
->l4i_chk
= l4i_chk
;
768 desc
->byte_cnt
= length
;
769 desc
->buf_ptr
= dma_map_single(NULL
, skb
->data
, length
, DMA_TO_DEVICE
);
771 __skb_queue_tail(&txq
->tx_skb
, skb
);
773 /* ensure all other descriptors are written before first cmd_sts */
775 desc
->cmd_sts
= cmd_sts
;
777 /* clear TX_END status */
778 mp
->work_tx_end
&= ~(1 << txq
->index
);
780 /* ensure all descriptors are written before poking hardware */
784 txq
->tx_desc_count
+= nr_frags
+ 1;
789 static int mv643xx_eth_xmit(struct sk_buff
*skb
, struct net_device
*dev
)
791 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
793 struct tx_queue
*txq
;
794 struct netdev_queue
*nq
;
796 queue
= skb_get_queue_mapping(skb
);
797 txq
= mp
->txq
+ queue
;
798 nq
= netdev_get_tx_queue(dev
, queue
);
800 if (has_tiny_unaligned_frags(skb
) && __skb_linearize(skb
)) {
802 dev_printk(KERN_DEBUG
, &dev
->dev
,
803 "failed to linearize skb with tiny "
804 "unaligned fragment\n");
805 return NETDEV_TX_BUSY
;
808 if (txq
->tx_ring_size
- txq
->tx_desc_count
< MAX_SKB_FRAGS
+ 1) {
810 dev_printk(KERN_ERR
, &dev
->dev
, "tx queue full?!\n");
815 if (!txq_submit_skb(txq
, skb
)) {
818 txq
->tx_bytes
+= skb
->len
;
820 dev
->trans_start
= jiffies
;
822 entries_left
= txq
->tx_ring_size
- txq
->tx_desc_count
;
823 if (entries_left
< MAX_SKB_FRAGS
+ 1)
824 netif_tx_stop_queue(nq
);
831 /* tx napi ******************************************************************/
832 static void txq_kick(struct tx_queue
*txq
)
834 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
835 struct netdev_queue
*nq
= netdev_get_tx_queue(mp
->dev
, txq
->index
);
839 __netif_tx_lock(nq
, smp_processor_id());
841 if (rdlp(mp
, TXQ_COMMAND
) & (1 << txq
->index
))
844 hw_desc_ptr
= rdlp(mp
, TXQ_CURRENT_DESC_PTR(txq
->index
));
845 expected_ptr
= (u32
)txq
->tx_desc_dma
+
846 txq
->tx_curr_desc
* sizeof(struct tx_desc
);
848 if (hw_desc_ptr
!= expected_ptr
)
852 __netif_tx_unlock(nq
);
854 mp
->work_tx_end
&= ~(1 << txq
->index
);
857 static int txq_reclaim(struct tx_queue
*txq
, int budget
, int force
)
859 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
860 struct netdev_queue
*nq
= netdev_get_tx_queue(mp
->dev
, txq
->index
);
863 __netif_tx_lock(nq
, smp_processor_id());
866 while (reclaimed
< budget
&& txq
->tx_desc_count
> 0) {
868 struct tx_desc
*desc
;
872 tx_index
= txq
->tx_used_desc
;
873 desc
= &txq
->tx_desc_area
[tx_index
];
874 cmd_sts
= desc
->cmd_sts
;
876 if (cmd_sts
& BUFFER_OWNED_BY_DMA
) {
879 desc
->cmd_sts
= cmd_sts
& ~BUFFER_OWNED_BY_DMA
;
882 txq
->tx_used_desc
= tx_index
+ 1;
883 if (txq
->tx_used_desc
== txq
->tx_ring_size
)
884 txq
->tx_used_desc
= 0;
887 txq
->tx_desc_count
--;
890 if (cmd_sts
& TX_LAST_DESC
)
891 skb
= __skb_dequeue(&txq
->tx_skb
);
893 if (cmd_sts
& ERROR_SUMMARY
) {
894 dev_printk(KERN_INFO
, &mp
->dev
->dev
, "tx error\n");
895 mp
->dev
->stats
.tx_errors
++;
898 if (cmd_sts
& TX_FIRST_DESC
) {
899 dma_unmap_single(NULL
, desc
->buf_ptr
,
900 desc
->byte_cnt
, DMA_TO_DEVICE
);
902 dma_unmap_page(NULL
, desc
->buf_ptr
,
903 desc
->byte_cnt
, DMA_TO_DEVICE
);
907 if (skb_queue_len(&mp
->rx_recycle
) <
908 mp
->default_rx_ring_size
&&
909 skb_recycle_check(skb
, mp
->skb_size
+
910 dma_get_cache_alignment() - 1))
911 __skb_queue_head(&mp
->rx_recycle
, skb
);
917 __netif_tx_unlock(nq
);
919 if (reclaimed
< budget
)
920 mp
->work_tx
&= ~(1 << txq
->index
);
926 /* tx rate control **********************************************************/
928 * Set total maximum TX rate (shared by all TX queues for this port)
929 * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
931 static void tx_set_rate(struct mv643xx_eth_private
*mp
, int rate
, int burst
)
937 token_rate
= ((rate
/ 1000) * 64) / (mp
->shared
->t_clk
/ 1000);
938 if (token_rate
> 1023)
941 mtu
= (mp
->dev
->mtu
+ 255) >> 8;
945 bucket_size
= (burst
+ 255) >> 8;
946 if (bucket_size
> 65535)
949 switch (mp
->shared
->tx_bw_control
) {
950 case TX_BW_CONTROL_OLD_LAYOUT
:
951 wrlp(mp
, TX_BW_RATE
, token_rate
);
952 wrlp(mp
, TX_BW_MTU
, mtu
);
953 wrlp(mp
, TX_BW_BURST
, bucket_size
);
955 case TX_BW_CONTROL_NEW_LAYOUT
:
956 wrlp(mp
, TX_BW_RATE_MOVED
, token_rate
);
957 wrlp(mp
, TX_BW_MTU_MOVED
, mtu
);
958 wrlp(mp
, TX_BW_BURST_MOVED
, bucket_size
);
963 static void txq_set_rate(struct tx_queue
*txq
, int rate
, int burst
)
965 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
969 token_rate
= ((rate
/ 1000) * 64) / (mp
->shared
->t_clk
/ 1000);
970 if (token_rate
> 1023)
973 bucket_size
= (burst
+ 255) >> 8;
974 if (bucket_size
> 65535)
977 wrlp(mp
, TXQ_BW_TOKENS(txq
->index
), token_rate
<< 14);
978 wrlp(mp
, TXQ_BW_CONF(txq
->index
), (bucket_size
<< 10) | token_rate
);
981 static void txq_set_fixed_prio_mode(struct tx_queue
*txq
)
983 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
988 * Turn on fixed priority mode.
991 switch (mp
->shared
->tx_bw_control
) {
992 case TX_BW_CONTROL_OLD_LAYOUT
:
993 off
= TXQ_FIX_PRIO_CONF
;
995 case TX_BW_CONTROL_NEW_LAYOUT
:
996 off
= TXQ_FIX_PRIO_CONF_MOVED
;
1001 val
= rdlp(mp
, off
);
1002 val
|= 1 << txq
->index
;
1007 static void txq_set_wrr(struct tx_queue
*txq
, int weight
)
1009 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
1014 * Turn off fixed priority mode.
1017 switch (mp
->shared
->tx_bw_control
) {
1018 case TX_BW_CONTROL_OLD_LAYOUT
:
1019 off
= TXQ_FIX_PRIO_CONF
;
1021 case TX_BW_CONTROL_NEW_LAYOUT
:
1022 off
= TXQ_FIX_PRIO_CONF_MOVED
;
1027 val
= rdlp(mp
, off
);
1028 val
&= ~(1 << txq
->index
);
1032 * Configure WRR weight for this queue.
1035 val
= rdlp(mp
, off
);
1036 val
= (val
& ~0xff) | (weight
& 0xff);
1037 wrlp(mp
, TXQ_BW_WRR_CONF(txq
->index
), val
);
1042 /* mii management interface *************************************************/
1043 static irqreturn_t
mv643xx_eth_err_irq(int irq
, void *dev_id
)
1045 struct mv643xx_eth_shared_private
*msp
= dev_id
;
1047 if (readl(msp
->base
+ ERR_INT_CAUSE
) & ERR_INT_SMI_DONE
) {
1048 writel(~ERR_INT_SMI_DONE
, msp
->base
+ ERR_INT_CAUSE
);
1049 wake_up(&msp
->smi_busy_wait
);
1056 static int smi_is_done(struct mv643xx_eth_shared_private
*msp
)
1058 return !(readl(msp
->base
+ SMI_REG
) & SMI_BUSY
);
1061 static int smi_wait_ready(struct mv643xx_eth_shared_private
*msp
)
1063 if (msp
->err_interrupt
== NO_IRQ
) {
1066 for (i
= 0; !smi_is_done(msp
); i
++) {
1075 if (!smi_is_done(msp
)) {
1076 wait_event_timeout(msp
->smi_busy_wait
, smi_is_done(msp
),
1077 msecs_to_jiffies(100));
1078 if (!smi_is_done(msp
))
1085 static int smi_bus_read(struct mii_bus
*bus
, int addr
, int reg
)
1087 struct mv643xx_eth_shared_private
*msp
= bus
->priv
;
1088 void __iomem
*smi_reg
= msp
->base
+ SMI_REG
;
1091 if (smi_wait_ready(msp
)) {
1092 printk(KERN_WARNING
"mv643xx_eth: SMI bus busy timeout\n");
1096 writel(SMI_OPCODE_READ
| (reg
<< 21) | (addr
<< 16), smi_reg
);
1098 if (smi_wait_ready(msp
)) {
1099 printk(KERN_WARNING
"mv643xx_eth: SMI bus busy timeout\n");
1103 ret
= readl(smi_reg
);
1104 if (!(ret
& SMI_READ_VALID
)) {
1105 printk(KERN_WARNING
"mv643xx_eth: SMI bus read not valid\n");
1109 return ret
& 0xffff;
1112 static int smi_bus_write(struct mii_bus
*bus
, int addr
, int reg
, u16 val
)
1114 struct mv643xx_eth_shared_private
*msp
= bus
->priv
;
1115 void __iomem
*smi_reg
= msp
->base
+ SMI_REG
;
1117 if (smi_wait_ready(msp
)) {
1118 printk(KERN_WARNING
"mv643xx_eth: SMI bus busy timeout\n");
1122 writel(SMI_OPCODE_WRITE
| (reg
<< 21) |
1123 (addr
<< 16) | (val
& 0xffff), smi_reg
);
1125 if (smi_wait_ready(msp
)) {
1126 printk(KERN_WARNING
"mv643xx_eth: SMI bus busy timeout\n");
1134 /* statistics ***************************************************************/
1135 static struct net_device_stats
*mv643xx_eth_get_stats(struct net_device
*dev
)
1137 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1138 struct net_device_stats
*stats
= &dev
->stats
;
1139 unsigned long tx_packets
= 0;
1140 unsigned long tx_bytes
= 0;
1141 unsigned long tx_dropped
= 0;
1144 for (i
= 0; i
< mp
->txq_count
; i
++) {
1145 struct tx_queue
*txq
= mp
->txq
+ i
;
1147 tx_packets
+= txq
->tx_packets
;
1148 tx_bytes
+= txq
->tx_bytes
;
1149 tx_dropped
+= txq
->tx_dropped
;
1152 stats
->tx_packets
= tx_packets
;
1153 stats
->tx_bytes
= tx_bytes
;
1154 stats
->tx_dropped
= tx_dropped
;
1159 static inline u32
mib_read(struct mv643xx_eth_private
*mp
, int offset
)
1161 return rdl(mp
, MIB_COUNTERS(mp
->port_num
) + offset
);
1164 static void mib_counters_clear(struct mv643xx_eth_private
*mp
)
1168 for (i
= 0; i
< 0x80; i
+= 4)
1172 static void mib_counters_update(struct mv643xx_eth_private
*mp
)
1174 struct mib_counters
*p
= &mp
->mib_counters
;
1176 spin_lock(&mp
->mib_counters_lock
);
1177 p
->good_octets_received
+= mib_read(mp
, 0x00);
1178 p
->good_octets_received
+= (u64
)mib_read(mp
, 0x04) << 32;
1179 p
->bad_octets_received
+= mib_read(mp
, 0x08);
1180 p
->internal_mac_transmit_err
+= mib_read(mp
, 0x0c);
1181 p
->good_frames_received
+= mib_read(mp
, 0x10);
1182 p
->bad_frames_received
+= mib_read(mp
, 0x14);
1183 p
->broadcast_frames_received
+= mib_read(mp
, 0x18);
1184 p
->multicast_frames_received
+= mib_read(mp
, 0x1c);
1185 p
->frames_64_octets
+= mib_read(mp
, 0x20);
1186 p
->frames_65_to_127_octets
+= mib_read(mp
, 0x24);
1187 p
->frames_128_to_255_octets
+= mib_read(mp
, 0x28);
1188 p
->frames_256_to_511_octets
+= mib_read(mp
, 0x2c);
1189 p
->frames_512_to_1023_octets
+= mib_read(mp
, 0x30);
1190 p
->frames_1024_to_max_octets
+= mib_read(mp
, 0x34);
1191 p
->good_octets_sent
+= mib_read(mp
, 0x38);
1192 p
->good_octets_sent
+= (u64
)mib_read(mp
, 0x3c) << 32;
1193 p
->good_frames_sent
+= mib_read(mp
, 0x40);
1194 p
->excessive_collision
+= mib_read(mp
, 0x44);
1195 p
->multicast_frames_sent
+= mib_read(mp
, 0x48);
1196 p
->broadcast_frames_sent
+= mib_read(mp
, 0x4c);
1197 p
->unrec_mac_control_received
+= mib_read(mp
, 0x50);
1198 p
->fc_sent
+= mib_read(mp
, 0x54);
1199 p
->good_fc_received
+= mib_read(mp
, 0x58);
1200 p
->bad_fc_received
+= mib_read(mp
, 0x5c);
1201 p
->undersize_received
+= mib_read(mp
, 0x60);
1202 p
->fragments_received
+= mib_read(mp
, 0x64);
1203 p
->oversize_received
+= mib_read(mp
, 0x68);
1204 p
->jabber_received
+= mib_read(mp
, 0x6c);
1205 p
->mac_receive_error
+= mib_read(mp
, 0x70);
1206 p
->bad_crc_event
+= mib_read(mp
, 0x74);
1207 p
->collision
+= mib_read(mp
, 0x78);
1208 p
->late_collision
+= mib_read(mp
, 0x7c);
1209 spin_unlock(&mp
->mib_counters_lock
);
1211 mod_timer(&mp
->mib_counters_timer
, jiffies
+ 30 * HZ
);
1214 static void mib_counters_timer_wrapper(unsigned long _mp
)
1216 struct mv643xx_eth_private
*mp
= (void *)_mp
;
1218 mib_counters_update(mp
);
1222 /* ethtool ******************************************************************/
1223 struct mv643xx_eth_stats
{
1224 char stat_string
[ETH_GSTRING_LEN
];
1231 { #m, FIELD_SIZEOF(struct net_device_stats, m), \
1232 offsetof(struct net_device, stats.m), -1 }
1234 #define MIBSTAT(m) \
1235 { #m, FIELD_SIZEOF(struct mib_counters, m), \
1236 -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
1238 static const struct mv643xx_eth_stats mv643xx_eth_stats
[] = {
1247 MIBSTAT(good_octets_received
),
1248 MIBSTAT(bad_octets_received
),
1249 MIBSTAT(internal_mac_transmit_err
),
1250 MIBSTAT(good_frames_received
),
1251 MIBSTAT(bad_frames_received
),
1252 MIBSTAT(broadcast_frames_received
),
1253 MIBSTAT(multicast_frames_received
),
1254 MIBSTAT(frames_64_octets
),
1255 MIBSTAT(frames_65_to_127_octets
),
1256 MIBSTAT(frames_128_to_255_octets
),
1257 MIBSTAT(frames_256_to_511_octets
),
1258 MIBSTAT(frames_512_to_1023_octets
),
1259 MIBSTAT(frames_1024_to_max_octets
),
1260 MIBSTAT(good_octets_sent
),
1261 MIBSTAT(good_frames_sent
),
1262 MIBSTAT(excessive_collision
),
1263 MIBSTAT(multicast_frames_sent
),
1264 MIBSTAT(broadcast_frames_sent
),
1265 MIBSTAT(unrec_mac_control_received
),
1267 MIBSTAT(good_fc_received
),
1268 MIBSTAT(bad_fc_received
),
1269 MIBSTAT(undersize_received
),
1270 MIBSTAT(fragments_received
),
1271 MIBSTAT(oversize_received
),
1272 MIBSTAT(jabber_received
),
1273 MIBSTAT(mac_receive_error
),
1274 MIBSTAT(bad_crc_event
),
1276 MIBSTAT(late_collision
),
1280 mv643xx_eth_get_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1282 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1285 err
= phy_read_status(mp
->phy
);
1287 err
= phy_ethtool_gset(mp
->phy
, cmd
);
1290 * The MAC does not support 1000baseT_Half.
1292 cmd
->supported
&= ~SUPPORTED_1000baseT_Half
;
1293 cmd
->advertising
&= ~ADVERTISED_1000baseT_Half
;
1299 mv643xx_eth_get_settings_phyless(struct net_device
*dev
,
1300 struct ethtool_cmd
*cmd
)
1302 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1305 port_status
= rdlp(mp
, PORT_STATUS
);
1307 cmd
->supported
= SUPPORTED_MII
;
1308 cmd
->advertising
= ADVERTISED_MII
;
1309 switch (port_status
& PORT_SPEED_MASK
) {
1311 cmd
->speed
= SPEED_10
;
1313 case PORT_SPEED_100
:
1314 cmd
->speed
= SPEED_100
;
1316 case PORT_SPEED_1000
:
1317 cmd
->speed
= SPEED_1000
;
1323 cmd
->duplex
= (port_status
& FULL_DUPLEX
) ? DUPLEX_FULL
: DUPLEX_HALF
;
1324 cmd
->port
= PORT_MII
;
1325 cmd
->phy_address
= 0;
1326 cmd
->transceiver
= XCVR_INTERNAL
;
1327 cmd
->autoneg
= AUTONEG_DISABLE
;
1335 mv643xx_eth_set_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1337 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1340 * The MAC does not support 1000baseT_Half.
1342 cmd
->advertising
&= ~ADVERTISED_1000baseT_Half
;
1344 return phy_ethtool_sset(mp
->phy
, cmd
);
1348 mv643xx_eth_set_settings_phyless(struct net_device
*dev
,
1349 struct ethtool_cmd
*cmd
)
1354 static void mv643xx_eth_get_drvinfo(struct net_device
*dev
,
1355 struct ethtool_drvinfo
*drvinfo
)
1357 strncpy(drvinfo
->driver
, mv643xx_eth_driver_name
, 32);
1358 strncpy(drvinfo
->version
, mv643xx_eth_driver_version
, 32);
1359 strncpy(drvinfo
->fw_version
, "N/A", 32);
1360 strncpy(drvinfo
->bus_info
, "platform", 32);
1361 drvinfo
->n_stats
= ARRAY_SIZE(mv643xx_eth_stats
);
1364 static int mv643xx_eth_nway_reset(struct net_device
*dev
)
1366 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1368 return genphy_restart_aneg(mp
->phy
);
1371 static int mv643xx_eth_nway_reset_phyless(struct net_device
*dev
)
1376 static u32
mv643xx_eth_get_link(struct net_device
*dev
)
1378 return !!netif_carrier_ok(dev
);
1381 static void mv643xx_eth_get_strings(struct net_device
*dev
,
1382 uint32_t stringset
, uint8_t *data
)
1386 if (stringset
== ETH_SS_STATS
) {
1387 for (i
= 0; i
< ARRAY_SIZE(mv643xx_eth_stats
); i
++) {
1388 memcpy(data
+ i
* ETH_GSTRING_LEN
,
1389 mv643xx_eth_stats
[i
].stat_string
,
1395 static void mv643xx_eth_get_ethtool_stats(struct net_device
*dev
,
1396 struct ethtool_stats
*stats
,
1399 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1402 mv643xx_eth_get_stats(dev
);
1403 mib_counters_update(mp
);
1405 for (i
= 0; i
< ARRAY_SIZE(mv643xx_eth_stats
); i
++) {
1406 const struct mv643xx_eth_stats
*stat
;
1409 stat
= mv643xx_eth_stats
+ i
;
1411 if (stat
->netdev_off
>= 0)
1412 p
= ((void *)mp
->dev
) + stat
->netdev_off
;
1414 p
= ((void *)mp
) + stat
->mp_off
;
1416 data
[i
] = (stat
->sizeof_stat
== 8) ?
1417 *(uint64_t *)p
: *(uint32_t *)p
;
1421 static int mv643xx_eth_get_sset_count(struct net_device
*dev
, int sset
)
1423 if (sset
== ETH_SS_STATS
)
1424 return ARRAY_SIZE(mv643xx_eth_stats
);
1429 static const struct ethtool_ops mv643xx_eth_ethtool_ops
= {
1430 .get_settings
= mv643xx_eth_get_settings
,
1431 .set_settings
= mv643xx_eth_set_settings
,
1432 .get_drvinfo
= mv643xx_eth_get_drvinfo
,
1433 .nway_reset
= mv643xx_eth_nway_reset
,
1434 .get_link
= mv643xx_eth_get_link
,
1435 .set_sg
= ethtool_op_set_sg
,
1436 .get_strings
= mv643xx_eth_get_strings
,
1437 .get_ethtool_stats
= mv643xx_eth_get_ethtool_stats
,
1438 .get_sset_count
= mv643xx_eth_get_sset_count
,
1441 static const struct ethtool_ops mv643xx_eth_ethtool_ops_phyless
= {
1442 .get_settings
= mv643xx_eth_get_settings_phyless
,
1443 .set_settings
= mv643xx_eth_set_settings_phyless
,
1444 .get_drvinfo
= mv643xx_eth_get_drvinfo
,
1445 .nway_reset
= mv643xx_eth_nway_reset_phyless
,
1446 .get_link
= mv643xx_eth_get_link
,
1447 .set_sg
= ethtool_op_set_sg
,
1448 .get_strings
= mv643xx_eth_get_strings
,
1449 .get_ethtool_stats
= mv643xx_eth_get_ethtool_stats
,
1450 .get_sset_count
= mv643xx_eth_get_sset_count
,
1454 /* address handling *********************************************************/
1455 static void uc_addr_get(struct mv643xx_eth_private
*mp
, unsigned char *addr
)
1457 unsigned int mac_h
= rdlp(mp
, MAC_ADDR_HIGH
);
1458 unsigned int mac_l
= rdlp(mp
, MAC_ADDR_LOW
);
1460 addr
[0] = (mac_h
>> 24) & 0xff;
1461 addr
[1] = (mac_h
>> 16) & 0xff;
1462 addr
[2] = (mac_h
>> 8) & 0xff;
1463 addr
[3] = mac_h
& 0xff;
1464 addr
[4] = (mac_l
>> 8) & 0xff;
1465 addr
[5] = mac_l
& 0xff;
1468 static void uc_addr_set(struct mv643xx_eth_private
*mp
, unsigned char *addr
)
1470 wrlp(mp
, MAC_ADDR_HIGH
,
1471 (addr
[0] << 24) | (addr
[1] << 16) | (addr
[2] << 8) | addr
[3]);
1472 wrlp(mp
, MAC_ADDR_LOW
, (addr
[4] << 8) | addr
[5]);
1475 static u32
uc_addr_filter_mask(struct net_device
*dev
)
1477 struct dev_addr_list
*uc_ptr
;
1480 if (dev
->flags
& IFF_PROMISC
)
1483 nibbles
= 1 << (dev
->dev_addr
[5] & 0x0f);
1484 for (uc_ptr
= dev
->uc_list
; uc_ptr
!= NULL
; uc_ptr
= uc_ptr
->next
) {
1485 if (memcmp(dev
->dev_addr
, uc_ptr
->da_addr
, 5))
1487 if ((dev
->dev_addr
[5] ^ uc_ptr
->da_addr
[5]) & 0xf0)
1490 nibbles
|= 1 << (uc_ptr
->da_addr
[5] & 0x0f);
1496 static void mv643xx_eth_program_unicast_filter(struct net_device
*dev
)
1498 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1503 uc_addr_set(mp
, dev
->dev_addr
);
1505 port_config
= rdlp(mp
, PORT_CONFIG
);
1506 nibbles
= uc_addr_filter_mask(dev
);
1508 port_config
|= UNICAST_PROMISCUOUS_MODE
;
1509 wrlp(mp
, PORT_CONFIG
, port_config
);
1513 for (i
= 0; i
< 16; i
+= 4) {
1514 int off
= UNICAST_TABLE(mp
->port_num
) + i
;
1531 port_config
&= ~UNICAST_PROMISCUOUS_MODE
;
1532 wrlp(mp
, PORT_CONFIG
, port_config
);
1535 static int addr_crc(unsigned char *addr
)
1540 for (i
= 0; i
< 6; i
++) {
1543 crc
= (crc
^ addr
[i
]) << 8;
1544 for (j
= 7; j
>= 0; j
--) {
1545 if (crc
& (0x100 << j
))
1553 static void mv643xx_eth_program_multicast_filter(struct net_device
*dev
)
1555 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1558 struct dev_addr_list
*addr
;
1561 if (dev
->flags
& (IFF_PROMISC
| IFF_ALLMULTI
)) {
1567 port_num
= mp
->port_num
;
1568 accept
= 0x01010101;
1569 for (i
= 0; i
< 0x100; i
+= 4) {
1570 wrl(mp
, SPECIAL_MCAST_TABLE(port_num
) + i
, accept
);
1571 wrl(mp
, OTHER_MCAST_TABLE(port_num
) + i
, accept
);
1576 mc_spec
= kmalloc(0x200, GFP_KERNEL
);
1577 if (mc_spec
== NULL
)
1579 mc_other
= mc_spec
+ (0x100 >> 2);
1581 memset(mc_spec
, 0, 0x100);
1582 memset(mc_other
, 0, 0x100);
1584 for (addr
= dev
->mc_list
; addr
!= NULL
; addr
= addr
->next
) {
1585 u8
*a
= addr
->da_addr
;
1589 if (memcmp(a
, "\x01\x00\x5e\x00\x00", 5) == 0) {
1594 entry
= addr_crc(a
);
1597 table
[entry
>> 2] |= 1 << (entry
& 3);
1600 for (i
= 0; i
< 0x100; i
+= 4) {
1601 wrl(mp
, SPECIAL_MCAST_TABLE(mp
->port_num
) + i
, mc_spec
[i
>> 2]);
1602 wrl(mp
, OTHER_MCAST_TABLE(mp
->port_num
) + i
, mc_other
[i
>> 2]);
1608 static void mv643xx_eth_set_rx_mode(struct net_device
*dev
)
1610 mv643xx_eth_program_unicast_filter(dev
);
1611 mv643xx_eth_program_multicast_filter(dev
);
1614 static int mv643xx_eth_set_mac_address(struct net_device
*dev
, void *addr
)
1616 struct sockaddr
*sa
= addr
;
1618 memcpy(dev
->dev_addr
, sa
->sa_data
, ETH_ALEN
);
1620 netif_addr_lock_bh(dev
);
1621 mv643xx_eth_program_unicast_filter(dev
);
1622 netif_addr_unlock_bh(dev
);
1628 /* rx/tx queue initialisation ***********************************************/
1629 static int rxq_init(struct mv643xx_eth_private
*mp
, int index
)
1631 struct rx_queue
*rxq
= mp
->rxq
+ index
;
1632 struct rx_desc
*rx_desc
;
1638 rxq
->rx_ring_size
= mp
->default_rx_ring_size
;
1640 rxq
->rx_desc_count
= 0;
1641 rxq
->rx_curr_desc
= 0;
1642 rxq
->rx_used_desc
= 0;
1644 size
= rxq
->rx_ring_size
* sizeof(struct rx_desc
);
1646 if (index
== 0 && size
<= mp
->rx_desc_sram_size
) {
1647 rxq
->rx_desc_area
= ioremap(mp
->rx_desc_sram_addr
,
1648 mp
->rx_desc_sram_size
);
1649 rxq
->rx_desc_dma
= mp
->rx_desc_sram_addr
;
1651 rxq
->rx_desc_area
= dma_alloc_coherent(NULL
, size
,
1656 if (rxq
->rx_desc_area
== NULL
) {
1657 dev_printk(KERN_ERR
, &mp
->dev
->dev
,
1658 "can't allocate rx ring (%d bytes)\n", size
);
1661 memset(rxq
->rx_desc_area
, 0, size
);
1663 rxq
->rx_desc_area_size
= size
;
1664 rxq
->rx_skb
= kmalloc(rxq
->rx_ring_size
* sizeof(*rxq
->rx_skb
),
1666 if (rxq
->rx_skb
== NULL
) {
1667 dev_printk(KERN_ERR
, &mp
->dev
->dev
,
1668 "can't allocate rx skb ring\n");
1672 rx_desc
= (struct rx_desc
*)rxq
->rx_desc_area
;
1673 for (i
= 0; i
< rxq
->rx_ring_size
; i
++) {
1677 if (nexti
== rxq
->rx_ring_size
)
1680 rx_desc
[i
].next_desc_ptr
= rxq
->rx_desc_dma
+
1681 nexti
* sizeof(struct rx_desc
);
1688 if (index
== 0 && size
<= mp
->rx_desc_sram_size
)
1689 iounmap(rxq
->rx_desc_area
);
1691 dma_free_coherent(NULL
, size
,
1699 static void rxq_deinit(struct rx_queue
*rxq
)
1701 struct mv643xx_eth_private
*mp
= rxq_to_mp(rxq
);
1706 for (i
= 0; i
< rxq
->rx_ring_size
; i
++) {
1707 if (rxq
->rx_skb
[i
]) {
1708 dev_kfree_skb(rxq
->rx_skb
[i
]);
1709 rxq
->rx_desc_count
--;
1713 if (rxq
->rx_desc_count
) {
1714 dev_printk(KERN_ERR
, &mp
->dev
->dev
,
1715 "error freeing rx ring -- %d skbs stuck\n",
1716 rxq
->rx_desc_count
);
1719 if (rxq
->index
== 0 &&
1720 rxq
->rx_desc_area_size
<= mp
->rx_desc_sram_size
)
1721 iounmap(rxq
->rx_desc_area
);
1723 dma_free_coherent(NULL
, rxq
->rx_desc_area_size
,
1724 rxq
->rx_desc_area
, rxq
->rx_desc_dma
);
1729 static int txq_init(struct mv643xx_eth_private
*mp
, int index
)
1731 struct tx_queue
*txq
= mp
->txq
+ index
;
1732 struct tx_desc
*tx_desc
;
1738 txq
->tx_ring_size
= mp
->default_tx_ring_size
;
1740 txq
->tx_desc_count
= 0;
1741 txq
->tx_curr_desc
= 0;
1742 txq
->tx_used_desc
= 0;
1744 size
= txq
->tx_ring_size
* sizeof(struct tx_desc
);
1746 if (index
== 0 && size
<= mp
->tx_desc_sram_size
) {
1747 txq
->tx_desc_area
= ioremap(mp
->tx_desc_sram_addr
,
1748 mp
->tx_desc_sram_size
);
1749 txq
->tx_desc_dma
= mp
->tx_desc_sram_addr
;
1751 txq
->tx_desc_area
= dma_alloc_coherent(NULL
, size
,
1756 if (txq
->tx_desc_area
== NULL
) {
1757 dev_printk(KERN_ERR
, &mp
->dev
->dev
,
1758 "can't allocate tx ring (%d bytes)\n", size
);
1761 memset(txq
->tx_desc_area
, 0, size
);
1763 txq
->tx_desc_area_size
= size
;
1765 tx_desc
= (struct tx_desc
*)txq
->tx_desc_area
;
1766 for (i
= 0; i
< txq
->tx_ring_size
; i
++) {
1767 struct tx_desc
*txd
= tx_desc
+ i
;
1771 if (nexti
== txq
->tx_ring_size
)
1775 txd
->next_desc_ptr
= txq
->tx_desc_dma
+
1776 nexti
* sizeof(struct tx_desc
);
1779 skb_queue_head_init(&txq
->tx_skb
);
1784 static void txq_deinit(struct tx_queue
*txq
)
1786 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
1789 txq_reclaim(txq
, txq
->tx_ring_size
, 1);
1791 BUG_ON(txq
->tx_used_desc
!= txq
->tx_curr_desc
);
1793 if (txq
->index
== 0 &&
1794 txq
->tx_desc_area_size
<= mp
->tx_desc_sram_size
)
1795 iounmap(txq
->tx_desc_area
);
1797 dma_free_coherent(NULL
, txq
->tx_desc_area_size
,
1798 txq
->tx_desc_area
, txq
->tx_desc_dma
);
1802 /* netdev ops and related ***************************************************/
1803 static int mv643xx_eth_collect_events(struct mv643xx_eth_private
*mp
)
1808 int_cause
= rdlp(mp
, INT_CAUSE
) & (INT_TX_END
| INT_RX
| INT_EXT
);
1813 if (int_cause
& INT_EXT
)
1814 int_cause_ext
= rdlp(mp
, INT_CAUSE_EXT
);
1816 int_cause
&= INT_TX_END
| INT_RX
;
1818 wrlp(mp
, INT_CAUSE
, ~int_cause
);
1819 mp
->work_tx_end
|= ((int_cause
& INT_TX_END
) >> 19) &
1820 ~(rdlp(mp
, TXQ_COMMAND
) & 0xff);
1821 mp
->work_rx
|= (int_cause
& INT_RX
) >> 2;
1824 int_cause_ext
&= INT_EXT_LINK_PHY
| INT_EXT_TX
;
1825 if (int_cause_ext
) {
1826 wrlp(mp
, INT_CAUSE_EXT
, ~int_cause_ext
);
1827 if (int_cause_ext
& INT_EXT_LINK_PHY
)
1829 mp
->work_tx
|= int_cause_ext
& INT_EXT_TX
;
1835 static irqreturn_t
mv643xx_eth_irq(int irq
, void *dev_id
)
1837 struct net_device
*dev
= (struct net_device
*)dev_id
;
1838 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1840 if (unlikely(!mv643xx_eth_collect_events(mp
)))
1843 wrlp(mp
, INT_MASK
, 0);
1844 napi_schedule(&mp
->napi
);
1849 static void handle_link_event(struct mv643xx_eth_private
*mp
)
1851 struct net_device
*dev
= mp
->dev
;
1857 port_status
= rdlp(mp
, PORT_STATUS
);
1858 if (!(port_status
& LINK_UP
)) {
1859 if (netif_carrier_ok(dev
)) {
1862 printk(KERN_INFO
"%s: link down\n", dev
->name
);
1864 netif_carrier_off(dev
);
1866 for (i
= 0; i
< mp
->txq_count
; i
++) {
1867 struct tx_queue
*txq
= mp
->txq
+ i
;
1869 txq_reclaim(txq
, txq
->tx_ring_size
, 1);
1870 txq_reset_hw_ptr(txq
);
1876 switch (port_status
& PORT_SPEED_MASK
) {
1880 case PORT_SPEED_100
:
1883 case PORT_SPEED_1000
:
1890 duplex
= (port_status
& FULL_DUPLEX
) ? 1 : 0;
1891 fc
= (port_status
& FLOW_CONTROL_ENABLED
) ? 1 : 0;
1893 printk(KERN_INFO
"%s: link up, %d Mb/s, %s duplex, "
1894 "flow control %sabled\n", dev
->name
,
1895 speed
, duplex
? "full" : "half",
1898 if (!netif_carrier_ok(dev
))
1899 netif_carrier_on(dev
);
1902 static int mv643xx_eth_poll(struct napi_struct
*napi
, int budget
)
1904 struct mv643xx_eth_private
*mp
;
1907 mp
= container_of(napi
, struct mv643xx_eth_private
, napi
);
1909 mp
->work_rx_refill
|= mp
->work_rx_oom
;
1910 mp
->work_rx_oom
= 0;
1913 while (work_done
< budget
) {
1918 if (mp
->work_link
) {
1920 handle_link_event(mp
);
1924 queue_mask
= mp
->work_tx
| mp
->work_tx_end
|
1925 mp
->work_rx
| mp
->work_rx_refill
;
1927 if (mv643xx_eth_collect_events(mp
))
1932 queue
= fls(queue_mask
) - 1;
1933 queue_mask
= 1 << queue
;
1935 work_tbd
= budget
- work_done
;
1939 if (mp
->work_tx_end
& queue_mask
) {
1940 txq_kick(mp
->txq
+ queue
);
1941 } else if (mp
->work_tx
& queue_mask
) {
1942 work_done
+= txq_reclaim(mp
->txq
+ queue
, work_tbd
, 0);
1943 txq_maybe_wake(mp
->txq
+ queue
);
1944 } else if (mp
->work_rx
& queue_mask
) {
1945 work_done
+= rxq_process(mp
->rxq
+ queue
, work_tbd
);
1946 } else if (mp
->work_rx_refill
& queue_mask
) {
1947 work_done
+= rxq_refill(mp
->rxq
+ queue
, work_tbd
);
1953 if (work_done
< budget
) {
1954 if (mp
->work_rx_oom
)
1955 mod_timer(&mp
->rx_oom
, jiffies
+ (HZ
/ 10));
1956 napi_complete(napi
);
1957 wrlp(mp
, INT_MASK
, INT_TX_END
| INT_RX
| INT_EXT
);
1963 static inline void oom_timer_wrapper(unsigned long data
)
1965 struct mv643xx_eth_private
*mp
= (void *)data
;
1967 napi_schedule(&mp
->napi
);
1970 static void phy_reset(struct mv643xx_eth_private
*mp
)
1974 data
= phy_read(mp
->phy
, MII_BMCR
);
1979 if (phy_write(mp
->phy
, MII_BMCR
, data
) < 0)
1983 data
= phy_read(mp
->phy
, MII_BMCR
);
1984 } while (data
>= 0 && data
& BMCR_RESET
);
1987 static void port_start(struct mv643xx_eth_private
*mp
)
1993 * Perform PHY reset, if there is a PHY.
1995 if (mp
->phy
!= NULL
) {
1996 struct ethtool_cmd cmd
;
1998 mv643xx_eth_get_settings(mp
->dev
, &cmd
);
2000 mv643xx_eth_set_settings(mp
->dev
, &cmd
);
2004 * Configure basic link parameters.
2006 pscr
= rdlp(mp
, PORT_SERIAL_CONTROL
);
2008 pscr
|= SERIAL_PORT_ENABLE
;
2009 wrlp(mp
, PORT_SERIAL_CONTROL
, pscr
);
2011 pscr
|= DO_NOT_FORCE_LINK_FAIL
;
2012 if (mp
->phy
== NULL
)
2013 pscr
|= FORCE_LINK_PASS
;
2014 wrlp(mp
, PORT_SERIAL_CONTROL
, pscr
);
2016 wrlp(mp
, SDMA_CONFIG
, PORT_SDMA_CONFIG_DEFAULT_VALUE
);
2019 * Configure TX path and queues.
2021 tx_set_rate(mp
, 1000000000, 16777216);
2022 for (i
= 0; i
< mp
->txq_count
; i
++) {
2023 struct tx_queue
*txq
= mp
->txq
+ i
;
2025 txq_reset_hw_ptr(txq
);
2026 txq_set_rate(txq
, 1000000000, 16777216);
2027 txq_set_fixed_prio_mode(txq
);
2031 * Add configured unicast address to address filter table.
2033 mv643xx_eth_program_unicast_filter(mp
->dev
);
2036 * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
2037 * frames to RX queue #0, and include the pseudo-header when
2038 * calculating receive checksums.
2040 wrlp(mp
, PORT_CONFIG
, 0x02000000);
2043 * Treat BPDUs as normal multicasts, and disable partition mode.
2045 wrlp(mp
, PORT_CONFIG_EXT
, 0x00000000);
2048 * Enable the receive queues.
2050 for (i
= 0; i
< mp
->rxq_count
; i
++) {
2051 struct rx_queue
*rxq
= mp
->rxq
+ i
;
2054 addr
= (u32
)rxq
->rx_desc_dma
;
2055 addr
+= rxq
->rx_curr_desc
* sizeof(struct rx_desc
);
2056 wrlp(mp
, RXQ_CURRENT_DESC_PTR(i
), addr
);
2062 static void set_rx_coal(struct mv643xx_eth_private
*mp
, unsigned int delay
)
2064 unsigned int coal
= ((mp
->shared
->t_clk
/ 1000000) * delay
) / 64;
2067 val
= rdlp(mp
, SDMA_CONFIG
);
2068 if (mp
->shared
->extended_rx_coal_limit
) {
2072 val
|= (coal
& 0x8000) << 10;
2073 val
|= (coal
& 0x7fff) << 7;
2078 val
|= (coal
& 0x3fff) << 8;
2080 wrlp(mp
, SDMA_CONFIG
, val
);
2083 static void set_tx_coal(struct mv643xx_eth_private
*mp
, unsigned int delay
)
2085 unsigned int coal
= ((mp
->shared
->t_clk
/ 1000000) * delay
) / 64;
2089 wrlp(mp
, TX_FIFO_URGENT_THRESHOLD
, (coal
& 0x3fff) << 4);
2092 static void mv643xx_eth_recalc_skb_size(struct mv643xx_eth_private
*mp
)
2097 * Reserve 2+14 bytes for an ethernet header (the hardware
2098 * automatically prepends 2 bytes of dummy data to each
2099 * received packet), 16 bytes for up to four VLAN tags, and
2100 * 4 bytes for the trailing FCS -- 36 bytes total.
2102 skb_size
= mp
->dev
->mtu
+ 36;
2105 * Make sure that the skb size is a multiple of 8 bytes, as
2106 * the lower three bits of the receive descriptor's buffer
2107 * size field are ignored by the hardware.
2109 mp
->skb_size
= (skb_size
+ 7) & ~7;
2112 static int mv643xx_eth_open(struct net_device
*dev
)
2114 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
2118 wrlp(mp
, INT_CAUSE
, 0);
2119 wrlp(mp
, INT_CAUSE_EXT
, 0);
2120 rdlp(mp
, INT_CAUSE_EXT
);
2122 err
= request_irq(dev
->irq
, mv643xx_eth_irq
,
2123 IRQF_SHARED
, dev
->name
, dev
);
2125 dev_printk(KERN_ERR
, &dev
->dev
, "can't assign irq\n");
2129 mv643xx_eth_recalc_skb_size(mp
);
2131 napi_enable(&mp
->napi
);
2133 skb_queue_head_init(&mp
->rx_recycle
);
2135 for (i
= 0; i
< mp
->rxq_count
; i
++) {
2136 err
= rxq_init(mp
, i
);
2139 rxq_deinit(mp
->rxq
+ i
);
2143 rxq_refill(mp
->rxq
+ i
, INT_MAX
);
2146 if (mp
->work_rx_oom
) {
2147 mp
->rx_oom
.expires
= jiffies
+ (HZ
/ 10);
2148 add_timer(&mp
->rx_oom
);
2151 for (i
= 0; i
< mp
->txq_count
; i
++) {
2152 err
= txq_init(mp
, i
);
2155 txq_deinit(mp
->txq
+ i
);
2160 netif_carrier_off(dev
);
2167 wrlp(mp
, INT_MASK_EXT
, INT_EXT_LINK_PHY
| INT_EXT_TX
);
2168 wrlp(mp
, INT_MASK
, INT_TX_END
| INT_RX
| INT_EXT
);
2174 for (i
= 0; i
< mp
->rxq_count
; i
++)
2175 rxq_deinit(mp
->rxq
+ i
);
2177 free_irq(dev
->irq
, dev
);
2182 static void port_reset(struct mv643xx_eth_private
*mp
)
2187 for (i
= 0; i
< mp
->rxq_count
; i
++)
2188 rxq_disable(mp
->rxq
+ i
);
2189 for (i
= 0; i
< mp
->txq_count
; i
++)
2190 txq_disable(mp
->txq
+ i
);
2193 u32 ps
= rdlp(mp
, PORT_STATUS
);
2195 if ((ps
& (TX_IN_PROGRESS
| TX_FIFO_EMPTY
)) == TX_FIFO_EMPTY
)
2200 /* Reset the Enable bit in the Configuration Register */
2201 data
= rdlp(mp
, PORT_SERIAL_CONTROL
);
2202 data
&= ~(SERIAL_PORT_ENABLE
|
2203 DO_NOT_FORCE_LINK_FAIL
|
2205 wrlp(mp
, PORT_SERIAL_CONTROL
, data
);
2208 static int mv643xx_eth_stop(struct net_device
*dev
)
2210 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
2213 wrlp(mp
, INT_MASK
, 0x00000000);
2216 del_timer_sync(&mp
->mib_counters_timer
);
2218 napi_disable(&mp
->napi
);
2220 del_timer_sync(&mp
->rx_oom
);
2222 netif_carrier_off(dev
);
2224 free_irq(dev
->irq
, dev
);
2227 mv643xx_eth_get_stats(dev
);
2228 mib_counters_update(mp
);
2230 skb_queue_purge(&mp
->rx_recycle
);
2232 for (i
= 0; i
< mp
->rxq_count
; i
++)
2233 rxq_deinit(mp
->rxq
+ i
);
2234 for (i
= 0; i
< mp
->txq_count
; i
++)
2235 txq_deinit(mp
->txq
+ i
);
2240 static int mv643xx_eth_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
)
2242 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
2244 if (mp
->phy
!= NULL
)
2245 return phy_mii_ioctl(mp
->phy
, if_mii(ifr
), cmd
);
2250 static int mv643xx_eth_change_mtu(struct net_device
*dev
, int new_mtu
)
2252 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
2254 if (new_mtu
< 64 || new_mtu
> 9500)
2258 mv643xx_eth_recalc_skb_size(mp
);
2259 tx_set_rate(mp
, 1000000000, 16777216);
2261 if (!netif_running(dev
))
2265 * Stop and then re-open the interface. This will allocate RX
2266 * skbs of the new MTU.
2267 * There is a possible danger that the open will not succeed,
2268 * due to memory being full.
2270 mv643xx_eth_stop(dev
);
2271 if (mv643xx_eth_open(dev
)) {
2272 dev_printk(KERN_ERR
, &dev
->dev
,
2273 "fatal error on re-opening device after "
2280 static void tx_timeout_task(struct work_struct
*ugly
)
2282 struct mv643xx_eth_private
*mp
;
2284 mp
= container_of(ugly
, struct mv643xx_eth_private
, tx_timeout_task
);
2285 if (netif_running(mp
->dev
)) {
2286 netif_tx_stop_all_queues(mp
->dev
);
2289 netif_tx_wake_all_queues(mp
->dev
);
2293 static void mv643xx_eth_tx_timeout(struct net_device
*dev
)
2295 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
2297 dev_printk(KERN_INFO
, &dev
->dev
, "tx timeout\n");
2299 schedule_work(&mp
->tx_timeout_task
);
2302 #ifdef CONFIG_NET_POLL_CONTROLLER
2303 static void mv643xx_eth_netpoll(struct net_device
*dev
)
2305 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
2307 wrlp(mp
, INT_MASK
, 0x00000000);
2310 mv643xx_eth_irq(dev
->irq
, dev
);
2312 wrlp(mp
, INT_MASK
, INT_TX_END
| INT_RX
| INT_EXT
);
2317 /* platform glue ************************************************************/
2319 mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private
*msp
,
2320 struct mbus_dram_target_info
*dram
)
2322 void __iomem
*base
= msp
->base
;
2327 for (i
= 0; i
< 6; i
++) {
2328 writel(0, base
+ WINDOW_BASE(i
));
2329 writel(0, base
+ WINDOW_SIZE(i
));
2331 writel(0, base
+ WINDOW_REMAP_HIGH(i
));
2337 for (i
= 0; i
< dram
->num_cs
; i
++) {
2338 struct mbus_dram_window
*cs
= dram
->cs
+ i
;
2340 writel((cs
->base
& 0xffff0000) |
2341 (cs
->mbus_attr
<< 8) |
2342 dram
->mbus_dram_target_id
, base
+ WINDOW_BASE(i
));
2343 writel((cs
->size
- 1) & 0xffff0000, base
+ WINDOW_SIZE(i
));
2345 win_enable
&= ~(1 << i
);
2346 win_protect
|= 3 << (2 * i
);
2349 writel(win_enable
, base
+ WINDOW_BAR_ENABLE
);
2350 msp
->win_protect
= win_protect
;
2353 static void infer_hw_params(struct mv643xx_eth_shared_private
*msp
)
2356 * Check whether we have a 14-bit coal limit field in bits
2357 * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
2358 * SDMA config register.
2360 writel(0x02000000, msp
->base
+ 0x0400 + SDMA_CONFIG
);
2361 if (readl(msp
->base
+ 0x0400 + SDMA_CONFIG
) & 0x02000000)
2362 msp
->extended_rx_coal_limit
= 1;
2364 msp
->extended_rx_coal_limit
= 0;
2367 * Check whether the MAC supports TX rate control, and if
2368 * yes, whether its associated registers are in the old or
2371 writel(1, msp
->base
+ 0x0400 + TX_BW_MTU_MOVED
);
2372 if (readl(msp
->base
+ 0x0400 + TX_BW_MTU_MOVED
) & 1) {
2373 msp
->tx_bw_control
= TX_BW_CONTROL_NEW_LAYOUT
;
2375 writel(7, msp
->base
+ 0x0400 + TX_BW_RATE
);
2376 if (readl(msp
->base
+ 0x0400 + TX_BW_RATE
) & 7)
2377 msp
->tx_bw_control
= TX_BW_CONTROL_OLD_LAYOUT
;
2379 msp
->tx_bw_control
= TX_BW_CONTROL_ABSENT
;
2383 static int mv643xx_eth_shared_probe(struct platform_device
*pdev
)
2385 static int mv643xx_eth_version_printed
;
2386 struct mv643xx_eth_shared_platform_data
*pd
= pdev
->dev
.platform_data
;
2387 struct mv643xx_eth_shared_private
*msp
;
2388 struct resource
*res
;
2391 if (!mv643xx_eth_version_printed
++)
2392 printk(KERN_NOTICE
"MV-643xx 10/100/1000 ethernet "
2393 "driver version %s\n", mv643xx_eth_driver_version
);
2396 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
2401 msp
= kmalloc(sizeof(*msp
), GFP_KERNEL
);
2404 memset(msp
, 0, sizeof(*msp
));
2406 msp
->base
= ioremap(res
->start
, res
->end
- res
->start
+ 1);
2407 if (msp
->base
== NULL
)
2411 * Set up and register SMI bus.
2413 if (pd
== NULL
|| pd
->shared_smi
== NULL
) {
2414 msp
->smi_bus
= mdiobus_alloc();
2415 if (msp
->smi_bus
== NULL
)
2418 msp
->smi_bus
->priv
= msp
;
2419 msp
->smi_bus
->name
= "mv643xx_eth smi";
2420 msp
->smi_bus
->read
= smi_bus_read
;
2421 msp
->smi_bus
->write
= smi_bus_write
,
2422 snprintf(msp
->smi_bus
->id
, MII_BUS_ID_SIZE
, "%d", pdev
->id
);
2423 msp
->smi_bus
->parent
= &pdev
->dev
;
2424 msp
->smi_bus
->phy_mask
= 0xffffffff;
2425 if (mdiobus_register(msp
->smi_bus
) < 0)
2426 goto out_free_mii_bus
;
2429 msp
->smi
= platform_get_drvdata(pd
->shared_smi
);
2432 msp
->err_interrupt
= NO_IRQ
;
2433 init_waitqueue_head(&msp
->smi_busy_wait
);
2436 * Check whether the error interrupt is hooked up.
2438 res
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
2442 err
= request_irq(res
->start
, mv643xx_eth_err_irq
,
2443 IRQF_SHARED
, "mv643xx_eth", msp
);
2445 writel(ERR_INT_SMI_DONE
, msp
->base
+ ERR_INT_MASK
);
2446 msp
->err_interrupt
= res
->start
;
2451 * (Re-)program MBUS remapping windows if we are asked to.
2453 if (pd
!= NULL
&& pd
->dram
!= NULL
)
2454 mv643xx_eth_conf_mbus_windows(msp
, pd
->dram
);
2457 * Detect hardware parameters.
2459 msp
->t_clk
= (pd
!= NULL
&& pd
->t_clk
!= 0) ? pd
->t_clk
: 133000000;
2460 infer_hw_params(msp
);
2462 platform_set_drvdata(pdev
, msp
);
2467 mdiobus_free(msp
->smi_bus
);
2476 static int mv643xx_eth_shared_remove(struct platform_device
*pdev
)
2478 struct mv643xx_eth_shared_private
*msp
= platform_get_drvdata(pdev
);
2479 struct mv643xx_eth_shared_platform_data
*pd
= pdev
->dev
.platform_data
;
2481 if (pd
== NULL
|| pd
->shared_smi
== NULL
) {
2482 mdiobus_unregister(msp
->smi_bus
);
2483 mdiobus_free(msp
->smi_bus
);
2485 if (msp
->err_interrupt
!= NO_IRQ
)
2486 free_irq(msp
->err_interrupt
, msp
);
2493 static struct platform_driver mv643xx_eth_shared_driver
= {
2494 .probe
= mv643xx_eth_shared_probe
,
2495 .remove
= mv643xx_eth_shared_remove
,
2497 .name
= MV643XX_ETH_SHARED_NAME
,
2498 .owner
= THIS_MODULE
,
2502 static void phy_addr_set(struct mv643xx_eth_private
*mp
, int phy_addr
)
2504 int addr_shift
= 5 * mp
->port_num
;
2507 data
= rdl(mp
, PHY_ADDR
);
2508 data
&= ~(0x1f << addr_shift
);
2509 data
|= (phy_addr
& 0x1f) << addr_shift
;
2510 wrl(mp
, PHY_ADDR
, data
);
2513 static int phy_addr_get(struct mv643xx_eth_private
*mp
)
2517 data
= rdl(mp
, PHY_ADDR
);
2519 return (data
>> (5 * mp
->port_num
)) & 0x1f;
2522 static void set_params(struct mv643xx_eth_private
*mp
,
2523 struct mv643xx_eth_platform_data
*pd
)
2525 struct net_device
*dev
= mp
->dev
;
2527 if (is_valid_ether_addr(pd
->mac_addr
))
2528 memcpy(dev
->dev_addr
, pd
->mac_addr
, 6);
2530 uc_addr_get(mp
, dev
->dev_addr
);
2532 mp
->default_rx_ring_size
= DEFAULT_RX_QUEUE_SIZE
;
2533 if (pd
->rx_queue_size
)
2534 mp
->default_rx_ring_size
= pd
->rx_queue_size
;
2535 mp
->rx_desc_sram_addr
= pd
->rx_sram_addr
;
2536 mp
->rx_desc_sram_size
= pd
->rx_sram_size
;
2538 mp
->rxq_count
= pd
->rx_queue_count
? : 1;
2540 mp
->default_tx_ring_size
= DEFAULT_TX_QUEUE_SIZE
;
2541 if (pd
->tx_queue_size
)
2542 mp
->default_tx_ring_size
= pd
->tx_queue_size
;
2543 mp
->tx_desc_sram_addr
= pd
->tx_sram_addr
;
2544 mp
->tx_desc_sram_size
= pd
->tx_sram_size
;
2546 mp
->txq_count
= pd
->tx_queue_count
? : 1;
2549 static struct phy_device
*phy_scan(struct mv643xx_eth_private
*mp
,
2552 struct mii_bus
*bus
= mp
->shared
->smi
->smi_bus
;
2553 struct phy_device
*phydev
;
2558 if (phy_addr
== MV643XX_ETH_PHY_ADDR_DEFAULT
) {
2559 start
= phy_addr_get(mp
) & 0x1f;
2562 start
= phy_addr
& 0x1f;
2567 for (i
= 0; i
< num
; i
++) {
2568 int addr
= (start
+ i
) & 0x1f;
2570 if (bus
->phy_map
[addr
] == NULL
)
2571 mdiobus_scan(bus
, addr
);
2573 if (phydev
== NULL
) {
2574 phydev
= bus
->phy_map
[addr
];
2576 phy_addr_set(mp
, addr
);
2583 static void phy_init(struct mv643xx_eth_private
*mp
, int speed
, int duplex
)
2585 struct phy_device
*phy
= mp
->phy
;
2589 phy_attach(mp
->dev
, phy
->dev
.bus_id
, 0, PHY_INTERFACE_MODE_GMII
);
2592 phy
->autoneg
= AUTONEG_ENABLE
;
2595 phy
->advertising
= phy
->supported
| ADVERTISED_Autoneg
;
2597 phy
->autoneg
= AUTONEG_DISABLE
;
2598 phy
->advertising
= 0;
2600 phy
->duplex
= duplex
;
2602 phy_start_aneg(phy
);
2605 static void init_pscr(struct mv643xx_eth_private
*mp
, int speed
, int duplex
)
2609 pscr
= rdlp(mp
, PORT_SERIAL_CONTROL
);
2610 if (pscr
& SERIAL_PORT_ENABLE
) {
2611 pscr
&= ~SERIAL_PORT_ENABLE
;
2612 wrlp(mp
, PORT_SERIAL_CONTROL
, pscr
);
2615 pscr
= MAX_RX_PACKET_9700BYTE
| SERIAL_PORT_CONTROL_RESERVED
;
2616 if (mp
->phy
== NULL
) {
2617 pscr
|= DISABLE_AUTO_NEG_SPEED_GMII
;
2618 if (speed
== SPEED_1000
)
2619 pscr
|= SET_GMII_SPEED_TO_1000
;
2620 else if (speed
== SPEED_100
)
2621 pscr
|= SET_MII_SPEED_TO_100
;
2623 pscr
|= DISABLE_AUTO_NEG_FOR_FLOW_CTRL
;
2625 pscr
|= DISABLE_AUTO_NEG_FOR_DUPLEX
;
2626 if (duplex
== DUPLEX_FULL
)
2627 pscr
|= SET_FULL_DUPLEX_MODE
;
2630 wrlp(mp
, PORT_SERIAL_CONTROL
, pscr
);
2633 static int mv643xx_eth_probe(struct platform_device
*pdev
)
2635 struct mv643xx_eth_platform_data
*pd
;
2636 struct mv643xx_eth_private
*mp
;
2637 struct net_device
*dev
;
2638 struct resource
*res
;
2641 pd
= pdev
->dev
.platform_data
;
2643 dev_printk(KERN_ERR
, &pdev
->dev
,
2644 "no mv643xx_eth_platform_data\n");
2648 if (pd
->shared
== NULL
) {
2649 dev_printk(KERN_ERR
, &pdev
->dev
,
2650 "no mv643xx_eth_platform_data->shared\n");
2654 dev
= alloc_etherdev_mq(sizeof(struct mv643xx_eth_private
), 8);
2658 mp
= netdev_priv(dev
);
2659 platform_set_drvdata(pdev
, mp
);
2661 mp
->shared
= platform_get_drvdata(pd
->shared
);
2662 mp
->base
= mp
->shared
->base
+ 0x0400 + (pd
->port_number
<< 10);
2663 mp
->port_num
= pd
->port_number
;
2668 dev
->real_num_tx_queues
= mp
->txq_count
;
2670 if (pd
->phy_addr
!= MV643XX_ETH_PHY_NONE
)
2671 mp
->phy
= phy_scan(mp
, pd
->phy_addr
);
2673 if (mp
->phy
!= NULL
) {
2674 phy_init(mp
, pd
->speed
, pd
->duplex
);
2675 SET_ETHTOOL_OPS(dev
, &mv643xx_eth_ethtool_ops
);
2677 SET_ETHTOOL_OPS(dev
, &mv643xx_eth_ethtool_ops_phyless
);
2680 init_pscr(mp
, pd
->speed
, pd
->duplex
);
2683 mib_counters_clear(mp
);
2685 init_timer(&mp
->mib_counters_timer
);
2686 mp
->mib_counters_timer
.data
= (unsigned long)mp
;
2687 mp
->mib_counters_timer
.function
= mib_counters_timer_wrapper
;
2688 mp
->mib_counters_timer
.expires
= jiffies
+ 30 * HZ
;
2689 add_timer(&mp
->mib_counters_timer
);
2691 spin_lock_init(&mp
->mib_counters_lock
);
2693 INIT_WORK(&mp
->tx_timeout_task
, tx_timeout_task
);
2695 netif_napi_add(dev
, &mp
->napi
, mv643xx_eth_poll
, 128);
2697 init_timer(&mp
->rx_oom
);
2698 mp
->rx_oom
.data
= (unsigned long)mp
;
2699 mp
->rx_oom
.function
= oom_timer_wrapper
;
2702 res
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
2704 dev
->irq
= res
->start
;
2706 dev
->get_stats
= mv643xx_eth_get_stats
;
2707 dev
->hard_start_xmit
= mv643xx_eth_xmit
;
2708 dev
->open
= mv643xx_eth_open
;
2709 dev
->stop
= mv643xx_eth_stop
;
2710 dev
->set_rx_mode
= mv643xx_eth_set_rx_mode
;
2711 dev
->set_mac_address
= mv643xx_eth_set_mac_address
;
2712 dev
->do_ioctl
= mv643xx_eth_ioctl
;
2713 dev
->change_mtu
= mv643xx_eth_change_mtu
;
2714 dev
->tx_timeout
= mv643xx_eth_tx_timeout
;
2715 #ifdef CONFIG_NET_POLL_CONTROLLER
2716 dev
->poll_controller
= mv643xx_eth_netpoll
;
2718 dev
->watchdog_timeo
= 2 * HZ
;
2721 dev
->features
= NETIF_F_SG
| NETIF_F_IP_CSUM
;
2722 dev
->vlan_features
= NETIF_F_SG
| NETIF_F_IP_CSUM
;
2724 SET_NETDEV_DEV(dev
, &pdev
->dev
);
2726 if (mp
->shared
->win_protect
)
2727 wrl(mp
, WINDOW_PROTECT(mp
->port_num
), mp
->shared
->win_protect
);
2729 err
= register_netdev(dev
);
2733 dev_printk(KERN_NOTICE
, &dev
->dev
, "port %d with MAC address %pM\n",
2734 mp
->port_num
, dev
->dev_addr
);
2736 if (mp
->tx_desc_sram_size
> 0)
2737 dev_printk(KERN_NOTICE
, &dev
->dev
, "configured with sram\n");
2747 static int mv643xx_eth_remove(struct platform_device
*pdev
)
2749 struct mv643xx_eth_private
*mp
= platform_get_drvdata(pdev
);
2751 unregister_netdev(mp
->dev
);
2752 if (mp
->phy
!= NULL
)
2753 phy_detach(mp
->phy
);
2754 flush_scheduled_work();
2755 free_netdev(mp
->dev
);
2757 platform_set_drvdata(pdev
, NULL
);
2762 static void mv643xx_eth_shutdown(struct platform_device
*pdev
)
2764 struct mv643xx_eth_private
*mp
= platform_get_drvdata(pdev
);
2766 /* Mask all interrupts on ethernet port */
2767 wrlp(mp
, INT_MASK
, 0);
2770 if (netif_running(mp
->dev
))
2774 static struct platform_driver mv643xx_eth_driver
= {
2775 .probe
= mv643xx_eth_probe
,
2776 .remove
= mv643xx_eth_remove
,
2777 .shutdown
= mv643xx_eth_shutdown
,
2779 .name
= MV643XX_ETH_NAME
,
2780 .owner
= THIS_MODULE
,
2784 static int __init
mv643xx_eth_init_module(void)
2788 rc
= platform_driver_register(&mv643xx_eth_shared_driver
);
2790 rc
= platform_driver_register(&mv643xx_eth_driver
);
2792 platform_driver_unregister(&mv643xx_eth_shared_driver
);
2797 module_init(mv643xx_eth_init_module
);
2799 static void __exit
mv643xx_eth_cleanup_module(void)
2801 platform_driver_unregister(&mv643xx_eth_driver
);
2802 platform_driver_unregister(&mv643xx_eth_shared_driver
);
2804 module_exit(mv643xx_eth_cleanup_module
);
2806 MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
2807 "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
2808 MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
2809 MODULE_LICENSE("GPL");
2810 MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME
);
2811 MODULE_ALIAS("platform:" MV643XX_ETH_NAME
);