2 * tg3.c: Broadcom Tigon3 ethernet driver.
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
7 * Copyright (C) 2005-2011 Broadcom Corporation.
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
19 #include <linux/module.h>
20 #include <linux/moduleparam.h>
21 #include <linux/stringify.h>
22 #include <linux/kernel.h>
23 #include <linux/types.h>
24 #include <linux/compiler.h>
25 #include <linux/slab.h>
26 #include <linux/delay.h>
28 #include <linux/init.h>
29 #include <linux/ioport.h>
30 #include <linux/pci.h>
31 #include <linux/netdevice.h>
32 #include <linux/etherdevice.h>
33 #include <linux/skbuff.h>
34 #include <linux/ethtool.h>
35 #include <linux/mdio.h>
36 #include <linux/mii.h>
37 #include <linux/phy.h>
38 #include <linux/brcmphy.h>
39 #include <linux/if_vlan.h>
41 #include <linux/tcp.h>
42 #include <linux/workqueue.h>
43 #include <linux/prefetch.h>
44 #include <linux/dma-mapping.h>
45 #include <linux/firmware.h>
47 #include <net/checksum.h>
50 #include <asm/system.h>
52 #include <asm/byteorder.h>
53 #include <linux/uaccess.h>
56 #include <asm/idprom.h>
65 #define DRV_MODULE_NAME "tg3"
67 #define TG3_MIN_NUM 117
68 #define DRV_MODULE_VERSION \
69 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
70 #define DRV_MODULE_RELDATE "January 25, 2011"
72 #define TG3_DEF_MAC_MODE 0
73 #define TG3_DEF_RX_MODE 0
74 #define TG3_DEF_TX_MODE 0
75 #define TG3_DEF_MSG_ENABLE \
85 /* length of time before we decide the hardware is borked,
86 * and dev->tx_timeout() should be called to fix the problem
88 #define TG3_TX_TIMEOUT (5 * HZ)
90 /* hardware minimum and maximum for a single frame's data payload */
91 #define TG3_MIN_MTU 60
92 #define TG3_MAX_MTU(tp) \
93 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
95 /* These numbers seem to be hard coded in the NIC firmware somehow.
96 * You can't change the ring sizes, but you can change where you place
97 * them in the NIC onboard memory.
99 #define TG3_RX_STD_RING_SIZE(tp) \
100 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
101 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
102 RX_STD_MAX_SIZE_5717 : 512)
103 #define TG3_DEF_RX_RING_PENDING 200
104 #define TG3_RX_JMB_RING_SIZE(tp) \
105 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
106 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
108 #define TG3_DEF_RX_JUMBO_RING_PENDING 100
109 #define TG3_RSS_INDIR_TBL_SIZE 128
111 /* Do not place this n-ring entries value into the tp struct itself,
112 * we really want to expose these constants to GCC so that modulo et
113 * al. operations are done with shifts and masks instead of with
114 * hw multiply/modulo instructions. Another solution would be to
115 * replace things like '% foo' with '& (foo - 1)'.
118 #define TG3_TX_RING_SIZE 512
119 #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
121 #define TG3_RX_STD_RING_BYTES(tp) \
122 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
123 #define TG3_RX_JMB_RING_BYTES(tp) \
124 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
125 #define TG3_RX_RCB_RING_BYTES(tp) \
126 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
127 #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
129 #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
131 #define TG3_DMA_BYTE_ENAB 64
133 #define TG3_RX_STD_DMA_SZ 1536
134 #define TG3_RX_JMB_DMA_SZ 9046
136 #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
138 #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
139 #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
141 #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
142 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
144 #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
145 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
147 /* Due to a hardware bug, the 5701 can only DMA to memory addresses
148 * that are at least dword aligned when used in PCIX mode. The driver
149 * works around this bug by double copying the packet. This workaround
150 * is built into the normal double copy length check for efficiency.
152 * However, the double copy is only necessary on those architectures
153 * where unaligned memory accesses are inefficient. For those architectures
154 * where unaligned memory accesses incur little penalty, we can reintegrate
155 * the 5701 in the normal rx path. Doing so saves a device structure
156 * dereference by hardcoding the double copy threshold in place.
158 #define TG3_RX_COPY_THRESHOLD 256
159 #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
160 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
162 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
165 /* minimum number of free TX descriptors required to wake up TX process */
166 #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
168 #define TG3_RAW_IP_ALIGN 2
170 /* number of ETHTOOL_GSTATS u64's */
171 #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
173 #define TG3_NUM_TEST 6
175 #define TG3_FW_UPDATE_TIMEOUT_SEC 5
177 #define FIRMWARE_TG3 "tigon/tg3.bin"
178 #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
179 #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
181 static char version
[] __devinitdata
=
182 DRV_MODULE_NAME
".c:v" DRV_MODULE_VERSION
" (" DRV_MODULE_RELDATE
")";
184 MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
185 MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
186 MODULE_LICENSE("GPL");
187 MODULE_VERSION(DRV_MODULE_VERSION
);
188 MODULE_FIRMWARE(FIRMWARE_TG3
);
189 MODULE_FIRMWARE(FIRMWARE_TG3TSO
);
190 MODULE_FIRMWARE(FIRMWARE_TG3TSO5
);
192 static int tg3_debug
= -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
193 module_param(tg3_debug
, int, 0);
194 MODULE_PARM_DESC(tg3_debug
, "Tigon3 bitmapped debugging message enable value");
196 static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl
) = {
197 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5700
)},
198 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5701
)},
199 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5702
)},
200 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5703
)},
201 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5704
)},
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5702FE
)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5705
)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5705_2
)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5705M
)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5705M_2
)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5702X
)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5703X
)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5704S
)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5702A3
)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5703A3
)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5782
)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5788
)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5789
)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5901
)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5901_2
)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5704S_2
)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5705F
)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5721
)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5722
)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5751
)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5751M
)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5751F
)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5752
)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5752M
)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5753
)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5753M
)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5753F
)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5754
)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5754M
)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5755
)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5755M
)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5756
)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5786
)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5787
)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5787M
)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5787F
)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5714
)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5714S
)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5715
)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5715S
)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5780
)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5780S
)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5781
)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5906
)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5906M
)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5784
)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5764
)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5723
)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5761
)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_TIGON3_5761E
)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_5761S
)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_5761SE
)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_5785_G
)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_5785_F
)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_57780
)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_57760
)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_57790
)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_57788
)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_5717
)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_5718
)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_57781
)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_57785
)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_57761
)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_57765
)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_57791
)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_57795
)},
268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, TG3PCI_DEVICE_TIGON3_5719
)},
269 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT
, PCI_DEVICE_ID_SYSKONNECT_9DXX
)},
270 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT
, PCI_DEVICE_ID_SYSKONNECT_9MXX
)},
271 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA
, PCI_DEVICE_ID_ALTIMA_AC1000
)},
272 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA
, PCI_DEVICE_ID_ALTIMA_AC1001
)},
273 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA
, PCI_DEVICE_ID_ALTIMA_AC1003
)},
274 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA
, PCI_DEVICE_ID_ALTIMA_AC9100
)},
275 {PCI_DEVICE(PCI_VENDOR_ID_APPLE
, PCI_DEVICE_ID_APPLE_TIGON3
)},
279 MODULE_DEVICE_TABLE(pci
, tg3_pci_tbl
);
281 static const struct {
282 const char string
[ETH_GSTRING_LEN
];
283 } ethtool_stats_keys
[TG3_NUM_STATS
] = {
286 { "rx_ucast_packets" },
287 { "rx_mcast_packets" },
288 { "rx_bcast_packets" },
290 { "rx_align_errors" },
291 { "rx_xon_pause_rcvd" },
292 { "rx_xoff_pause_rcvd" },
293 { "rx_mac_ctrl_rcvd" },
294 { "rx_xoff_entered" },
295 { "rx_frame_too_long_errors" },
297 { "rx_undersize_packets" },
298 { "rx_in_length_errors" },
299 { "rx_out_length_errors" },
300 { "rx_64_or_less_octet_packets" },
301 { "rx_65_to_127_octet_packets" },
302 { "rx_128_to_255_octet_packets" },
303 { "rx_256_to_511_octet_packets" },
304 { "rx_512_to_1023_octet_packets" },
305 { "rx_1024_to_1522_octet_packets" },
306 { "rx_1523_to_2047_octet_packets" },
307 { "rx_2048_to_4095_octet_packets" },
308 { "rx_4096_to_8191_octet_packets" },
309 { "rx_8192_to_9022_octet_packets" },
316 { "tx_flow_control" },
318 { "tx_single_collisions" },
319 { "tx_mult_collisions" },
321 { "tx_excessive_collisions" },
322 { "tx_late_collisions" },
323 { "tx_collide_2times" },
324 { "tx_collide_3times" },
325 { "tx_collide_4times" },
326 { "tx_collide_5times" },
327 { "tx_collide_6times" },
328 { "tx_collide_7times" },
329 { "tx_collide_8times" },
330 { "tx_collide_9times" },
331 { "tx_collide_10times" },
332 { "tx_collide_11times" },
333 { "tx_collide_12times" },
334 { "tx_collide_13times" },
335 { "tx_collide_14times" },
336 { "tx_collide_15times" },
337 { "tx_ucast_packets" },
338 { "tx_mcast_packets" },
339 { "tx_bcast_packets" },
340 { "tx_carrier_sense_errors" },
344 { "dma_writeq_full" },
345 { "dma_write_prioq_full" },
349 { "rx_threshold_hit" },
351 { "dma_readq_full" },
352 { "dma_read_prioq_full" },
353 { "tx_comp_queue_full" },
355 { "ring_set_send_prod_index" },
356 { "ring_status_update" },
358 { "nic_avoided_irqs" },
359 { "nic_tx_threshold_hit" }
362 static const struct {
363 const char string
[ETH_GSTRING_LEN
];
364 } ethtool_test_keys
[TG3_NUM_TEST
] = {
365 { "nvram test (online) " },
366 { "link test (online) " },
367 { "register test (offline)" },
368 { "memory test (offline)" },
369 { "loopback test (offline)" },
370 { "interrupt test (offline)" },
373 static void tg3_write32(struct tg3
*tp
, u32 off
, u32 val
)
375 writel(val
, tp
->regs
+ off
);
378 static u32
tg3_read32(struct tg3
*tp
, u32 off
)
380 return readl(tp
->regs
+ off
);
383 static void tg3_ape_write32(struct tg3
*tp
, u32 off
, u32 val
)
385 writel(val
, tp
->aperegs
+ off
);
388 static u32
tg3_ape_read32(struct tg3
*tp
, u32 off
)
390 return readl(tp
->aperegs
+ off
);
393 static void tg3_write_indirect_reg32(struct tg3
*tp
, u32 off
, u32 val
)
397 spin_lock_irqsave(&tp
->indirect_lock
, flags
);
398 pci_write_config_dword(tp
->pdev
, TG3PCI_REG_BASE_ADDR
, off
);
399 pci_write_config_dword(tp
->pdev
, TG3PCI_REG_DATA
, val
);
400 spin_unlock_irqrestore(&tp
->indirect_lock
, flags
);
403 static void tg3_write_flush_reg32(struct tg3
*tp
, u32 off
, u32 val
)
405 writel(val
, tp
->regs
+ off
);
406 readl(tp
->regs
+ off
);
409 static u32
tg3_read_indirect_reg32(struct tg3
*tp
, u32 off
)
414 spin_lock_irqsave(&tp
->indirect_lock
, flags
);
415 pci_write_config_dword(tp
->pdev
, TG3PCI_REG_BASE_ADDR
, off
);
416 pci_read_config_dword(tp
->pdev
, TG3PCI_REG_DATA
, &val
);
417 spin_unlock_irqrestore(&tp
->indirect_lock
, flags
);
421 static void tg3_write_indirect_mbox(struct tg3
*tp
, u32 off
, u32 val
)
425 if (off
== (MAILBOX_RCVRET_CON_IDX_0
+ TG3_64BIT_REG_LOW
)) {
426 pci_write_config_dword(tp
->pdev
, TG3PCI_RCV_RET_RING_CON_IDX
+
427 TG3_64BIT_REG_LOW
, val
);
430 if (off
== TG3_RX_STD_PROD_IDX_REG
) {
431 pci_write_config_dword(tp
->pdev
, TG3PCI_STD_RING_PROD_IDX
+
432 TG3_64BIT_REG_LOW
, val
);
436 spin_lock_irqsave(&tp
->indirect_lock
, flags
);
437 pci_write_config_dword(tp
->pdev
, TG3PCI_REG_BASE_ADDR
, off
+ 0x5600);
438 pci_write_config_dword(tp
->pdev
, TG3PCI_REG_DATA
, val
);
439 spin_unlock_irqrestore(&tp
->indirect_lock
, flags
);
441 /* In indirect mode when disabling interrupts, we also need
442 * to clear the interrupt bit in the GRC local ctrl register.
444 if ((off
== (MAILBOX_INTERRUPT_0
+ TG3_64BIT_REG_LOW
)) &&
446 pci_write_config_dword(tp
->pdev
, TG3PCI_MISC_LOCAL_CTRL
,
447 tp
->grc_local_ctrl
|GRC_LCLCTRL_CLEARINT
);
451 static u32
tg3_read_indirect_mbox(struct tg3
*tp
, u32 off
)
456 spin_lock_irqsave(&tp
->indirect_lock
, flags
);
457 pci_write_config_dword(tp
->pdev
, TG3PCI_REG_BASE_ADDR
, off
+ 0x5600);
458 pci_read_config_dword(tp
->pdev
, TG3PCI_REG_DATA
, &val
);
459 spin_unlock_irqrestore(&tp
->indirect_lock
, flags
);
463 /* usec_wait specifies the wait time in usec when writing to certain registers
464 * where it is unsafe to read back the register without some delay.
465 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
466 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
468 static void _tw32_flush(struct tg3
*tp
, u32 off
, u32 val
, u32 usec_wait
)
470 if ((tp
->tg3_flags
& TG3_FLAG_PCIX_TARGET_HWBUG
) ||
471 (tp
->tg3_flags2
& TG3_FLG2_ICH_WORKAROUND
))
472 /* Non-posted methods */
473 tp
->write32(tp
, off
, val
);
476 tg3_write32(tp
, off
, val
);
481 /* Wait again after the read for the posted method to guarantee that
482 * the wait time is met.
488 static inline void tw32_mailbox_flush(struct tg3
*tp
, u32 off
, u32 val
)
490 tp
->write32_mbox(tp
, off
, val
);
491 if (!(tp
->tg3_flags
& TG3_FLAG_MBOX_WRITE_REORDER
) &&
492 !(tp
->tg3_flags2
& TG3_FLG2_ICH_WORKAROUND
))
493 tp
->read32_mbox(tp
, off
);
496 static void tg3_write32_tx_mbox(struct tg3
*tp
, u32 off
, u32 val
)
498 void __iomem
*mbox
= tp
->regs
+ off
;
500 if (tp
->tg3_flags
& TG3_FLAG_TXD_MBOX_HWBUG
)
502 if (tp
->tg3_flags
& TG3_FLAG_MBOX_WRITE_REORDER
)
506 static u32
tg3_read32_mbox_5906(struct tg3
*tp
, u32 off
)
508 return readl(tp
->regs
+ off
+ GRCMBOX_BASE
);
511 static void tg3_write32_mbox_5906(struct tg3
*tp
, u32 off
, u32 val
)
513 writel(val
, tp
->regs
+ off
+ GRCMBOX_BASE
);
516 #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
517 #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
518 #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
519 #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
520 #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
522 #define tw32(reg, val) tp->write32(tp, reg, val)
523 #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
524 #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
525 #define tr32(reg) tp->read32(tp, reg)
527 static void tg3_write_mem(struct tg3
*tp
, u32 off
, u32 val
)
531 if ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
) &&
532 (off
>= NIC_SRAM_STATS_BLK
) && (off
< NIC_SRAM_TX_BUFFER_DESC
))
535 spin_lock_irqsave(&tp
->indirect_lock
, flags
);
536 if (tp
->tg3_flags
& TG3_FLAG_SRAM_USE_CONFIG
) {
537 pci_write_config_dword(tp
->pdev
, TG3PCI_MEM_WIN_BASE_ADDR
, off
);
538 pci_write_config_dword(tp
->pdev
, TG3PCI_MEM_WIN_DATA
, val
);
540 /* Always leave this as zero. */
541 pci_write_config_dword(tp
->pdev
, TG3PCI_MEM_WIN_BASE_ADDR
, 0);
543 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR
, off
);
544 tw32_f(TG3PCI_MEM_WIN_DATA
, val
);
546 /* Always leave this as zero. */
547 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR
, 0);
549 spin_unlock_irqrestore(&tp
->indirect_lock
, flags
);
552 static void tg3_read_mem(struct tg3
*tp
, u32 off
, u32
*val
)
556 if ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
) &&
557 (off
>= NIC_SRAM_STATS_BLK
) && (off
< NIC_SRAM_TX_BUFFER_DESC
)) {
562 spin_lock_irqsave(&tp
->indirect_lock
, flags
);
563 if (tp
->tg3_flags
& TG3_FLAG_SRAM_USE_CONFIG
) {
564 pci_write_config_dword(tp
->pdev
, TG3PCI_MEM_WIN_BASE_ADDR
, off
);
565 pci_read_config_dword(tp
->pdev
, TG3PCI_MEM_WIN_DATA
, val
);
567 /* Always leave this as zero. */
568 pci_write_config_dword(tp
->pdev
, TG3PCI_MEM_WIN_BASE_ADDR
, 0);
570 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR
, off
);
571 *val
= tr32(TG3PCI_MEM_WIN_DATA
);
573 /* Always leave this as zero. */
574 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR
, 0);
576 spin_unlock_irqrestore(&tp
->indirect_lock
, flags
);
579 static void tg3_ape_lock_init(struct tg3
*tp
)
584 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5761
)
585 regbase
= TG3_APE_LOCK_GRANT
;
587 regbase
= TG3_APE_PER_LOCK_GRANT
;
589 /* Make sure the driver hasn't any stale locks. */
590 for (i
= 0; i
< 8; i
++)
591 tg3_ape_write32(tp
, regbase
+ 4 * i
, APE_LOCK_GRANT_DRIVER
);
594 static int tg3_ape_lock(struct tg3
*tp
, int locknum
)
598 u32 status
, req
, gnt
;
600 if (!(tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
))
604 case TG3_APE_LOCK_GRC
:
605 case TG3_APE_LOCK_MEM
:
611 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5761
) {
612 req
= TG3_APE_LOCK_REQ
;
613 gnt
= TG3_APE_LOCK_GRANT
;
615 req
= TG3_APE_PER_LOCK_REQ
;
616 gnt
= TG3_APE_PER_LOCK_GRANT
;
621 tg3_ape_write32(tp
, req
+ off
, APE_LOCK_REQ_DRIVER
);
623 /* Wait for up to 1 millisecond to acquire lock. */
624 for (i
= 0; i
< 100; i
++) {
625 status
= tg3_ape_read32(tp
, gnt
+ off
);
626 if (status
== APE_LOCK_GRANT_DRIVER
)
631 if (status
!= APE_LOCK_GRANT_DRIVER
) {
632 /* Revoke the lock request. */
633 tg3_ape_write32(tp
, gnt
+ off
,
634 APE_LOCK_GRANT_DRIVER
);
642 static void tg3_ape_unlock(struct tg3
*tp
, int locknum
)
646 if (!(tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
))
650 case TG3_APE_LOCK_GRC
:
651 case TG3_APE_LOCK_MEM
:
657 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5761
)
658 gnt
= TG3_APE_LOCK_GRANT
;
660 gnt
= TG3_APE_PER_LOCK_GRANT
;
662 tg3_ape_write32(tp
, gnt
+ 4 * locknum
, APE_LOCK_GRANT_DRIVER
);
665 static void tg3_disable_ints(struct tg3
*tp
)
669 tw32(TG3PCI_MISC_HOST_CTRL
,
670 (tp
->misc_host_ctrl
| MISC_HOST_CTRL_MASK_PCI_INT
));
671 for (i
= 0; i
< tp
->irq_max
; i
++)
672 tw32_mailbox_f(tp
->napi
[i
].int_mbox
, 0x00000001);
675 static void tg3_enable_ints(struct tg3
*tp
)
682 tw32(TG3PCI_MISC_HOST_CTRL
,
683 (tp
->misc_host_ctrl
& ~MISC_HOST_CTRL_MASK_PCI_INT
));
685 tp
->coal_now
= tp
->coalesce_mode
| HOSTCC_MODE_ENABLE
;
686 for (i
= 0; i
< tp
->irq_cnt
; i
++) {
687 struct tg3_napi
*tnapi
= &tp
->napi
[i
];
689 tw32_mailbox_f(tnapi
->int_mbox
, tnapi
->last_tag
<< 24);
690 if (tp
->tg3_flags2
& TG3_FLG2_1SHOT_MSI
)
691 tw32_mailbox_f(tnapi
->int_mbox
, tnapi
->last_tag
<< 24);
693 tp
->coal_now
|= tnapi
->coal_now
;
696 /* Force an initial interrupt */
697 if (!(tp
->tg3_flags
& TG3_FLAG_TAGGED_STATUS
) &&
698 (tp
->napi
[0].hw_status
->status
& SD_STATUS_UPDATED
))
699 tw32(GRC_LOCAL_CTRL
, tp
->grc_local_ctrl
| GRC_LCLCTRL_SETINT
);
701 tw32(HOSTCC_MODE
, tp
->coal_now
);
703 tp
->coal_now
&= ~(tp
->napi
[0].coal_now
| tp
->napi
[1].coal_now
);
706 static inline unsigned int tg3_has_work(struct tg3_napi
*tnapi
)
708 struct tg3
*tp
= tnapi
->tp
;
709 struct tg3_hw_status
*sblk
= tnapi
->hw_status
;
710 unsigned int work_exists
= 0;
712 /* check for phy events */
713 if (!(tp
->tg3_flags
&
714 (TG3_FLAG_USE_LINKCHG_REG
|
715 TG3_FLAG_POLL_SERDES
))) {
716 if (sblk
->status
& SD_STATUS_LINK_CHG
)
719 /* check for RX/TX work to do */
720 if (sblk
->idx
[0].tx_consumer
!= tnapi
->tx_cons
||
721 *(tnapi
->rx_rcb_prod_idx
) != tnapi
->rx_rcb_ptr
)
728 * similar to tg3_enable_ints, but it accurately determines whether there
729 * is new work pending and can return without flushing the PIO write
730 * which reenables interrupts
732 static void tg3_int_reenable(struct tg3_napi
*tnapi
)
734 struct tg3
*tp
= tnapi
->tp
;
736 tw32_mailbox(tnapi
->int_mbox
, tnapi
->last_tag
<< 24);
739 /* When doing tagged status, this work check is unnecessary.
740 * The last_tag we write above tells the chip which piece of
741 * work we've completed.
743 if (!(tp
->tg3_flags
& TG3_FLAG_TAGGED_STATUS
) &&
745 tw32(HOSTCC_MODE
, tp
->coalesce_mode
|
746 HOSTCC_MODE_ENABLE
| tnapi
->coal_now
);
749 static void tg3_switch_clocks(struct tg3
*tp
)
754 if ((tp
->tg3_flags
& TG3_FLAG_CPMU_PRESENT
) ||
755 (tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
))
758 clock_ctrl
= tr32(TG3PCI_CLOCK_CTRL
);
760 orig_clock_ctrl
= clock_ctrl
;
761 clock_ctrl
&= (CLOCK_CTRL_FORCE_CLKRUN
|
762 CLOCK_CTRL_CLKRUN_OENABLE
|
764 tp
->pci_clock_ctrl
= clock_ctrl
;
766 if (tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
) {
767 if (orig_clock_ctrl
& CLOCK_CTRL_625_CORE
) {
768 tw32_wait_f(TG3PCI_CLOCK_CTRL
,
769 clock_ctrl
| CLOCK_CTRL_625_CORE
, 40);
771 } else if ((orig_clock_ctrl
& CLOCK_CTRL_44MHZ_CORE
) != 0) {
772 tw32_wait_f(TG3PCI_CLOCK_CTRL
,
774 (CLOCK_CTRL_44MHZ_CORE
| CLOCK_CTRL_ALTCLK
),
776 tw32_wait_f(TG3PCI_CLOCK_CTRL
,
777 clock_ctrl
| (CLOCK_CTRL_ALTCLK
),
780 tw32_wait_f(TG3PCI_CLOCK_CTRL
, clock_ctrl
, 40);
783 #define PHY_BUSY_LOOPS 5000
785 static int tg3_readphy(struct tg3
*tp
, int reg
, u32
*val
)
791 if ((tp
->mi_mode
& MAC_MI_MODE_AUTO_POLL
) != 0) {
793 (tp
->mi_mode
& ~MAC_MI_MODE_AUTO_POLL
));
799 frame_val
= ((tp
->phy_addr
<< MI_COM_PHY_ADDR_SHIFT
) &
800 MI_COM_PHY_ADDR_MASK
);
801 frame_val
|= ((reg
<< MI_COM_REG_ADDR_SHIFT
) &
802 MI_COM_REG_ADDR_MASK
);
803 frame_val
|= (MI_COM_CMD_READ
| MI_COM_START
);
805 tw32_f(MAC_MI_COM
, frame_val
);
807 loops
= PHY_BUSY_LOOPS
;
810 frame_val
= tr32(MAC_MI_COM
);
812 if ((frame_val
& MI_COM_BUSY
) == 0) {
814 frame_val
= tr32(MAC_MI_COM
);
822 *val
= frame_val
& MI_COM_DATA_MASK
;
826 if ((tp
->mi_mode
& MAC_MI_MODE_AUTO_POLL
) != 0) {
827 tw32_f(MAC_MI_MODE
, tp
->mi_mode
);
834 static int tg3_writephy(struct tg3
*tp
, int reg
, u32 val
)
840 if ((tp
->phy_flags
& TG3_PHYFLG_IS_FET
) &&
841 (reg
== MII_TG3_CTRL
|| reg
== MII_TG3_AUX_CTRL
))
844 if ((tp
->mi_mode
& MAC_MI_MODE_AUTO_POLL
) != 0) {
846 (tp
->mi_mode
& ~MAC_MI_MODE_AUTO_POLL
));
850 frame_val
= ((tp
->phy_addr
<< MI_COM_PHY_ADDR_SHIFT
) &
851 MI_COM_PHY_ADDR_MASK
);
852 frame_val
|= ((reg
<< MI_COM_REG_ADDR_SHIFT
) &
853 MI_COM_REG_ADDR_MASK
);
854 frame_val
|= (val
& MI_COM_DATA_MASK
);
855 frame_val
|= (MI_COM_CMD_WRITE
| MI_COM_START
);
857 tw32_f(MAC_MI_COM
, frame_val
);
859 loops
= PHY_BUSY_LOOPS
;
862 frame_val
= tr32(MAC_MI_COM
);
863 if ((frame_val
& MI_COM_BUSY
) == 0) {
865 frame_val
= tr32(MAC_MI_COM
);
875 if ((tp
->mi_mode
& MAC_MI_MODE_AUTO_POLL
) != 0) {
876 tw32_f(MAC_MI_MODE
, tp
->mi_mode
);
883 static int tg3_bmcr_reset(struct tg3
*tp
)
888 /* OK, reset it, and poll the BMCR_RESET bit until it
889 * clears or we time out.
891 phy_control
= BMCR_RESET
;
892 err
= tg3_writephy(tp
, MII_BMCR
, phy_control
);
898 err
= tg3_readphy(tp
, MII_BMCR
, &phy_control
);
902 if ((phy_control
& BMCR_RESET
) == 0) {
914 static int tg3_mdio_read(struct mii_bus
*bp
, int mii_id
, int reg
)
916 struct tg3
*tp
= bp
->priv
;
919 spin_lock_bh(&tp
->lock
);
921 if (tg3_readphy(tp
, reg
, &val
))
924 spin_unlock_bh(&tp
->lock
);
929 static int tg3_mdio_write(struct mii_bus
*bp
, int mii_id
, int reg
, u16 val
)
931 struct tg3
*tp
= bp
->priv
;
934 spin_lock_bh(&tp
->lock
);
936 if (tg3_writephy(tp
, reg
, val
))
939 spin_unlock_bh(&tp
->lock
);
944 static int tg3_mdio_reset(struct mii_bus
*bp
)
949 static void tg3_mdio_config_5785(struct tg3
*tp
)
952 struct phy_device
*phydev
;
954 phydev
= tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
];
955 switch (phydev
->drv
->phy_id
& phydev
->drv
->phy_id_mask
) {
956 case PHY_ID_BCM50610
:
957 case PHY_ID_BCM50610M
:
958 val
= MAC_PHYCFG2_50610_LED_MODES
;
960 case PHY_ID_BCMAC131
:
961 val
= MAC_PHYCFG2_AC131_LED_MODES
;
963 case PHY_ID_RTL8211C
:
964 val
= MAC_PHYCFG2_RTL8211C_LED_MODES
;
966 case PHY_ID_RTL8201E
:
967 val
= MAC_PHYCFG2_RTL8201E_LED_MODES
;
973 if (phydev
->interface
!= PHY_INTERFACE_MODE_RGMII
) {
974 tw32(MAC_PHYCFG2
, val
);
976 val
= tr32(MAC_PHYCFG1
);
977 val
&= ~(MAC_PHYCFG1_RGMII_INT
|
978 MAC_PHYCFG1_RXCLK_TO_MASK
| MAC_PHYCFG1_TXCLK_TO_MASK
);
979 val
|= MAC_PHYCFG1_RXCLK_TIMEOUT
| MAC_PHYCFG1_TXCLK_TIMEOUT
;
980 tw32(MAC_PHYCFG1
, val
);
985 if (!(tp
->tg3_flags3
& TG3_FLG3_RGMII_INBAND_DISABLE
))
986 val
|= MAC_PHYCFG2_EMODE_MASK_MASK
|
987 MAC_PHYCFG2_FMODE_MASK_MASK
|
988 MAC_PHYCFG2_GMODE_MASK_MASK
|
989 MAC_PHYCFG2_ACT_MASK_MASK
|
990 MAC_PHYCFG2_QUAL_MASK_MASK
|
991 MAC_PHYCFG2_INBAND_ENABLE
;
993 tw32(MAC_PHYCFG2
, val
);
995 val
= tr32(MAC_PHYCFG1
);
996 val
&= ~(MAC_PHYCFG1_RXCLK_TO_MASK
| MAC_PHYCFG1_TXCLK_TO_MASK
|
997 MAC_PHYCFG1_RGMII_EXT_RX_DEC
| MAC_PHYCFG1_RGMII_SND_STAT_EN
);
998 if (!(tp
->tg3_flags3
& TG3_FLG3_RGMII_INBAND_DISABLE
)) {
999 if (tp
->tg3_flags3
& TG3_FLG3_RGMII_EXT_IBND_RX_EN
)
1000 val
|= MAC_PHYCFG1_RGMII_EXT_RX_DEC
;
1001 if (tp
->tg3_flags3
& TG3_FLG3_RGMII_EXT_IBND_TX_EN
)
1002 val
|= MAC_PHYCFG1_RGMII_SND_STAT_EN
;
1004 val
|= MAC_PHYCFG1_RXCLK_TIMEOUT
| MAC_PHYCFG1_TXCLK_TIMEOUT
|
1005 MAC_PHYCFG1_RGMII_INT
| MAC_PHYCFG1_TXC_DRV
;
1006 tw32(MAC_PHYCFG1
, val
);
1008 val
= tr32(MAC_EXT_RGMII_MODE
);
1009 val
&= ~(MAC_RGMII_MODE_RX_INT_B
|
1010 MAC_RGMII_MODE_RX_QUALITY
|
1011 MAC_RGMII_MODE_RX_ACTIVITY
|
1012 MAC_RGMII_MODE_RX_ENG_DET
|
1013 MAC_RGMII_MODE_TX_ENABLE
|
1014 MAC_RGMII_MODE_TX_LOWPWR
|
1015 MAC_RGMII_MODE_TX_RESET
);
1016 if (!(tp
->tg3_flags3
& TG3_FLG3_RGMII_INBAND_DISABLE
)) {
1017 if (tp
->tg3_flags3
& TG3_FLG3_RGMII_EXT_IBND_RX_EN
)
1018 val
|= MAC_RGMII_MODE_RX_INT_B
|
1019 MAC_RGMII_MODE_RX_QUALITY
|
1020 MAC_RGMII_MODE_RX_ACTIVITY
|
1021 MAC_RGMII_MODE_RX_ENG_DET
;
1022 if (tp
->tg3_flags3
& TG3_FLG3_RGMII_EXT_IBND_TX_EN
)
1023 val
|= MAC_RGMII_MODE_TX_ENABLE
|
1024 MAC_RGMII_MODE_TX_LOWPWR
|
1025 MAC_RGMII_MODE_TX_RESET
;
1027 tw32(MAC_EXT_RGMII_MODE
, val
);
1030 static void tg3_mdio_start(struct tg3
*tp
)
1032 tp
->mi_mode
&= ~MAC_MI_MODE_AUTO_POLL
;
1033 tw32_f(MAC_MI_MODE
, tp
->mi_mode
);
1036 if ((tp
->tg3_flags3
& TG3_FLG3_MDIOBUS_INITED
) &&
1037 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
)
1038 tg3_mdio_config_5785(tp
);
1041 static int tg3_mdio_init(struct tg3
*tp
)
1045 struct phy_device
*phydev
;
1047 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
||
1048 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
) {
1051 tp
->phy_addr
= PCI_FUNC(tp
->pdev
->devfn
) + 1;
1053 if (tp
->pci_chip_rev_id
!= CHIPREV_ID_5717_A0
)
1054 is_serdes
= tr32(SG_DIG_STATUS
) & SG_DIG_IS_SERDES
;
1056 is_serdes
= tr32(TG3_CPMU_PHY_STRAP
) &
1057 TG3_CPMU_PHY_STRAP_IS_SERDES
;
1061 tp
->phy_addr
= TG3_PHY_MII_ADDR
;
1065 if (!(tp
->tg3_flags3
& TG3_FLG3_USE_PHYLIB
) ||
1066 (tp
->tg3_flags3
& TG3_FLG3_MDIOBUS_INITED
))
1069 tp
->mdio_bus
= mdiobus_alloc();
1070 if (tp
->mdio_bus
== NULL
)
1073 tp
->mdio_bus
->name
= "tg3 mdio bus";
1074 snprintf(tp
->mdio_bus
->id
, MII_BUS_ID_SIZE
, "%x",
1075 (tp
->pdev
->bus
->number
<< 8) | tp
->pdev
->devfn
);
1076 tp
->mdio_bus
->priv
= tp
;
1077 tp
->mdio_bus
->parent
= &tp
->pdev
->dev
;
1078 tp
->mdio_bus
->read
= &tg3_mdio_read
;
1079 tp
->mdio_bus
->write
= &tg3_mdio_write
;
1080 tp
->mdio_bus
->reset
= &tg3_mdio_reset
;
1081 tp
->mdio_bus
->phy_mask
= ~(1 << TG3_PHY_MII_ADDR
);
1082 tp
->mdio_bus
->irq
= &tp
->mdio_irq
[0];
1084 for (i
= 0; i
< PHY_MAX_ADDR
; i
++)
1085 tp
->mdio_bus
->irq
[i
] = PHY_POLL
;
1087 /* The bus registration will look for all the PHYs on the mdio bus.
1088 * Unfortunately, it does not ensure the PHY is powered up before
1089 * accessing the PHY ID registers. A chip reset is the
1090 * quickest way to bring the device back to an operational state..
1092 if (tg3_readphy(tp
, MII_BMCR
, ®
) || (reg
& BMCR_PDOWN
))
1095 i
= mdiobus_register(tp
->mdio_bus
);
1097 dev_warn(&tp
->pdev
->dev
, "mdiobus_reg failed (0x%x)\n", i
);
1098 mdiobus_free(tp
->mdio_bus
);
1102 phydev
= tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
];
1104 if (!phydev
|| !phydev
->drv
) {
1105 dev_warn(&tp
->pdev
->dev
, "No PHY devices\n");
1106 mdiobus_unregister(tp
->mdio_bus
);
1107 mdiobus_free(tp
->mdio_bus
);
1111 switch (phydev
->drv
->phy_id
& phydev
->drv
->phy_id_mask
) {
1112 case PHY_ID_BCM57780
:
1113 phydev
->interface
= PHY_INTERFACE_MODE_GMII
;
1114 phydev
->dev_flags
|= PHY_BRCM_AUTO_PWRDWN_ENABLE
;
1116 case PHY_ID_BCM50610
:
1117 case PHY_ID_BCM50610M
:
1118 phydev
->dev_flags
|= PHY_BRCM_CLEAR_RGMII_MODE
|
1119 PHY_BRCM_RX_REFCLK_UNUSED
|
1120 PHY_BRCM_DIS_TXCRXC_NOENRGY
|
1121 PHY_BRCM_AUTO_PWRDWN_ENABLE
;
1122 if (tp
->tg3_flags3
& TG3_FLG3_RGMII_INBAND_DISABLE
)
1123 phydev
->dev_flags
|= PHY_BRCM_STD_IBND_DISABLE
;
1124 if (tp
->tg3_flags3
& TG3_FLG3_RGMII_EXT_IBND_RX_EN
)
1125 phydev
->dev_flags
|= PHY_BRCM_EXT_IBND_RX_ENABLE
;
1126 if (tp
->tg3_flags3
& TG3_FLG3_RGMII_EXT_IBND_TX_EN
)
1127 phydev
->dev_flags
|= PHY_BRCM_EXT_IBND_TX_ENABLE
;
1129 case PHY_ID_RTL8211C
:
1130 phydev
->interface
= PHY_INTERFACE_MODE_RGMII
;
1132 case PHY_ID_RTL8201E
:
1133 case PHY_ID_BCMAC131
:
1134 phydev
->interface
= PHY_INTERFACE_MODE_MII
;
1135 phydev
->dev_flags
|= PHY_BRCM_AUTO_PWRDWN_ENABLE
;
1136 tp
->phy_flags
|= TG3_PHYFLG_IS_FET
;
1140 tp
->tg3_flags3
|= TG3_FLG3_MDIOBUS_INITED
;
1142 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
)
1143 tg3_mdio_config_5785(tp
);
1148 static void tg3_mdio_fini(struct tg3
*tp
)
1150 if (tp
->tg3_flags3
& TG3_FLG3_MDIOBUS_INITED
) {
1151 tp
->tg3_flags3
&= ~TG3_FLG3_MDIOBUS_INITED
;
1152 mdiobus_unregister(tp
->mdio_bus
);
1153 mdiobus_free(tp
->mdio_bus
);
1157 static int tg3_phy_cl45_write(struct tg3
*tp
, u32 devad
, u32 addr
, u32 val
)
1161 err
= tg3_writephy(tp
, MII_TG3_MMD_CTRL
, devad
);
1165 err
= tg3_writephy(tp
, MII_TG3_MMD_ADDRESS
, addr
);
1169 err
= tg3_writephy(tp
, MII_TG3_MMD_CTRL
,
1170 MII_TG3_MMD_CTRL_DATA_NOINC
| devad
);
1174 err
= tg3_writephy(tp
, MII_TG3_MMD_ADDRESS
, val
);
1180 static int tg3_phy_cl45_read(struct tg3
*tp
, u32 devad
, u32 addr
, u32
*val
)
1184 err
= tg3_writephy(tp
, MII_TG3_MMD_CTRL
, devad
);
1188 err
= tg3_writephy(tp
, MII_TG3_MMD_ADDRESS
, addr
);
1192 err
= tg3_writephy(tp
, MII_TG3_MMD_CTRL
,
1193 MII_TG3_MMD_CTRL_DATA_NOINC
| devad
);
1197 err
= tg3_readphy(tp
, MII_TG3_MMD_ADDRESS
, val
);
1203 /* tp->lock is held. */
1204 static inline void tg3_generate_fw_event(struct tg3
*tp
)
1208 val
= tr32(GRC_RX_CPU_EVENT
);
1209 val
|= GRC_RX_CPU_DRIVER_EVENT
;
1210 tw32_f(GRC_RX_CPU_EVENT
, val
);
1212 tp
->last_event_jiffies
= jiffies
;
1215 #define TG3_FW_EVENT_TIMEOUT_USEC 2500
1217 /* tp->lock is held. */
1218 static void tg3_wait_for_event_ack(struct tg3
*tp
)
1221 unsigned int delay_cnt
;
1224 /* If enough time has passed, no wait is necessary. */
1225 time_remain
= (long)(tp
->last_event_jiffies
+ 1 +
1226 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC
)) -
1228 if (time_remain
< 0)
1231 /* Check if we can shorten the wait time. */
1232 delay_cnt
= jiffies_to_usecs(time_remain
);
1233 if (delay_cnt
> TG3_FW_EVENT_TIMEOUT_USEC
)
1234 delay_cnt
= TG3_FW_EVENT_TIMEOUT_USEC
;
1235 delay_cnt
= (delay_cnt
>> 3) + 1;
1237 for (i
= 0; i
< delay_cnt
; i
++) {
1238 if (!(tr32(GRC_RX_CPU_EVENT
) & GRC_RX_CPU_DRIVER_EVENT
))
1244 /* tp->lock is held. */
1245 static void tg3_ump_link_report(struct tg3
*tp
)
1250 if (!(tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
) ||
1251 !(tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
))
1254 tg3_wait_for_event_ack(tp
);
1256 tg3_write_mem(tp
, NIC_SRAM_FW_CMD_MBOX
, FWCMD_NICDRV_LINK_UPDATE
);
1258 tg3_write_mem(tp
, NIC_SRAM_FW_CMD_LEN_MBOX
, 14);
1261 if (!tg3_readphy(tp
, MII_BMCR
, ®
))
1263 if (!tg3_readphy(tp
, MII_BMSR
, ®
))
1264 val
|= (reg
& 0xffff);
1265 tg3_write_mem(tp
, NIC_SRAM_FW_CMD_DATA_MBOX
, val
);
1268 if (!tg3_readphy(tp
, MII_ADVERTISE
, ®
))
1270 if (!tg3_readphy(tp
, MII_LPA
, ®
))
1271 val
|= (reg
& 0xffff);
1272 tg3_write_mem(tp
, NIC_SRAM_FW_CMD_DATA_MBOX
+ 4, val
);
1275 if (!(tp
->phy_flags
& TG3_PHYFLG_MII_SERDES
)) {
1276 if (!tg3_readphy(tp
, MII_CTRL1000
, ®
))
1278 if (!tg3_readphy(tp
, MII_STAT1000
, ®
))
1279 val
|= (reg
& 0xffff);
1281 tg3_write_mem(tp
, NIC_SRAM_FW_CMD_DATA_MBOX
+ 8, val
);
1283 if (!tg3_readphy(tp
, MII_PHYADDR
, ®
))
1287 tg3_write_mem(tp
, NIC_SRAM_FW_CMD_DATA_MBOX
+ 12, val
);
1289 tg3_generate_fw_event(tp
);
1292 static void tg3_link_report(struct tg3
*tp
)
1294 if (!netif_carrier_ok(tp
->dev
)) {
1295 netif_info(tp
, link
, tp
->dev
, "Link is down\n");
1296 tg3_ump_link_report(tp
);
1297 } else if (netif_msg_link(tp
)) {
1298 netdev_info(tp
->dev
, "Link is up at %d Mbps, %s duplex\n",
1299 (tp
->link_config
.active_speed
== SPEED_1000
?
1301 (tp
->link_config
.active_speed
== SPEED_100
?
1303 (tp
->link_config
.active_duplex
== DUPLEX_FULL
?
1306 netdev_info(tp
->dev
, "Flow control is %s for TX and %s for RX\n",
1307 (tp
->link_config
.active_flowctrl
& FLOW_CTRL_TX
) ?
1309 (tp
->link_config
.active_flowctrl
& FLOW_CTRL_RX
) ?
1311 tg3_ump_link_report(tp
);
1315 static u16
tg3_advert_flowctrl_1000T(u8 flow_ctrl
)
1319 if ((flow_ctrl
& FLOW_CTRL_TX
) && (flow_ctrl
& FLOW_CTRL_RX
))
1320 miireg
= ADVERTISE_PAUSE_CAP
;
1321 else if (flow_ctrl
& FLOW_CTRL_TX
)
1322 miireg
= ADVERTISE_PAUSE_ASYM
;
1323 else if (flow_ctrl
& FLOW_CTRL_RX
)
1324 miireg
= ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
;
1331 static u16
tg3_advert_flowctrl_1000X(u8 flow_ctrl
)
1335 if ((flow_ctrl
& FLOW_CTRL_TX
) && (flow_ctrl
& FLOW_CTRL_RX
))
1336 miireg
= ADVERTISE_1000XPAUSE
;
1337 else if (flow_ctrl
& FLOW_CTRL_TX
)
1338 miireg
= ADVERTISE_1000XPSE_ASYM
;
1339 else if (flow_ctrl
& FLOW_CTRL_RX
)
1340 miireg
= ADVERTISE_1000XPAUSE
| ADVERTISE_1000XPSE_ASYM
;
1347 static u8
tg3_resolve_flowctrl_1000X(u16 lcladv
, u16 rmtadv
)
1351 if (lcladv
& ADVERTISE_1000XPAUSE
) {
1352 if (lcladv
& ADVERTISE_1000XPSE_ASYM
) {
1353 if (rmtadv
& LPA_1000XPAUSE
)
1354 cap
= FLOW_CTRL_TX
| FLOW_CTRL_RX
;
1355 else if (rmtadv
& LPA_1000XPAUSE_ASYM
)
1358 if (rmtadv
& LPA_1000XPAUSE
)
1359 cap
= FLOW_CTRL_TX
| FLOW_CTRL_RX
;
1361 } else if (lcladv
& ADVERTISE_1000XPSE_ASYM
) {
1362 if ((rmtadv
& LPA_1000XPAUSE
) && (rmtadv
& LPA_1000XPAUSE_ASYM
))
1369 static void tg3_setup_flow_control(struct tg3
*tp
, u32 lcladv
, u32 rmtadv
)
1373 u32 old_rx_mode
= tp
->rx_mode
;
1374 u32 old_tx_mode
= tp
->tx_mode
;
1376 if (tp
->tg3_flags3
& TG3_FLG3_USE_PHYLIB
)
1377 autoneg
= tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
]->autoneg
;
1379 autoneg
= tp
->link_config
.autoneg
;
1381 if (autoneg
== AUTONEG_ENABLE
&&
1382 (tp
->tg3_flags
& TG3_FLAG_PAUSE_AUTONEG
)) {
1383 if (tp
->phy_flags
& TG3_PHYFLG_ANY_SERDES
)
1384 flowctrl
= tg3_resolve_flowctrl_1000X(lcladv
, rmtadv
);
1386 flowctrl
= mii_resolve_flowctrl_fdx(lcladv
, rmtadv
);
1388 flowctrl
= tp
->link_config
.flowctrl
;
1390 tp
->link_config
.active_flowctrl
= flowctrl
;
1392 if (flowctrl
& FLOW_CTRL_RX
)
1393 tp
->rx_mode
|= RX_MODE_FLOW_CTRL_ENABLE
;
1395 tp
->rx_mode
&= ~RX_MODE_FLOW_CTRL_ENABLE
;
1397 if (old_rx_mode
!= tp
->rx_mode
)
1398 tw32_f(MAC_RX_MODE
, tp
->rx_mode
);
1400 if (flowctrl
& FLOW_CTRL_TX
)
1401 tp
->tx_mode
|= TX_MODE_FLOW_CTRL_ENABLE
;
1403 tp
->tx_mode
&= ~TX_MODE_FLOW_CTRL_ENABLE
;
1405 if (old_tx_mode
!= tp
->tx_mode
)
1406 tw32_f(MAC_TX_MODE
, tp
->tx_mode
);
1409 static void tg3_adjust_link(struct net_device
*dev
)
1411 u8 oldflowctrl
, linkmesg
= 0;
1412 u32 mac_mode
, lcl_adv
, rmt_adv
;
1413 struct tg3
*tp
= netdev_priv(dev
);
1414 struct phy_device
*phydev
= tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
];
1416 spin_lock_bh(&tp
->lock
);
1418 mac_mode
= tp
->mac_mode
& ~(MAC_MODE_PORT_MODE_MASK
|
1419 MAC_MODE_HALF_DUPLEX
);
1421 oldflowctrl
= tp
->link_config
.active_flowctrl
;
1427 if (phydev
->speed
== SPEED_100
|| phydev
->speed
== SPEED_10
)
1428 mac_mode
|= MAC_MODE_PORT_MODE_MII
;
1429 else if (phydev
->speed
== SPEED_1000
||
1430 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5785
)
1431 mac_mode
|= MAC_MODE_PORT_MODE_GMII
;
1433 mac_mode
|= MAC_MODE_PORT_MODE_MII
;
1435 if (phydev
->duplex
== DUPLEX_HALF
)
1436 mac_mode
|= MAC_MODE_HALF_DUPLEX
;
1438 lcl_adv
= tg3_advert_flowctrl_1000T(
1439 tp
->link_config
.flowctrl
);
1442 rmt_adv
= LPA_PAUSE_CAP
;
1443 if (phydev
->asym_pause
)
1444 rmt_adv
|= LPA_PAUSE_ASYM
;
1447 tg3_setup_flow_control(tp
, lcl_adv
, rmt_adv
);
1449 mac_mode
|= MAC_MODE_PORT_MODE_GMII
;
1451 if (mac_mode
!= tp
->mac_mode
) {
1452 tp
->mac_mode
= mac_mode
;
1453 tw32_f(MAC_MODE
, tp
->mac_mode
);
1457 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
) {
1458 if (phydev
->speed
== SPEED_10
)
1460 MAC_MI_STAT_10MBPS_MODE
|
1461 MAC_MI_STAT_LNKSTAT_ATTN_ENAB
);
1463 tw32(MAC_MI_STAT
, MAC_MI_STAT_LNKSTAT_ATTN_ENAB
);
1466 if (phydev
->speed
== SPEED_1000
&& phydev
->duplex
== DUPLEX_HALF
)
1467 tw32(MAC_TX_LENGTHS
,
1468 ((2 << TX_LENGTHS_IPG_CRS_SHIFT
) |
1469 (6 << TX_LENGTHS_IPG_SHIFT
) |
1470 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT
)));
1472 tw32(MAC_TX_LENGTHS
,
1473 ((2 << TX_LENGTHS_IPG_CRS_SHIFT
) |
1474 (6 << TX_LENGTHS_IPG_SHIFT
) |
1475 (32 << TX_LENGTHS_SLOT_TIME_SHIFT
)));
1477 if ((phydev
->link
&& tp
->link_config
.active_speed
== SPEED_INVALID
) ||
1478 (!phydev
->link
&& tp
->link_config
.active_speed
!= SPEED_INVALID
) ||
1479 phydev
->speed
!= tp
->link_config
.active_speed
||
1480 phydev
->duplex
!= tp
->link_config
.active_duplex
||
1481 oldflowctrl
!= tp
->link_config
.active_flowctrl
)
1484 tp
->link_config
.active_speed
= phydev
->speed
;
1485 tp
->link_config
.active_duplex
= phydev
->duplex
;
1487 spin_unlock_bh(&tp
->lock
);
1490 tg3_link_report(tp
);
1493 static int tg3_phy_init(struct tg3
*tp
)
1495 struct phy_device
*phydev
;
1497 if (tp
->phy_flags
& TG3_PHYFLG_IS_CONNECTED
)
1500 /* Bring the PHY back to a known state. */
1503 phydev
= tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
];
1505 /* Attach the MAC to the PHY. */
1506 phydev
= phy_connect(tp
->dev
, dev_name(&phydev
->dev
), tg3_adjust_link
,
1507 phydev
->dev_flags
, phydev
->interface
);
1508 if (IS_ERR(phydev
)) {
1509 dev_err(&tp
->pdev
->dev
, "Could not attach to PHY\n");
1510 return PTR_ERR(phydev
);
1513 /* Mask with MAC supported features. */
1514 switch (phydev
->interface
) {
1515 case PHY_INTERFACE_MODE_GMII
:
1516 case PHY_INTERFACE_MODE_RGMII
:
1517 if (!(tp
->phy_flags
& TG3_PHYFLG_10_100_ONLY
)) {
1518 phydev
->supported
&= (PHY_GBIT_FEATURES
|
1520 SUPPORTED_Asym_Pause
);
1524 case PHY_INTERFACE_MODE_MII
:
1525 phydev
->supported
&= (PHY_BASIC_FEATURES
|
1527 SUPPORTED_Asym_Pause
);
1530 phy_disconnect(tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
]);
1534 tp
->phy_flags
|= TG3_PHYFLG_IS_CONNECTED
;
1536 phydev
->advertising
= phydev
->supported
;
1541 static void tg3_phy_start(struct tg3
*tp
)
1543 struct phy_device
*phydev
;
1545 if (!(tp
->phy_flags
& TG3_PHYFLG_IS_CONNECTED
))
1548 phydev
= tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
];
1550 if (tp
->phy_flags
& TG3_PHYFLG_IS_LOW_POWER
) {
1551 tp
->phy_flags
&= ~TG3_PHYFLG_IS_LOW_POWER
;
1552 phydev
->speed
= tp
->link_config
.orig_speed
;
1553 phydev
->duplex
= tp
->link_config
.orig_duplex
;
1554 phydev
->autoneg
= tp
->link_config
.orig_autoneg
;
1555 phydev
->advertising
= tp
->link_config
.orig_advertising
;
1560 phy_start_aneg(phydev
);
1563 static void tg3_phy_stop(struct tg3
*tp
)
1565 if (!(tp
->phy_flags
& TG3_PHYFLG_IS_CONNECTED
))
1568 phy_stop(tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
]);
1571 static void tg3_phy_fini(struct tg3
*tp
)
1573 if (tp
->phy_flags
& TG3_PHYFLG_IS_CONNECTED
) {
1574 phy_disconnect(tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
]);
1575 tp
->phy_flags
&= ~TG3_PHYFLG_IS_CONNECTED
;
1579 static int tg3_phydsp_read(struct tg3
*tp
, u32 reg
, u32
*val
)
1583 err
= tg3_writephy(tp
, MII_TG3_DSP_ADDRESS
, reg
);
1585 err
= tg3_readphy(tp
, MII_TG3_DSP_RW_PORT
, val
);
1590 static int tg3_phydsp_write(struct tg3
*tp
, u32 reg
, u32 val
)
1594 err
= tg3_writephy(tp
, MII_TG3_DSP_ADDRESS
, reg
);
1596 err
= tg3_writephy(tp
, MII_TG3_DSP_RW_PORT
, val
);
1601 static void tg3_phy_fet_toggle_apd(struct tg3
*tp
, bool enable
)
1605 if (!tg3_readphy(tp
, MII_TG3_FET_TEST
, &phytest
)) {
1608 tg3_writephy(tp
, MII_TG3_FET_TEST
,
1609 phytest
| MII_TG3_FET_SHADOW_EN
);
1610 if (!tg3_readphy(tp
, MII_TG3_FET_SHDW_AUXSTAT2
, &phy
)) {
1612 phy
|= MII_TG3_FET_SHDW_AUXSTAT2_APD
;
1614 phy
&= ~MII_TG3_FET_SHDW_AUXSTAT2_APD
;
1615 tg3_writephy(tp
, MII_TG3_FET_SHDW_AUXSTAT2
, phy
);
1617 tg3_writephy(tp
, MII_TG3_FET_TEST
, phytest
);
1621 static void tg3_phy_toggle_apd(struct tg3
*tp
, bool enable
)
1625 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
) ||
1626 ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
||
1627 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
) &&
1628 (tp
->phy_flags
& TG3_PHYFLG_MII_SERDES
)))
1631 if (tp
->phy_flags
& TG3_PHYFLG_IS_FET
) {
1632 tg3_phy_fet_toggle_apd(tp
, enable
);
1636 reg
= MII_TG3_MISC_SHDW_WREN
|
1637 MII_TG3_MISC_SHDW_SCR5_SEL
|
1638 MII_TG3_MISC_SHDW_SCR5_LPED
|
1639 MII_TG3_MISC_SHDW_SCR5_DLPTLM
|
1640 MII_TG3_MISC_SHDW_SCR5_SDTL
|
1641 MII_TG3_MISC_SHDW_SCR5_C125OE
;
1642 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5784
|| !enable
)
1643 reg
|= MII_TG3_MISC_SHDW_SCR5_DLLAPD
;
1645 tg3_writephy(tp
, MII_TG3_MISC_SHDW
, reg
);
1648 reg
= MII_TG3_MISC_SHDW_WREN
|
1649 MII_TG3_MISC_SHDW_APD_SEL
|
1650 MII_TG3_MISC_SHDW_APD_WKTM_84MS
;
1652 reg
|= MII_TG3_MISC_SHDW_APD_ENABLE
;
1654 tg3_writephy(tp
, MII_TG3_MISC_SHDW
, reg
);
1657 static void tg3_phy_toggle_automdix(struct tg3
*tp
, int enable
)
1661 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
) ||
1662 (tp
->phy_flags
& TG3_PHYFLG_ANY_SERDES
))
1665 if (tp
->phy_flags
& TG3_PHYFLG_IS_FET
) {
1668 if (!tg3_readphy(tp
, MII_TG3_FET_TEST
, &ephy
)) {
1669 u32 reg
= MII_TG3_FET_SHDW_MISCCTRL
;
1671 tg3_writephy(tp
, MII_TG3_FET_TEST
,
1672 ephy
| MII_TG3_FET_SHADOW_EN
);
1673 if (!tg3_readphy(tp
, reg
, &phy
)) {
1675 phy
|= MII_TG3_FET_SHDW_MISCCTRL_MDIX
;
1677 phy
&= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX
;
1678 tg3_writephy(tp
, reg
, phy
);
1680 tg3_writephy(tp
, MII_TG3_FET_TEST
, ephy
);
1683 phy
= MII_TG3_AUXCTL_MISC_RDSEL_MISC
|
1684 MII_TG3_AUXCTL_SHDWSEL_MISC
;
1685 if (!tg3_writephy(tp
, MII_TG3_AUX_CTRL
, phy
) &&
1686 !tg3_readphy(tp
, MII_TG3_AUX_CTRL
, &phy
)) {
1688 phy
|= MII_TG3_AUXCTL_MISC_FORCE_AMDIX
;
1690 phy
&= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX
;
1691 phy
|= MII_TG3_AUXCTL_MISC_WREN
;
1692 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, phy
);
1697 static void tg3_phy_set_wirespeed(struct tg3
*tp
)
1701 if (tp
->phy_flags
& TG3_PHYFLG_NO_ETH_WIRE_SPEED
)
1704 if (!tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x7007) &&
1705 !tg3_readphy(tp
, MII_TG3_AUX_CTRL
, &val
))
1706 tg3_writephy(tp
, MII_TG3_AUX_CTRL
,
1707 (val
| (1 << 15) | (1 << 4)));
1710 static void tg3_phy_apply_otp(struct tg3
*tp
)
1719 /* Enable SM_DSP clock and tx 6dB coding. */
1720 phy
= MII_TG3_AUXCTL_SHDWSEL_AUXCTL
|
1721 MII_TG3_AUXCTL_ACTL_SMDSP_ENA
|
1722 MII_TG3_AUXCTL_ACTL_TX_6DB
;
1723 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, phy
);
1725 phy
= ((otp
& TG3_OTP_AGCTGT_MASK
) >> TG3_OTP_AGCTGT_SHIFT
);
1726 phy
|= MII_TG3_DSP_TAP1_AGCTGT_DFLT
;
1727 tg3_phydsp_write(tp
, MII_TG3_DSP_TAP1
, phy
);
1729 phy
= ((otp
& TG3_OTP_HPFFLTR_MASK
) >> TG3_OTP_HPFFLTR_SHIFT
) |
1730 ((otp
& TG3_OTP_HPFOVER_MASK
) >> TG3_OTP_HPFOVER_SHIFT
);
1731 tg3_phydsp_write(tp
, MII_TG3_DSP_AADJ1CH0
, phy
);
1733 phy
= ((otp
& TG3_OTP_LPFDIS_MASK
) >> TG3_OTP_LPFDIS_SHIFT
);
1734 phy
|= MII_TG3_DSP_AADJ1CH3_ADCCKADJ
;
1735 tg3_phydsp_write(tp
, MII_TG3_DSP_AADJ1CH3
, phy
);
1737 phy
= ((otp
& TG3_OTP_VDAC_MASK
) >> TG3_OTP_VDAC_SHIFT
);
1738 tg3_phydsp_write(tp
, MII_TG3_DSP_EXP75
, phy
);
1740 phy
= ((otp
& TG3_OTP_10BTAMP_MASK
) >> TG3_OTP_10BTAMP_SHIFT
);
1741 tg3_phydsp_write(tp
, MII_TG3_DSP_EXP96
, phy
);
1743 phy
= ((otp
& TG3_OTP_ROFF_MASK
) >> TG3_OTP_ROFF_SHIFT
) |
1744 ((otp
& TG3_OTP_RCOFF_MASK
) >> TG3_OTP_RCOFF_SHIFT
);
1745 tg3_phydsp_write(tp
, MII_TG3_DSP_EXP97
, phy
);
1747 /* Turn off SM_DSP clock. */
1748 phy
= MII_TG3_AUXCTL_SHDWSEL_AUXCTL
|
1749 MII_TG3_AUXCTL_ACTL_TX_6DB
;
1750 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, phy
);
1753 static void tg3_phy_eee_adjust(struct tg3
*tp
, u32 current_link_up
)
1757 if (!(tp
->phy_flags
& TG3_PHYFLG_EEE_CAP
))
1762 if (tp
->link_config
.autoneg
== AUTONEG_ENABLE
&&
1763 current_link_up
== 1 &&
1764 tp
->link_config
.active_duplex
== DUPLEX_FULL
&&
1765 (tp
->link_config
.active_speed
== SPEED_100
||
1766 tp
->link_config
.active_speed
== SPEED_1000
)) {
1769 if (tp
->link_config
.active_speed
== SPEED_1000
)
1770 eeectl
= TG3_CPMU_EEE_CTRL_EXIT_16_5_US
;
1772 eeectl
= TG3_CPMU_EEE_CTRL_EXIT_36_US
;
1774 tw32(TG3_CPMU_EEE_CTRL
, eeectl
);
1776 tg3_phy_cl45_read(tp
, MDIO_MMD_AN
,
1777 TG3_CL45_D7_EEERES_STAT
, &val
);
1780 case TG3_CL45_D7_EEERES_STAT_LP_1000T
:
1781 switch (GET_ASIC_REV(tp
->pci_chip_rev_id
)) {
1784 case ASIC_REV_57765
:
1785 /* Enable SM_DSP clock and tx 6dB coding. */
1786 val
= MII_TG3_AUXCTL_SHDWSEL_AUXCTL
|
1787 MII_TG3_AUXCTL_ACTL_SMDSP_ENA
|
1788 MII_TG3_AUXCTL_ACTL_TX_6DB
;
1789 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, val
);
1791 tg3_phydsp_write(tp
, MII_TG3_DSP_TAP26
, 0x0000);
1793 /* Turn off SM_DSP clock. */
1794 val
= MII_TG3_AUXCTL_SHDWSEL_AUXCTL
|
1795 MII_TG3_AUXCTL_ACTL_TX_6DB
;
1796 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, val
);
1799 case TG3_CL45_D7_EEERES_STAT_LP_100TX
:
1804 if (!tp
->setlpicnt
) {
1805 val
= tr32(TG3_CPMU_EEE_MODE
);
1806 tw32(TG3_CPMU_EEE_MODE
, val
& ~TG3_CPMU_EEEMD_LPI_ENABLE
);
1810 static int tg3_wait_macro_done(struct tg3
*tp
)
1817 if (!tg3_readphy(tp
, MII_TG3_DSP_CONTROL
, &tmp32
)) {
1818 if ((tmp32
& 0x1000) == 0)
1828 static int tg3_phy_write_and_check_testpat(struct tg3
*tp
, int *resetp
)
1830 static const u32 test_pat
[4][6] = {
1831 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1832 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1833 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1834 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1838 for (chan
= 0; chan
< 4; chan
++) {
1841 tg3_writephy(tp
, MII_TG3_DSP_ADDRESS
,
1842 (chan
* 0x2000) | 0x0200);
1843 tg3_writephy(tp
, MII_TG3_DSP_CONTROL
, 0x0002);
1845 for (i
= 0; i
< 6; i
++)
1846 tg3_writephy(tp
, MII_TG3_DSP_RW_PORT
,
1849 tg3_writephy(tp
, MII_TG3_DSP_CONTROL
, 0x0202);
1850 if (tg3_wait_macro_done(tp
)) {
1855 tg3_writephy(tp
, MII_TG3_DSP_ADDRESS
,
1856 (chan
* 0x2000) | 0x0200);
1857 tg3_writephy(tp
, MII_TG3_DSP_CONTROL
, 0x0082);
1858 if (tg3_wait_macro_done(tp
)) {
1863 tg3_writephy(tp
, MII_TG3_DSP_CONTROL
, 0x0802);
1864 if (tg3_wait_macro_done(tp
)) {
1869 for (i
= 0; i
< 6; i
+= 2) {
1872 if (tg3_readphy(tp
, MII_TG3_DSP_RW_PORT
, &low
) ||
1873 tg3_readphy(tp
, MII_TG3_DSP_RW_PORT
, &high
) ||
1874 tg3_wait_macro_done(tp
)) {
1880 if (low
!= test_pat
[chan
][i
] ||
1881 high
!= test_pat
[chan
][i
+1]) {
1882 tg3_writephy(tp
, MII_TG3_DSP_ADDRESS
, 0x000b);
1883 tg3_writephy(tp
, MII_TG3_DSP_RW_PORT
, 0x4001);
1884 tg3_writephy(tp
, MII_TG3_DSP_RW_PORT
, 0x4005);
1894 static int tg3_phy_reset_chanpat(struct tg3
*tp
)
1898 for (chan
= 0; chan
< 4; chan
++) {
1901 tg3_writephy(tp
, MII_TG3_DSP_ADDRESS
,
1902 (chan
* 0x2000) | 0x0200);
1903 tg3_writephy(tp
, MII_TG3_DSP_CONTROL
, 0x0002);
1904 for (i
= 0; i
< 6; i
++)
1905 tg3_writephy(tp
, MII_TG3_DSP_RW_PORT
, 0x000);
1906 tg3_writephy(tp
, MII_TG3_DSP_CONTROL
, 0x0202);
1907 if (tg3_wait_macro_done(tp
))
1914 static int tg3_phy_reset_5703_4_5(struct tg3
*tp
)
1916 u32 reg32
, phy9_orig
;
1917 int retries
, do_phy_reset
, err
;
1923 err
= tg3_bmcr_reset(tp
);
1929 /* Disable transmitter and interrupt. */
1930 if (tg3_readphy(tp
, MII_TG3_EXT_CTRL
, ®32
))
1934 tg3_writephy(tp
, MII_TG3_EXT_CTRL
, reg32
);
1936 /* Set full-duplex, 1000 mbps. */
1937 tg3_writephy(tp
, MII_BMCR
,
1938 BMCR_FULLDPLX
| TG3_BMCR_SPEED1000
);
1940 /* Set to master mode. */
1941 if (tg3_readphy(tp
, MII_TG3_CTRL
, &phy9_orig
))
1944 tg3_writephy(tp
, MII_TG3_CTRL
,
1945 (MII_TG3_CTRL_AS_MASTER
|
1946 MII_TG3_CTRL_ENABLE_AS_MASTER
));
1948 /* Enable SM_DSP_CLOCK and 6dB. */
1949 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x0c00);
1951 /* Block the PHY control access. */
1952 tg3_phydsp_write(tp
, 0x8005, 0x0800);
1954 err
= tg3_phy_write_and_check_testpat(tp
, &do_phy_reset
);
1957 } while (--retries
);
1959 err
= tg3_phy_reset_chanpat(tp
);
1963 tg3_phydsp_write(tp
, 0x8005, 0x0000);
1965 tg3_writephy(tp
, MII_TG3_DSP_ADDRESS
, 0x8200);
1966 tg3_writephy(tp
, MII_TG3_DSP_CONTROL
, 0x0000);
1968 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5703
||
1969 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
) {
1970 /* Set Extended packet length bit for jumbo frames */
1971 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x4400);
1973 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x0400);
1976 tg3_writephy(tp
, MII_TG3_CTRL
, phy9_orig
);
1978 if (!tg3_readphy(tp
, MII_TG3_EXT_CTRL
, ®32
)) {
1980 tg3_writephy(tp
, MII_TG3_EXT_CTRL
, reg32
);
1987 /* This will reset the tigon3 PHY if there is no valid
1988 * link unless the FORCE argument is non-zero.
1990 static int tg3_phy_reset(struct tg3
*tp
)
1995 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
) {
1996 val
= tr32(GRC_MISC_CFG
);
1997 tw32_f(GRC_MISC_CFG
, val
& ~GRC_MISC_CFG_EPHY_IDDQ
);
2000 err
= tg3_readphy(tp
, MII_BMSR
, &val
);
2001 err
|= tg3_readphy(tp
, MII_BMSR
, &val
);
2005 if (netif_running(tp
->dev
) && netif_carrier_ok(tp
->dev
)) {
2006 netif_carrier_off(tp
->dev
);
2007 tg3_link_report(tp
);
2010 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5703
||
2011 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
||
2012 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5705
) {
2013 err
= tg3_phy_reset_5703_4_5(tp
);
2020 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5784
&&
2021 GET_CHIP_REV(tp
->pci_chip_rev_id
) != CHIPREV_5784_AX
) {
2022 cpmuctrl
= tr32(TG3_CPMU_CTRL
);
2023 if (cpmuctrl
& CPMU_CTRL_GPHY_10MB_RXONLY
)
2025 cpmuctrl
& ~CPMU_CTRL_GPHY_10MB_RXONLY
);
2028 err
= tg3_bmcr_reset(tp
);
2032 if (cpmuctrl
& CPMU_CTRL_GPHY_10MB_RXONLY
) {
2033 val
= MII_TG3_DSP_EXP8_AEDW
| MII_TG3_DSP_EXP8_REJ2MHz
;
2034 tg3_phydsp_write(tp
, MII_TG3_DSP_EXP8
, val
);
2036 tw32(TG3_CPMU_CTRL
, cpmuctrl
);
2039 if (GET_CHIP_REV(tp
->pci_chip_rev_id
) == CHIPREV_5784_AX
||
2040 GET_CHIP_REV(tp
->pci_chip_rev_id
) == CHIPREV_5761_AX
) {
2041 val
= tr32(TG3_CPMU_LSPD_1000MB_CLK
);
2042 if ((val
& CPMU_LSPD_1000MB_MACCLK_MASK
) ==
2043 CPMU_LSPD_1000MB_MACCLK_12_5
) {
2044 val
&= ~CPMU_LSPD_1000MB_MACCLK_MASK
;
2046 tw32_f(TG3_CPMU_LSPD_1000MB_CLK
, val
);
2050 if ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
||
2051 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
) &&
2052 (tp
->phy_flags
& TG3_PHYFLG_MII_SERDES
))
2055 tg3_phy_apply_otp(tp
);
2057 if (tp
->phy_flags
& TG3_PHYFLG_ENABLE_APD
)
2058 tg3_phy_toggle_apd(tp
, true);
2060 tg3_phy_toggle_apd(tp
, false);
2063 if (tp
->phy_flags
& TG3_PHYFLG_ADC_BUG
) {
2064 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x0c00);
2065 tg3_phydsp_write(tp
, 0x201f, 0x2aaa);
2066 tg3_phydsp_write(tp
, 0x000a, 0x0323);
2067 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x0400);
2069 if (tp
->phy_flags
& TG3_PHYFLG_5704_A0_BUG
) {
2070 tg3_writephy(tp
, MII_TG3_MISC_SHDW
, 0x8d68);
2071 tg3_writephy(tp
, MII_TG3_MISC_SHDW
, 0x8d68);
2073 if (tp
->phy_flags
& TG3_PHYFLG_BER_BUG
) {
2074 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x0c00);
2075 tg3_phydsp_write(tp
, 0x000a, 0x310b);
2076 tg3_phydsp_write(tp
, 0x201f, 0x9506);
2077 tg3_phydsp_write(tp
, 0x401f, 0x14e2);
2078 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x0400);
2079 } else if (tp
->phy_flags
& TG3_PHYFLG_JITTER_BUG
) {
2080 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x0c00);
2081 tg3_writephy(tp
, MII_TG3_DSP_ADDRESS
, 0x000a);
2082 if (tp
->phy_flags
& TG3_PHYFLG_ADJUST_TRIM
) {
2083 tg3_writephy(tp
, MII_TG3_DSP_RW_PORT
, 0x110b);
2084 tg3_writephy(tp
, MII_TG3_TEST1
,
2085 MII_TG3_TEST1_TRIM_EN
| 0x4);
2087 tg3_writephy(tp
, MII_TG3_DSP_RW_PORT
, 0x010b);
2088 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x0400);
2090 /* Set Extended packet length bit (bit 14) on all chips that */
2091 /* support jumbo frames */
2092 if ((tp
->phy_id
& TG3_PHY_ID_MASK
) == TG3_PHY_ID_BCM5401
) {
2093 /* Cannot do read-modify-write on 5401 */
2094 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x4c20);
2095 } else if (tp
->tg3_flags
& TG3_FLAG_JUMBO_CAPABLE
) {
2096 /* Set bit 14 with read-modify-write to preserve other bits */
2097 if (!tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x0007) &&
2098 !tg3_readphy(tp
, MII_TG3_AUX_CTRL
, &val
))
2099 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, val
| 0x4000);
2102 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2103 * jumbo frames transmission.
2105 if (tp
->tg3_flags
& TG3_FLAG_JUMBO_CAPABLE
) {
2106 if (!tg3_readphy(tp
, MII_TG3_EXT_CTRL
, &val
))
2107 tg3_writephy(tp
, MII_TG3_EXT_CTRL
,
2108 val
| MII_TG3_EXT_CTRL_FIFO_ELASTIC
);
2111 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
) {
2112 /* adjust output voltage */
2113 tg3_writephy(tp
, MII_TG3_FET_PTEST
, 0x12);
2116 tg3_phy_toggle_automdix(tp
, 1);
2117 tg3_phy_set_wirespeed(tp
);
2121 static void tg3_frob_aux_power(struct tg3
*tp
)
2123 bool need_vaux
= false;
2125 /* The GPIOs do something completely different on 57765. */
2126 if ((tp
->tg3_flags2
& TG3_FLG2_IS_NIC
) == 0 ||
2127 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
||
2128 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57765
)
2131 if ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
||
2132 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5714
||
2133 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
) &&
2134 tp
->pdev_peer
!= tp
->pdev
) {
2135 struct net_device
*dev_peer
;
2137 dev_peer
= pci_get_drvdata(tp
->pdev_peer
);
2139 /* remove_one() may have been run on the peer. */
2141 struct tg3
*tp_peer
= netdev_priv(dev_peer
);
2143 if (tp_peer
->tg3_flags
& TG3_FLAG_INIT_COMPLETE
)
2146 if ((tp_peer
->tg3_flags
& TG3_FLAG_WOL_ENABLE
) ||
2147 (tp_peer
->tg3_flags
& TG3_FLAG_ENABLE_ASF
))
2152 if ((tp
->tg3_flags
& TG3_FLAG_WOL_ENABLE
) ||
2153 (tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
))
2157 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
||
2158 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5701
) {
2159 tw32_wait_f(GRC_LOCAL_CTRL
, tp
->grc_local_ctrl
|
2160 (GRC_LCLCTRL_GPIO_OE0
|
2161 GRC_LCLCTRL_GPIO_OE1
|
2162 GRC_LCLCTRL_GPIO_OE2
|
2163 GRC_LCLCTRL_GPIO_OUTPUT0
|
2164 GRC_LCLCTRL_GPIO_OUTPUT1
),
2166 } else if (tp
->pdev
->device
== PCI_DEVICE_ID_TIGON3_5761
||
2167 tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_5761S
) {
2168 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2169 u32 grc_local_ctrl
= GRC_LCLCTRL_GPIO_OE0
|
2170 GRC_LCLCTRL_GPIO_OE1
|
2171 GRC_LCLCTRL_GPIO_OE2
|
2172 GRC_LCLCTRL_GPIO_OUTPUT0
|
2173 GRC_LCLCTRL_GPIO_OUTPUT1
|
2175 tw32_wait_f(GRC_LOCAL_CTRL
, grc_local_ctrl
, 100);
2177 grc_local_ctrl
|= GRC_LCLCTRL_GPIO_OUTPUT2
;
2178 tw32_wait_f(GRC_LOCAL_CTRL
, grc_local_ctrl
, 100);
2180 grc_local_ctrl
&= ~GRC_LCLCTRL_GPIO_OUTPUT0
;
2181 tw32_wait_f(GRC_LOCAL_CTRL
, grc_local_ctrl
, 100);
2184 u32 grc_local_ctrl
= 0;
2186 /* Workaround to prevent overdrawing Amps. */
2187 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) ==
2189 grc_local_ctrl
|= GRC_LCLCTRL_GPIO_OE3
;
2190 tw32_wait_f(GRC_LOCAL_CTRL
, tp
->grc_local_ctrl
|
2191 grc_local_ctrl
, 100);
2194 /* On 5753 and variants, GPIO2 cannot be used. */
2195 no_gpio2
= tp
->nic_sram_data_cfg
&
2196 NIC_SRAM_DATA_CFG_NO_GPIO2
;
2198 grc_local_ctrl
|= GRC_LCLCTRL_GPIO_OE0
|
2199 GRC_LCLCTRL_GPIO_OE1
|
2200 GRC_LCLCTRL_GPIO_OE2
|
2201 GRC_LCLCTRL_GPIO_OUTPUT1
|
2202 GRC_LCLCTRL_GPIO_OUTPUT2
;
2204 grc_local_ctrl
&= ~(GRC_LCLCTRL_GPIO_OE2
|
2205 GRC_LCLCTRL_GPIO_OUTPUT2
);
2207 tw32_wait_f(GRC_LOCAL_CTRL
, tp
->grc_local_ctrl
|
2208 grc_local_ctrl
, 100);
2210 grc_local_ctrl
|= GRC_LCLCTRL_GPIO_OUTPUT0
;
2212 tw32_wait_f(GRC_LOCAL_CTRL
, tp
->grc_local_ctrl
|
2213 grc_local_ctrl
, 100);
2216 grc_local_ctrl
&= ~GRC_LCLCTRL_GPIO_OUTPUT2
;
2217 tw32_wait_f(GRC_LOCAL_CTRL
, tp
->grc_local_ctrl
|
2218 grc_local_ctrl
, 100);
2222 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5700
&&
2223 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5701
) {
2224 tw32_wait_f(GRC_LOCAL_CTRL
, tp
->grc_local_ctrl
|
2225 (GRC_LCLCTRL_GPIO_OE1
|
2226 GRC_LCLCTRL_GPIO_OUTPUT1
), 100);
2228 tw32_wait_f(GRC_LOCAL_CTRL
, tp
->grc_local_ctrl
|
2229 GRC_LCLCTRL_GPIO_OE1
, 100);
2231 tw32_wait_f(GRC_LOCAL_CTRL
, tp
->grc_local_ctrl
|
2232 (GRC_LCLCTRL_GPIO_OE1
|
2233 GRC_LCLCTRL_GPIO_OUTPUT1
), 100);
2238 static int tg3_5700_link_polarity(struct tg3
*tp
, u32 speed
)
2240 if (tp
->led_ctrl
== LED_CTRL_MODE_PHY_2
)
2242 else if ((tp
->phy_id
& TG3_PHY_ID_MASK
) == TG3_PHY_ID_BCM5411
) {
2243 if (speed
!= SPEED_10
)
2245 } else if (speed
== SPEED_10
)
2251 static int tg3_setup_phy(struct tg3
*, int);
2253 #define RESET_KIND_SHUTDOWN 0
2254 #define RESET_KIND_INIT 1
2255 #define RESET_KIND_SUSPEND 2
2257 static void tg3_write_sig_post_reset(struct tg3
*, int);
2258 static int tg3_halt_cpu(struct tg3
*, u32
);
2260 static void tg3_power_down_phy(struct tg3
*tp
, bool do_low_power
)
2264 if (tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
) {
2265 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
) {
2266 u32 sg_dig_ctrl
= tr32(SG_DIG_CTRL
);
2267 u32 serdes_cfg
= tr32(MAC_SERDES_CFG
);
2270 SG_DIG_USING_HW_AUTONEG
| SG_DIG_SOFT_RESET
;
2271 tw32(SG_DIG_CTRL
, sg_dig_ctrl
);
2272 tw32(MAC_SERDES_CFG
, serdes_cfg
| (1 << 15));
2277 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
) {
2279 val
= tr32(GRC_MISC_CFG
);
2280 tw32_f(GRC_MISC_CFG
, val
| GRC_MISC_CFG_EPHY_IDDQ
);
2283 } else if (tp
->phy_flags
& TG3_PHYFLG_IS_FET
) {
2285 if (!tg3_readphy(tp
, MII_TG3_FET_TEST
, &phytest
)) {
2288 tg3_writephy(tp
, MII_ADVERTISE
, 0);
2289 tg3_writephy(tp
, MII_BMCR
,
2290 BMCR_ANENABLE
| BMCR_ANRESTART
);
2292 tg3_writephy(tp
, MII_TG3_FET_TEST
,
2293 phytest
| MII_TG3_FET_SHADOW_EN
);
2294 if (!tg3_readphy(tp
, MII_TG3_FET_SHDW_AUXMODE4
, &phy
)) {
2295 phy
|= MII_TG3_FET_SHDW_AUXMODE4_SBPD
;
2297 MII_TG3_FET_SHDW_AUXMODE4
,
2300 tg3_writephy(tp
, MII_TG3_FET_TEST
, phytest
);
2303 } else if (do_low_power
) {
2304 tg3_writephy(tp
, MII_TG3_EXT_CTRL
,
2305 MII_TG3_EXT_CTRL_FORCE_LED_OFF
);
2307 tg3_writephy(tp
, MII_TG3_AUX_CTRL
,
2308 MII_TG3_AUXCTL_SHDWSEL_PWRCTL
|
2309 MII_TG3_AUXCTL_PCTL_100TX_LPWR
|
2310 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE
|
2311 MII_TG3_AUXCTL_PCTL_VREG_11V
);
2314 /* The PHY should not be powered down on some chips because
2317 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
||
2318 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
||
2319 (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5780
&&
2320 (tp
->phy_flags
& TG3_PHYFLG_MII_SERDES
)))
2323 if (GET_CHIP_REV(tp
->pci_chip_rev_id
) == CHIPREV_5784_AX
||
2324 GET_CHIP_REV(tp
->pci_chip_rev_id
) == CHIPREV_5761_AX
) {
2325 val
= tr32(TG3_CPMU_LSPD_1000MB_CLK
);
2326 val
&= ~CPMU_LSPD_1000MB_MACCLK_MASK
;
2327 val
|= CPMU_LSPD_1000MB_MACCLK_12_5
;
2328 tw32_f(TG3_CPMU_LSPD_1000MB_CLK
, val
);
2331 tg3_writephy(tp
, MII_BMCR
, BMCR_PDOWN
);
2334 /* tp->lock is held. */
2335 static int tg3_nvram_lock(struct tg3
*tp
)
2337 if (tp
->tg3_flags
& TG3_FLAG_NVRAM
) {
2340 if (tp
->nvram_lock_cnt
== 0) {
2341 tw32(NVRAM_SWARB
, SWARB_REQ_SET1
);
2342 for (i
= 0; i
< 8000; i
++) {
2343 if (tr32(NVRAM_SWARB
) & SWARB_GNT1
)
2348 tw32(NVRAM_SWARB
, SWARB_REQ_CLR1
);
2352 tp
->nvram_lock_cnt
++;
2357 /* tp->lock is held. */
2358 static void tg3_nvram_unlock(struct tg3
*tp
)
2360 if (tp
->tg3_flags
& TG3_FLAG_NVRAM
) {
2361 if (tp
->nvram_lock_cnt
> 0)
2362 tp
->nvram_lock_cnt
--;
2363 if (tp
->nvram_lock_cnt
== 0)
2364 tw32_f(NVRAM_SWARB
, SWARB_REQ_CLR1
);
2368 /* tp->lock is held. */
2369 static void tg3_enable_nvram_access(struct tg3
*tp
)
2371 if ((tp
->tg3_flags2
& TG3_FLG2_5750_PLUS
) &&
2372 !(tp
->tg3_flags3
& TG3_FLG3_PROTECTED_NVRAM
)) {
2373 u32 nvaccess
= tr32(NVRAM_ACCESS
);
2375 tw32(NVRAM_ACCESS
, nvaccess
| ACCESS_ENABLE
);
2379 /* tp->lock is held. */
2380 static void tg3_disable_nvram_access(struct tg3
*tp
)
2382 if ((tp
->tg3_flags2
& TG3_FLG2_5750_PLUS
) &&
2383 !(tp
->tg3_flags3
& TG3_FLG3_PROTECTED_NVRAM
)) {
2384 u32 nvaccess
= tr32(NVRAM_ACCESS
);
2386 tw32(NVRAM_ACCESS
, nvaccess
& ~ACCESS_ENABLE
);
2390 static int tg3_nvram_read_using_eeprom(struct tg3
*tp
,
2391 u32 offset
, u32
*val
)
2396 if (offset
> EEPROM_ADDR_ADDR_MASK
|| (offset
% 4) != 0)
2399 tmp
= tr32(GRC_EEPROM_ADDR
) & ~(EEPROM_ADDR_ADDR_MASK
|
2400 EEPROM_ADDR_DEVID_MASK
|
2402 tw32(GRC_EEPROM_ADDR
,
2404 (0 << EEPROM_ADDR_DEVID_SHIFT
) |
2405 ((offset
<< EEPROM_ADDR_ADDR_SHIFT
) &
2406 EEPROM_ADDR_ADDR_MASK
) |
2407 EEPROM_ADDR_READ
| EEPROM_ADDR_START
);
2409 for (i
= 0; i
< 1000; i
++) {
2410 tmp
= tr32(GRC_EEPROM_ADDR
);
2412 if (tmp
& EEPROM_ADDR_COMPLETE
)
2416 if (!(tmp
& EEPROM_ADDR_COMPLETE
))
2419 tmp
= tr32(GRC_EEPROM_DATA
);
2422 * The data will always be opposite the native endian
2423 * format. Perform a blind byteswap to compensate.
2430 #define NVRAM_CMD_TIMEOUT 10000
2432 static int tg3_nvram_exec_cmd(struct tg3
*tp
, u32 nvram_cmd
)
2436 tw32(NVRAM_CMD
, nvram_cmd
);
2437 for (i
= 0; i
< NVRAM_CMD_TIMEOUT
; i
++) {
2439 if (tr32(NVRAM_CMD
) & NVRAM_CMD_DONE
) {
2445 if (i
== NVRAM_CMD_TIMEOUT
)
2451 static u32
tg3_nvram_phys_addr(struct tg3
*tp
, u32 addr
)
2453 if ((tp
->tg3_flags
& TG3_FLAG_NVRAM
) &&
2454 (tp
->tg3_flags
& TG3_FLAG_NVRAM_BUFFERED
) &&
2455 (tp
->tg3_flags2
& TG3_FLG2_FLASH
) &&
2456 !(tp
->tg3_flags3
& TG3_FLG3_NO_NVRAM_ADDR_TRANS
) &&
2457 (tp
->nvram_jedecnum
== JEDEC_ATMEL
))
2459 addr
= ((addr
/ tp
->nvram_pagesize
) <<
2460 ATMEL_AT45DB0X1B_PAGE_POS
) +
2461 (addr
% tp
->nvram_pagesize
);
2466 static u32
tg3_nvram_logical_addr(struct tg3
*tp
, u32 addr
)
2468 if ((tp
->tg3_flags
& TG3_FLAG_NVRAM
) &&
2469 (tp
->tg3_flags
& TG3_FLAG_NVRAM_BUFFERED
) &&
2470 (tp
->tg3_flags2
& TG3_FLG2_FLASH
) &&
2471 !(tp
->tg3_flags3
& TG3_FLG3_NO_NVRAM_ADDR_TRANS
) &&
2472 (tp
->nvram_jedecnum
== JEDEC_ATMEL
))
2474 addr
= ((addr
>> ATMEL_AT45DB0X1B_PAGE_POS
) *
2475 tp
->nvram_pagesize
) +
2476 (addr
& ((1 << ATMEL_AT45DB0X1B_PAGE_POS
) - 1));
2481 /* NOTE: Data read in from NVRAM is byteswapped according to
2482 * the byteswapping settings for all other register accesses.
2483 * tg3 devices are BE devices, so on a BE machine, the data
2484 * returned will be exactly as it is seen in NVRAM. On a LE
2485 * machine, the 32-bit value will be byteswapped.
2487 static int tg3_nvram_read(struct tg3
*tp
, u32 offset
, u32
*val
)
2491 if (!(tp
->tg3_flags
& TG3_FLAG_NVRAM
))
2492 return tg3_nvram_read_using_eeprom(tp
, offset
, val
);
2494 offset
= tg3_nvram_phys_addr(tp
, offset
);
2496 if (offset
> NVRAM_ADDR_MSK
)
2499 ret
= tg3_nvram_lock(tp
);
2503 tg3_enable_nvram_access(tp
);
2505 tw32(NVRAM_ADDR
, offset
);
2506 ret
= tg3_nvram_exec_cmd(tp
, NVRAM_CMD_RD
| NVRAM_CMD_GO
|
2507 NVRAM_CMD_FIRST
| NVRAM_CMD_LAST
| NVRAM_CMD_DONE
);
2510 *val
= tr32(NVRAM_RDDATA
);
2512 tg3_disable_nvram_access(tp
);
2514 tg3_nvram_unlock(tp
);
2519 /* Ensures NVRAM data is in bytestream format. */
2520 static int tg3_nvram_read_be32(struct tg3
*tp
, u32 offset
, __be32
*val
)
2523 int res
= tg3_nvram_read(tp
, offset
, &v
);
2525 *val
= cpu_to_be32(v
);
2529 /* tp->lock is held. */
2530 static void __tg3_set_mac_addr(struct tg3
*tp
, int skip_mac_1
)
2532 u32 addr_high
, addr_low
;
2535 addr_high
= ((tp
->dev
->dev_addr
[0] << 8) |
2536 tp
->dev
->dev_addr
[1]);
2537 addr_low
= ((tp
->dev
->dev_addr
[2] << 24) |
2538 (tp
->dev
->dev_addr
[3] << 16) |
2539 (tp
->dev
->dev_addr
[4] << 8) |
2540 (tp
->dev
->dev_addr
[5] << 0));
2541 for (i
= 0; i
< 4; i
++) {
2542 if (i
== 1 && skip_mac_1
)
2544 tw32(MAC_ADDR_0_HIGH
+ (i
* 8), addr_high
);
2545 tw32(MAC_ADDR_0_LOW
+ (i
* 8), addr_low
);
2548 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5703
||
2549 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
) {
2550 for (i
= 0; i
< 12; i
++) {
2551 tw32(MAC_EXTADDR_0_HIGH
+ (i
* 8), addr_high
);
2552 tw32(MAC_EXTADDR_0_LOW
+ (i
* 8), addr_low
);
2556 addr_high
= (tp
->dev
->dev_addr
[0] +
2557 tp
->dev
->dev_addr
[1] +
2558 tp
->dev
->dev_addr
[2] +
2559 tp
->dev
->dev_addr
[3] +
2560 tp
->dev
->dev_addr
[4] +
2561 tp
->dev
->dev_addr
[5]) &
2562 TX_BACKOFF_SEED_MASK
;
2563 tw32(MAC_TX_BACKOFF_SEED
, addr_high
);
2566 static void tg3_enable_register_access(struct tg3
*tp
)
2569 * Make sure register accesses (indirect or otherwise) will function
2572 pci_write_config_dword(tp
->pdev
,
2573 TG3PCI_MISC_HOST_CTRL
, tp
->misc_host_ctrl
);
2576 static int tg3_power_up(struct tg3
*tp
)
2578 tg3_enable_register_access(tp
);
2580 pci_set_power_state(tp
->pdev
, PCI_D0
);
2582 /* Switch out of Vaux if it is a NIC */
2583 if (tp
->tg3_flags2
& TG3_FLG2_IS_NIC
)
2584 tw32_wait_f(GRC_LOCAL_CTRL
, tp
->grc_local_ctrl
, 100);
2589 static int tg3_power_down_prepare(struct tg3
*tp
)
2592 bool device_should_wake
, do_low_power
;
2594 tg3_enable_register_access(tp
);
2596 /* Restore the CLKREQ setting. */
2597 if (tp
->tg3_flags3
& TG3_FLG3_CLKREQ_BUG
) {
2600 pci_read_config_word(tp
->pdev
,
2601 tp
->pcie_cap
+ PCI_EXP_LNKCTL
,
2603 lnkctl
|= PCI_EXP_LNKCTL_CLKREQ_EN
;
2604 pci_write_config_word(tp
->pdev
,
2605 tp
->pcie_cap
+ PCI_EXP_LNKCTL
,
2609 misc_host_ctrl
= tr32(TG3PCI_MISC_HOST_CTRL
);
2610 tw32(TG3PCI_MISC_HOST_CTRL
,
2611 misc_host_ctrl
| MISC_HOST_CTRL_MASK_PCI_INT
);
2613 device_should_wake
= device_may_wakeup(&tp
->pdev
->dev
) &&
2614 (tp
->tg3_flags
& TG3_FLAG_WOL_ENABLE
);
2616 if (tp
->tg3_flags3
& TG3_FLG3_USE_PHYLIB
) {
2617 do_low_power
= false;
2618 if ((tp
->phy_flags
& TG3_PHYFLG_IS_CONNECTED
) &&
2619 !(tp
->phy_flags
& TG3_PHYFLG_IS_LOW_POWER
)) {
2620 struct phy_device
*phydev
;
2621 u32 phyid
, advertising
;
2623 phydev
= tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
];
2625 tp
->phy_flags
|= TG3_PHYFLG_IS_LOW_POWER
;
2627 tp
->link_config
.orig_speed
= phydev
->speed
;
2628 tp
->link_config
.orig_duplex
= phydev
->duplex
;
2629 tp
->link_config
.orig_autoneg
= phydev
->autoneg
;
2630 tp
->link_config
.orig_advertising
= phydev
->advertising
;
2632 advertising
= ADVERTISED_TP
|
2634 ADVERTISED_Autoneg
|
2635 ADVERTISED_10baseT_Half
;
2637 if ((tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
) ||
2638 device_should_wake
) {
2639 if (tp
->tg3_flags
& TG3_FLAG_WOL_SPEED_100MB
)
2641 ADVERTISED_100baseT_Half
|
2642 ADVERTISED_100baseT_Full
|
2643 ADVERTISED_10baseT_Full
;
2645 advertising
|= ADVERTISED_10baseT_Full
;
2648 phydev
->advertising
= advertising
;
2650 phy_start_aneg(phydev
);
2652 phyid
= phydev
->drv
->phy_id
& phydev
->drv
->phy_id_mask
;
2653 if (phyid
!= PHY_ID_BCMAC131
) {
2654 phyid
&= PHY_BCM_OUI_MASK
;
2655 if (phyid
== PHY_BCM_OUI_1
||
2656 phyid
== PHY_BCM_OUI_2
||
2657 phyid
== PHY_BCM_OUI_3
)
2658 do_low_power
= true;
2662 do_low_power
= true;
2664 if (!(tp
->phy_flags
& TG3_PHYFLG_IS_LOW_POWER
)) {
2665 tp
->phy_flags
|= TG3_PHYFLG_IS_LOW_POWER
;
2666 tp
->link_config
.orig_speed
= tp
->link_config
.speed
;
2667 tp
->link_config
.orig_duplex
= tp
->link_config
.duplex
;
2668 tp
->link_config
.orig_autoneg
= tp
->link_config
.autoneg
;
2671 if (!(tp
->phy_flags
& TG3_PHYFLG_ANY_SERDES
)) {
2672 tp
->link_config
.speed
= SPEED_10
;
2673 tp
->link_config
.duplex
= DUPLEX_HALF
;
2674 tp
->link_config
.autoneg
= AUTONEG_ENABLE
;
2675 tg3_setup_phy(tp
, 0);
2679 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
) {
2682 val
= tr32(GRC_VCPU_EXT_CTRL
);
2683 tw32(GRC_VCPU_EXT_CTRL
, val
| GRC_VCPU_EXT_CTRL_DISABLE_WOL
);
2684 } else if (!(tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
)) {
2688 for (i
= 0; i
< 200; i
++) {
2689 tg3_read_mem(tp
, NIC_SRAM_FW_ASF_STATUS_MBOX
, &val
);
2690 if (val
== ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1
)
2695 if (tp
->tg3_flags
& TG3_FLAG_WOL_CAP
)
2696 tg3_write_mem(tp
, NIC_SRAM_WOL_MBOX
, WOL_SIGNATURE
|
2697 WOL_DRV_STATE_SHUTDOWN
|
2701 if (device_should_wake
) {
2704 if (!(tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
)) {
2706 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x5a);
2710 if (tp
->phy_flags
& TG3_PHYFLG_MII_SERDES
)
2711 mac_mode
= MAC_MODE_PORT_MODE_GMII
;
2713 mac_mode
= MAC_MODE_PORT_MODE_MII
;
2715 mac_mode
|= tp
->mac_mode
& MAC_MODE_LINK_POLARITY
;
2716 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) ==
2718 u32 speed
= (tp
->tg3_flags
&
2719 TG3_FLAG_WOL_SPEED_100MB
) ?
2720 SPEED_100
: SPEED_10
;
2721 if (tg3_5700_link_polarity(tp
, speed
))
2722 mac_mode
|= MAC_MODE_LINK_POLARITY
;
2724 mac_mode
&= ~MAC_MODE_LINK_POLARITY
;
2727 mac_mode
= MAC_MODE_PORT_MODE_TBI
;
2730 if (!(tp
->tg3_flags2
& TG3_FLG2_5750_PLUS
))
2731 tw32(MAC_LED_CTRL
, tp
->led_ctrl
);
2733 mac_mode
|= MAC_MODE_MAGIC_PKT_ENABLE
;
2734 if (((tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
) &&
2735 !(tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
)) &&
2736 ((tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
) ||
2737 (tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
)))
2738 mac_mode
|= MAC_MODE_KEEP_FRAME_IN_WOL
;
2740 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
)
2741 mac_mode
|= MAC_MODE_APE_TX_EN
|
2742 MAC_MODE_APE_RX_EN
|
2743 MAC_MODE_TDE_ENABLE
;
2745 tw32_f(MAC_MODE
, mac_mode
);
2748 tw32_f(MAC_RX_MODE
, RX_MODE_ENABLE
);
2752 if (!(tp
->tg3_flags
& TG3_FLAG_WOL_SPEED_100MB
) &&
2753 (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
||
2754 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5701
)) {
2757 base_val
= tp
->pci_clock_ctrl
;
2758 base_val
|= (CLOCK_CTRL_RXCLK_DISABLE
|
2759 CLOCK_CTRL_TXCLK_DISABLE
);
2761 tw32_wait_f(TG3PCI_CLOCK_CTRL
, base_val
| CLOCK_CTRL_ALTCLK
|
2762 CLOCK_CTRL_PWRDOWN_PLL133
, 40);
2763 } else if ((tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
) ||
2764 (tp
->tg3_flags
& TG3_FLAG_CPMU_PRESENT
) ||
2765 (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
)) {
2767 } else if (!((tp
->tg3_flags2
& TG3_FLG2_5750_PLUS
) &&
2768 (tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
))) {
2769 u32 newbits1
, newbits2
;
2771 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
||
2772 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5701
) {
2773 newbits1
= (CLOCK_CTRL_RXCLK_DISABLE
|
2774 CLOCK_CTRL_TXCLK_DISABLE
|
2776 newbits2
= newbits1
| CLOCK_CTRL_44MHZ_CORE
;
2777 } else if (tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
) {
2778 newbits1
= CLOCK_CTRL_625_CORE
;
2779 newbits2
= newbits1
| CLOCK_CTRL_ALTCLK
;
2781 newbits1
= CLOCK_CTRL_ALTCLK
;
2782 newbits2
= newbits1
| CLOCK_CTRL_44MHZ_CORE
;
2785 tw32_wait_f(TG3PCI_CLOCK_CTRL
, tp
->pci_clock_ctrl
| newbits1
,
2788 tw32_wait_f(TG3PCI_CLOCK_CTRL
, tp
->pci_clock_ctrl
| newbits2
,
2791 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
)) {
2794 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
||
2795 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5701
) {
2796 newbits3
= (CLOCK_CTRL_RXCLK_DISABLE
|
2797 CLOCK_CTRL_TXCLK_DISABLE
|
2798 CLOCK_CTRL_44MHZ_CORE
);
2800 newbits3
= CLOCK_CTRL_44MHZ_CORE
;
2803 tw32_wait_f(TG3PCI_CLOCK_CTRL
,
2804 tp
->pci_clock_ctrl
| newbits3
, 40);
2808 if (!(device_should_wake
) &&
2809 !(tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
))
2810 tg3_power_down_phy(tp
, do_low_power
);
2812 tg3_frob_aux_power(tp
);
2814 /* Workaround for unstable PLL clock */
2815 if ((GET_CHIP_REV(tp
->pci_chip_rev_id
) == CHIPREV_5750_AX
) ||
2816 (GET_CHIP_REV(tp
->pci_chip_rev_id
) == CHIPREV_5750_BX
)) {
2817 u32 val
= tr32(0x7d00);
2819 val
&= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2821 if (!(tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
)) {
2824 err
= tg3_nvram_lock(tp
);
2825 tg3_halt_cpu(tp
, RX_CPU_BASE
);
2827 tg3_nvram_unlock(tp
);
2831 tg3_write_sig_post_reset(tp
, RESET_KIND_SHUTDOWN
);
2836 static void tg3_power_down(struct tg3
*tp
)
2838 tg3_power_down_prepare(tp
);
2840 pci_wake_from_d3(tp
->pdev
, tp
->tg3_flags
& TG3_FLAG_WOL_ENABLE
);
2841 pci_set_power_state(tp
->pdev
, PCI_D3hot
);
2844 static void tg3_aux_stat_to_speed_duplex(struct tg3
*tp
, u32 val
, u16
*speed
, u8
*duplex
)
2846 switch (val
& MII_TG3_AUX_STAT_SPDMASK
) {
2847 case MII_TG3_AUX_STAT_10HALF
:
2849 *duplex
= DUPLEX_HALF
;
2852 case MII_TG3_AUX_STAT_10FULL
:
2854 *duplex
= DUPLEX_FULL
;
2857 case MII_TG3_AUX_STAT_100HALF
:
2859 *duplex
= DUPLEX_HALF
;
2862 case MII_TG3_AUX_STAT_100FULL
:
2864 *duplex
= DUPLEX_FULL
;
2867 case MII_TG3_AUX_STAT_1000HALF
:
2868 *speed
= SPEED_1000
;
2869 *duplex
= DUPLEX_HALF
;
2872 case MII_TG3_AUX_STAT_1000FULL
:
2873 *speed
= SPEED_1000
;
2874 *duplex
= DUPLEX_FULL
;
2878 if (tp
->phy_flags
& TG3_PHYFLG_IS_FET
) {
2879 *speed
= (val
& MII_TG3_AUX_STAT_100
) ? SPEED_100
:
2881 *duplex
= (val
& MII_TG3_AUX_STAT_FULL
) ? DUPLEX_FULL
:
2885 *speed
= SPEED_INVALID
;
2886 *duplex
= DUPLEX_INVALID
;
2891 static void tg3_phy_copper_begin(struct tg3
*tp
)
2896 if (tp
->phy_flags
& TG3_PHYFLG_IS_LOW_POWER
) {
2897 /* Entering low power mode. Disable gigabit and
2898 * 100baseT advertisements.
2900 tg3_writephy(tp
, MII_TG3_CTRL
, 0);
2902 new_adv
= (ADVERTISE_10HALF
| ADVERTISE_10FULL
|
2903 ADVERTISE_CSMA
| ADVERTISE_PAUSE_CAP
);
2904 if (tp
->tg3_flags
& TG3_FLAG_WOL_SPEED_100MB
)
2905 new_adv
|= (ADVERTISE_100HALF
| ADVERTISE_100FULL
);
2907 tg3_writephy(tp
, MII_ADVERTISE
, new_adv
);
2908 } else if (tp
->link_config
.speed
== SPEED_INVALID
) {
2909 if (tp
->phy_flags
& TG3_PHYFLG_10_100_ONLY
)
2910 tp
->link_config
.advertising
&=
2911 ~(ADVERTISED_1000baseT_Half
|
2912 ADVERTISED_1000baseT_Full
);
2914 new_adv
= ADVERTISE_CSMA
;
2915 if (tp
->link_config
.advertising
& ADVERTISED_10baseT_Half
)
2916 new_adv
|= ADVERTISE_10HALF
;
2917 if (tp
->link_config
.advertising
& ADVERTISED_10baseT_Full
)
2918 new_adv
|= ADVERTISE_10FULL
;
2919 if (tp
->link_config
.advertising
& ADVERTISED_100baseT_Half
)
2920 new_adv
|= ADVERTISE_100HALF
;
2921 if (tp
->link_config
.advertising
& ADVERTISED_100baseT_Full
)
2922 new_adv
|= ADVERTISE_100FULL
;
2924 new_adv
|= tg3_advert_flowctrl_1000T(tp
->link_config
.flowctrl
);
2926 tg3_writephy(tp
, MII_ADVERTISE
, new_adv
);
2928 if (tp
->link_config
.advertising
&
2929 (ADVERTISED_1000baseT_Half
| ADVERTISED_1000baseT_Full
)) {
2931 if (tp
->link_config
.advertising
& ADVERTISED_1000baseT_Half
)
2932 new_adv
|= MII_TG3_CTRL_ADV_1000_HALF
;
2933 if (tp
->link_config
.advertising
& ADVERTISED_1000baseT_Full
)
2934 new_adv
|= MII_TG3_CTRL_ADV_1000_FULL
;
2935 if (!(tp
->phy_flags
& TG3_PHYFLG_10_100_ONLY
) &&
2936 (tp
->pci_chip_rev_id
== CHIPREV_ID_5701_A0
||
2937 tp
->pci_chip_rev_id
== CHIPREV_ID_5701_B0
))
2938 new_adv
|= (MII_TG3_CTRL_AS_MASTER
|
2939 MII_TG3_CTRL_ENABLE_AS_MASTER
);
2940 tg3_writephy(tp
, MII_TG3_CTRL
, new_adv
);
2942 tg3_writephy(tp
, MII_TG3_CTRL
, 0);
2945 new_adv
= tg3_advert_flowctrl_1000T(tp
->link_config
.flowctrl
);
2946 new_adv
|= ADVERTISE_CSMA
;
2948 /* Asking for a specific link mode. */
2949 if (tp
->link_config
.speed
== SPEED_1000
) {
2950 tg3_writephy(tp
, MII_ADVERTISE
, new_adv
);
2952 if (tp
->link_config
.duplex
== DUPLEX_FULL
)
2953 new_adv
= MII_TG3_CTRL_ADV_1000_FULL
;
2955 new_adv
= MII_TG3_CTRL_ADV_1000_HALF
;
2956 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5701_A0
||
2957 tp
->pci_chip_rev_id
== CHIPREV_ID_5701_B0
)
2958 new_adv
|= (MII_TG3_CTRL_AS_MASTER
|
2959 MII_TG3_CTRL_ENABLE_AS_MASTER
);
2961 if (tp
->link_config
.speed
== SPEED_100
) {
2962 if (tp
->link_config
.duplex
== DUPLEX_FULL
)
2963 new_adv
|= ADVERTISE_100FULL
;
2965 new_adv
|= ADVERTISE_100HALF
;
2967 if (tp
->link_config
.duplex
== DUPLEX_FULL
)
2968 new_adv
|= ADVERTISE_10FULL
;
2970 new_adv
|= ADVERTISE_10HALF
;
2972 tg3_writephy(tp
, MII_ADVERTISE
, new_adv
);
2977 tg3_writephy(tp
, MII_TG3_CTRL
, new_adv
);
2980 if (tp
->phy_flags
& TG3_PHYFLG_EEE_CAP
) {
2983 tw32(TG3_CPMU_EEE_MODE
,
2984 tr32(TG3_CPMU_EEE_MODE
) & ~TG3_CPMU_EEEMD_LPI_ENABLE
);
2986 /* Enable SM_DSP clock and tx 6dB coding. */
2987 val
= MII_TG3_AUXCTL_SHDWSEL_AUXCTL
|
2988 MII_TG3_AUXCTL_ACTL_SMDSP_ENA
|
2989 MII_TG3_AUXCTL_ACTL_TX_6DB
;
2990 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, val
);
2992 switch (GET_ASIC_REV(tp
->pci_chip_rev_id
)) {
2994 case ASIC_REV_57765
:
2995 if (!tg3_phydsp_read(tp
, MII_TG3_DSP_CH34TP2
, &val
))
2996 tg3_phydsp_write(tp
, MII_TG3_DSP_CH34TP2
, val
|
2997 MII_TG3_DSP_CH34TP2_HIBW01
);
3000 val
= MII_TG3_DSP_TAP26_ALNOKO
|
3001 MII_TG3_DSP_TAP26_RMRXSTO
|
3002 MII_TG3_DSP_TAP26_OPCSINPT
;
3003 tg3_phydsp_write(tp
, MII_TG3_DSP_TAP26
, val
);
3007 if (tp
->link_config
.autoneg
== AUTONEG_ENABLE
) {
3008 /* Advertise 100-BaseTX EEE ability */
3009 if (tp
->link_config
.advertising
&
3010 ADVERTISED_100baseT_Full
)
3011 val
|= MDIO_AN_EEE_ADV_100TX
;
3012 /* Advertise 1000-BaseT EEE ability */
3013 if (tp
->link_config
.advertising
&
3014 ADVERTISED_1000baseT_Full
)
3015 val
|= MDIO_AN_EEE_ADV_1000T
;
3017 tg3_phy_cl45_write(tp
, MDIO_MMD_AN
, MDIO_AN_EEE_ADV
, val
);
3019 /* Turn off SM_DSP clock. */
3020 val
= MII_TG3_AUXCTL_SHDWSEL_AUXCTL
|
3021 MII_TG3_AUXCTL_ACTL_TX_6DB
;
3022 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, val
);
3025 if (tp
->link_config
.autoneg
== AUTONEG_DISABLE
&&
3026 tp
->link_config
.speed
!= SPEED_INVALID
) {
3027 u32 bmcr
, orig_bmcr
;
3029 tp
->link_config
.active_speed
= tp
->link_config
.speed
;
3030 tp
->link_config
.active_duplex
= tp
->link_config
.duplex
;
3033 switch (tp
->link_config
.speed
) {
3039 bmcr
|= BMCR_SPEED100
;
3043 bmcr
|= TG3_BMCR_SPEED1000
;
3047 if (tp
->link_config
.duplex
== DUPLEX_FULL
)
3048 bmcr
|= BMCR_FULLDPLX
;
3050 if (!tg3_readphy(tp
, MII_BMCR
, &orig_bmcr
) &&
3051 (bmcr
!= orig_bmcr
)) {
3052 tg3_writephy(tp
, MII_BMCR
, BMCR_LOOPBACK
);
3053 for (i
= 0; i
< 1500; i
++) {
3057 if (tg3_readphy(tp
, MII_BMSR
, &tmp
) ||
3058 tg3_readphy(tp
, MII_BMSR
, &tmp
))
3060 if (!(tmp
& BMSR_LSTATUS
)) {
3065 tg3_writephy(tp
, MII_BMCR
, bmcr
);
3069 tg3_writephy(tp
, MII_BMCR
,
3070 BMCR_ANENABLE
| BMCR_ANRESTART
);
3074 static int tg3_init_5401phy_dsp(struct tg3
*tp
)
3078 /* Turn off tap power management. */
3079 /* Set Extended packet length bit */
3080 err
= tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x4c20);
3082 err
|= tg3_phydsp_write(tp
, 0x0012, 0x1804);
3083 err
|= tg3_phydsp_write(tp
, 0x0013, 0x1204);
3084 err
|= tg3_phydsp_write(tp
, 0x8006, 0x0132);
3085 err
|= tg3_phydsp_write(tp
, 0x8006, 0x0232);
3086 err
|= tg3_phydsp_write(tp
, 0x201f, 0x0a20);
3093 static int tg3_copper_is_advertising_all(struct tg3
*tp
, u32 mask
)
3095 u32 adv_reg
, all_mask
= 0;
3097 if (mask
& ADVERTISED_10baseT_Half
)
3098 all_mask
|= ADVERTISE_10HALF
;
3099 if (mask
& ADVERTISED_10baseT_Full
)
3100 all_mask
|= ADVERTISE_10FULL
;
3101 if (mask
& ADVERTISED_100baseT_Half
)
3102 all_mask
|= ADVERTISE_100HALF
;
3103 if (mask
& ADVERTISED_100baseT_Full
)
3104 all_mask
|= ADVERTISE_100FULL
;
3106 if (tg3_readphy(tp
, MII_ADVERTISE
, &adv_reg
))
3109 if ((adv_reg
& all_mask
) != all_mask
)
3111 if (!(tp
->phy_flags
& TG3_PHYFLG_10_100_ONLY
)) {
3115 if (mask
& ADVERTISED_1000baseT_Half
)
3116 all_mask
|= ADVERTISE_1000HALF
;
3117 if (mask
& ADVERTISED_1000baseT_Full
)
3118 all_mask
|= ADVERTISE_1000FULL
;
3120 if (tg3_readphy(tp
, MII_TG3_CTRL
, &tg3_ctrl
))
3123 if ((tg3_ctrl
& all_mask
) != all_mask
)
3129 static int tg3_adv_1000T_flowctrl_ok(struct tg3
*tp
, u32
*lcladv
, u32
*rmtadv
)
3133 if (tg3_readphy(tp
, MII_ADVERTISE
, lcladv
))
3136 curadv
= *lcladv
& (ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
);
3137 reqadv
= tg3_advert_flowctrl_1000T(tp
->link_config
.flowctrl
);
3139 if (tp
->link_config
.active_duplex
== DUPLEX_FULL
) {
3140 if (curadv
!= reqadv
)
3143 if (tp
->tg3_flags
& TG3_FLAG_PAUSE_AUTONEG
)
3144 tg3_readphy(tp
, MII_LPA
, rmtadv
);
3146 /* Reprogram the advertisement register, even if it
3147 * does not affect the current link. If the link
3148 * gets renegotiated in the future, we can save an
3149 * additional renegotiation cycle by advertising
3150 * it correctly in the first place.
3152 if (curadv
!= reqadv
) {
3153 *lcladv
&= ~(ADVERTISE_PAUSE_CAP
|
3154 ADVERTISE_PAUSE_ASYM
);
3155 tg3_writephy(tp
, MII_ADVERTISE
, *lcladv
| reqadv
);
3162 static int tg3_setup_copper_phy(struct tg3
*tp
, int force_reset
)
3164 int current_link_up
;
3166 u32 lcl_adv
, rmt_adv
;
3174 (MAC_STATUS_SYNC_CHANGED
|
3175 MAC_STATUS_CFG_CHANGED
|
3176 MAC_STATUS_MI_COMPLETION
|
3177 MAC_STATUS_LNKSTATE_CHANGED
));
3180 if ((tp
->mi_mode
& MAC_MI_MODE_AUTO_POLL
) != 0) {
3182 (tp
->mi_mode
& ~MAC_MI_MODE_AUTO_POLL
));
3186 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x02);
3188 /* Some third-party PHYs need to be reset on link going
3191 if ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5703
||
3192 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
||
3193 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5705
) &&
3194 netif_carrier_ok(tp
->dev
)) {
3195 tg3_readphy(tp
, MII_BMSR
, &bmsr
);
3196 if (!tg3_readphy(tp
, MII_BMSR
, &bmsr
) &&
3197 !(bmsr
& BMSR_LSTATUS
))
3203 if ((tp
->phy_id
& TG3_PHY_ID_MASK
) == TG3_PHY_ID_BCM5401
) {
3204 tg3_readphy(tp
, MII_BMSR
, &bmsr
);
3205 if (tg3_readphy(tp
, MII_BMSR
, &bmsr
) ||
3206 !(tp
->tg3_flags
& TG3_FLAG_INIT_COMPLETE
))
3209 if (!(bmsr
& BMSR_LSTATUS
)) {
3210 err
= tg3_init_5401phy_dsp(tp
);
3214 tg3_readphy(tp
, MII_BMSR
, &bmsr
);
3215 for (i
= 0; i
< 1000; i
++) {
3217 if (!tg3_readphy(tp
, MII_BMSR
, &bmsr
) &&
3218 (bmsr
& BMSR_LSTATUS
)) {
3224 if ((tp
->phy_id
& TG3_PHY_ID_REV_MASK
) ==
3225 TG3_PHY_REV_BCM5401_B0
&&
3226 !(bmsr
& BMSR_LSTATUS
) &&
3227 tp
->link_config
.active_speed
== SPEED_1000
) {
3228 err
= tg3_phy_reset(tp
);
3230 err
= tg3_init_5401phy_dsp(tp
);
3235 } else if (tp
->pci_chip_rev_id
== CHIPREV_ID_5701_A0
||
3236 tp
->pci_chip_rev_id
== CHIPREV_ID_5701_B0
) {
3237 /* 5701 {A0,B0} CRC bug workaround */
3238 tg3_writephy(tp
, 0x15, 0x0a75);
3239 tg3_writephy(tp
, MII_TG3_MISC_SHDW
, 0x8c68);
3240 tg3_writephy(tp
, MII_TG3_MISC_SHDW
, 0x8d68);
3241 tg3_writephy(tp
, MII_TG3_MISC_SHDW
, 0x8c68);
3244 /* Clear pending interrupts... */
3245 tg3_readphy(tp
, MII_TG3_ISTAT
, &val
);
3246 tg3_readphy(tp
, MII_TG3_ISTAT
, &val
);
3248 if (tp
->phy_flags
& TG3_PHYFLG_USE_MI_INTERRUPT
)
3249 tg3_writephy(tp
, MII_TG3_IMASK
, ~MII_TG3_INT_LINKCHG
);
3250 else if (!(tp
->phy_flags
& TG3_PHYFLG_IS_FET
))
3251 tg3_writephy(tp
, MII_TG3_IMASK
, ~0);
3253 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
||
3254 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5701
) {
3255 if (tp
->led_ctrl
== LED_CTRL_MODE_PHY_1
)
3256 tg3_writephy(tp
, MII_TG3_EXT_CTRL
,
3257 MII_TG3_EXT_CTRL_LNK3_LED_MODE
);
3259 tg3_writephy(tp
, MII_TG3_EXT_CTRL
, 0);
3262 current_link_up
= 0;
3263 current_speed
= SPEED_INVALID
;
3264 current_duplex
= DUPLEX_INVALID
;
3266 if (tp
->phy_flags
& TG3_PHYFLG_CAPACITIVE_COUPLING
) {
3267 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, 0x4007);
3268 tg3_readphy(tp
, MII_TG3_AUX_CTRL
, &val
);
3269 if (!(val
& (1 << 10))) {
3271 tg3_writephy(tp
, MII_TG3_AUX_CTRL
, val
);
3277 for (i
= 0; i
< 100; i
++) {
3278 tg3_readphy(tp
, MII_BMSR
, &bmsr
);
3279 if (!tg3_readphy(tp
, MII_BMSR
, &bmsr
) &&
3280 (bmsr
& BMSR_LSTATUS
))
3285 if (bmsr
& BMSR_LSTATUS
) {
3288 tg3_readphy(tp
, MII_TG3_AUX_STAT
, &aux_stat
);
3289 for (i
= 0; i
< 2000; i
++) {
3291 if (!tg3_readphy(tp
, MII_TG3_AUX_STAT
, &aux_stat
) &&
3296 tg3_aux_stat_to_speed_duplex(tp
, aux_stat
,
3301 for (i
= 0; i
< 200; i
++) {
3302 tg3_readphy(tp
, MII_BMCR
, &bmcr
);
3303 if (tg3_readphy(tp
, MII_BMCR
, &bmcr
))
3305 if (bmcr
&& bmcr
!= 0x7fff)
3313 tp
->link_config
.active_speed
= current_speed
;
3314 tp
->link_config
.active_duplex
= current_duplex
;
3316 if (tp
->link_config
.autoneg
== AUTONEG_ENABLE
) {
3317 if ((bmcr
& BMCR_ANENABLE
) &&
3318 tg3_copper_is_advertising_all(tp
,
3319 tp
->link_config
.advertising
)) {
3320 if (tg3_adv_1000T_flowctrl_ok(tp
, &lcl_adv
,
3322 current_link_up
= 1;
3325 if (!(bmcr
& BMCR_ANENABLE
) &&
3326 tp
->link_config
.speed
== current_speed
&&
3327 tp
->link_config
.duplex
== current_duplex
&&
3328 tp
->link_config
.flowctrl
==
3329 tp
->link_config
.active_flowctrl
) {
3330 current_link_up
= 1;
3334 if (current_link_up
== 1 &&
3335 tp
->link_config
.active_duplex
== DUPLEX_FULL
)
3336 tg3_setup_flow_control(tp
, lcl_adv
, rmt_adv
);
3340 if (current_link_up
== 0 || (tp
->phy_flags
& TG3_PHYFLG_IS_LOW_POWER
)) {
3341 tg3_phy_copper_begin(tp
);
3343 tg3_readphy(tp
, MII_BMSR
, &bmsr
);
3344 if (!tg3_readphy(tp
, MII_BMSR
, &bmsr
) &&
3345 (bmsr
& BMSR_LSTATUS
))
3346 current_link_up
= 1;
3349 tp
->mac_mode
&= ~MAC_MODE_PORT_MODE_MASK
;
3350 if (current_link_up
== 1) {
3351 if (tp
->link_config
.active_speed
== SPEED_100
||
3352 tp
->link_config
.active_speed
== SPEED_10
)
3353 tp
->mac_mode
|= MAC_MODE_PORT_MODE_MII
;
3355 tp
->mac_mode
|= MAC_MODE_PORT_MODE_GMII
;
3356 } else if (tp
->phy_flags
& TG3_PHYFLG_IS_FET
)
3357 tp
->mac_mode
|= MAC_MODE_PORT_MODE_MII
;
3359 tp
->mac_mode
|= MAC_MODE_PORT_MODE_GMII
;
3361 tp
->mac_mode
&= ~MAC_MODE_HALF_DUPLEX
;
3362 if (tp
->link_config
.active_duplex
== DUPLEX_HALF
)
3363 tp
->mac_mode
|= MAC_MODE_HALF_DUPLEX
;
3365 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
) {
3366 if (current_link_up
== 1 &&
3367 tg3_5700_link_polarity(tp
, tp
->link_config
.active_speed
))
3368 tp
->mac_mode
|= MAC_MODE_LINK_POLARITY
;
3370 tp
->mac_mode
&= ~MAC_MODE_LINK_POLARITY
;
3373 /* ??? Without this setting Netgear GA302T PHY does not
3374 * ??? send/receive packets...
3376 if ((tp
->phy_id
& TG3_PHY_ID_MASK
) == TG3_PHY_ID_BCM5411
&&
3377 tp
->pci_chip_rev_id
== CHIPREV_ID_5700_ALTIMA
) {
3378 tp
->mi_mode
|= MAC_MI_MODE_AUTO_POLL
;
3379 tw32_f(MAC_MI_MODE
, tp
->mi_mode
);
3383 tw32_f(MAC_MODE
, tp
->mac_mode
);
3386 tg3_phy_eee_adjust(tp
, current_link_up
);
3388 if (tp
->tg3_flags
& TG3_FLAG_USE_LINKCHG_REG
) {
3389 /* Polled via timer. */
3390 tw32_f(MAC_EVENT
, 0);
3392 tw32_f(MAC_EVENT
, MAC_EVENT_LNKSTATE_CHANGED
);
3396 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
&&
3397 current_link_up
== 1 &&
3398 tp
->link_config
.active_speed
== SPEED_1000
&&
3399 ((tp
->tg3_flags
& TG3_FLAG_PCIX_MODE
) ||
3400 (tp
->tg3_flags
& TG3_FLAG_PCI_HIGH_SPEED
))) {
3403 (MAC_STATUS_SYNC_CHANGED
|
3404 MAC_STATUS_CFG_CHANGED
));
3407 NIC_SRAM_FIRMWARE_MBOX
,
3408 NIC_SRAM_FIRMWARE_MBOX_MAGIC2
);
3411 /* Prevent send BD corruption. */
3412 if (tp
->tg3_flags3
& TG3_FLG3_CLKREQ_BUG
) {
3413 u16 oldlnkctl
, newlnkctl
;
3415 pci_read_config_word(tp
->pdev
,
3416 tp
->pcie_cap
+ PCI_EXP_LNKCTL
,
3418 if (tp
->link_config
.active_speed
== SPEED_100
||
3419 tp
->link_config
.active_speed
== SPEED_10
)
3420 newlnkctl
= oldlnkctl
& ~PCI_EXP_LNKCTL_CLKREQ_EN
;
3422 newlnkctl
= oldlnkctl
| PCI_EXP_LNKCTL_CLKREQ_EN
;
3423 if (newlnkctl
!= oldlnkctl
)
3424 pci_write_config_word(tp
->pdev
,
3425 tp
->pcie_cap
+ PCI_EXP_LNKCTL
,
3429 if (current_link_up
!= netif_carrier_ok(tp
->dev
)) {
3430 if (current_link_up
)
3431 netif_carrier_on(tp
->dev
);
3433 netif_carrier_off(tp
->dev
);
3434 tg3_link_report(tp
);
3440 struct tg3_fiber_aneginfo
{
3442 #define ANEG_STATE_UNKNOWN 0
3443 #define ANEG_STATE_AN_ENABLE 1
3444 #define ANEG_STATE_RESTART_INIT 2
3445 #define ANEG_STATE_RESTART 3
3446 #define ANEG_STATE_DISABLE_LINK_OK 4
3447 #define ANEG_STATE_ABILITY_DETECT_INIT 5
3448 #define ANEG_STATE_ABILITY_DETECT 6
3449 #define ANEG_STATE_ACK_DETECT_INIT 7
3450 #define ANEG_STATE_ACK_DETECT 8
3451 #define ANEG_STATE_COMPLETE_ACK_INIT 9
3452 #define ANEG_STATE_COMPLETE_ACK 10
3453 #define ANEG_STATE_IDLE_DETECT_INIT 11
3454 #define ANEG_STATE_IDLE_DETECT 12
3455 #define ANEG_STATE_LINK_OK 13
3456 #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3457 #define ANEG_STATE_NEXT_PAGE_WAIT 15
3460 #define MR_AN_ENABLE 0x00000001
3461 #define MR_RESTART_AN 0x00000002
3462 #define MR_AN_COMPLETE 0x00000004
3463 #define MR_PAGE_RX 0x00000008
3464 #define MR_NP_LOADED 0x00000010
3465 #define MR_TOGGLE_TX 0x00000020
3466 #define MR_LP_ADV_FULL_DUPLEX 0x00000040
3467 #define MR_LP_ADV_HALF_DUPLEX 0x00000080
3468 #define MR_LP_ADV_SYM_PAUSE 0x00000100
3469 #define MR_LP_ADV_ASYM_PAUSE 0x00000200
3470 #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3471 #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3472 #define MR_LP_ADV_NEXT_PAGE 0x00001000
3473 #define MR_TOGGLE_RX 0x00002000
3474 #define MR_NP_RX 0x00004000
3476 #define MR_LINK_OK 0x80000000
3478 unsigned long link_time
, cur_time
;
3480 u32 ability_match_cfg
;
3481 int ability_match_count
;
3483 char ability_match
, idle_match
, ack_match
;
3485 u32 txconfig
, rxconfig
;
3486 #define ANEG_CFG_NP 0x00000080
3487 #define ANEG_CFG_ACK 0x00000040
3488 #define ANEG_CFG_RF2 0x00000020
3489 #define ANEG_CFG_RF1 0x00000010
3490 #define ANEG_CFG_PS2 0x00000001
3491 #define ANEG_CFG_PS1 0x00008000
3492 #define ANEG_CFG_HD 0x00004000
3493 #define ANEG_CFG_FD 0x00002000
3494 #define ANEG_CFG_INVAL 0x00001f06
3499 #define ANEG_TIMER_ENAB 2
3500 #define ANEG_FAILED -1
3502 #define ANEG_STATE_SETTLE_TIME 10000
3504 static int tg3_fiber_aneg_smachine(struct tg3
*tp
,
3505 struct tg3_fiber_aneginfo
*ap
)
3508 unsigned long delta
;
3512 if (ap
->state
== ANEG_STATE_UNKNOWN
) {
3516 ap
->ability_match_cfg
= 0;
3517 ap
->ability_match_count
= 0;
3518 ap
->ability_match
= 0;
3524 if (tr32(MAC_STATUS
) & MAC_STATUS_RCVD_CFG
) {
3525 rx_cfg_reg
= tr32(MAC_RX_AUTO_NEG
);
3527 if (rx_cfg_reg
!= ap
->ability_match_cfg
) {
3528 ap
->ability_match_cfg
= rx_cfg_reg
;
3529 ap
->ability_match
= 0;
3530 ap
->ability_match_count
= 0;
3532 if (++ap
->ability_match_count
> 1) {
3533 ap
->ability_match
= 1;
3534 ap
->ability_match_cfg
= rx_cfg_reg
;
3537 if (rx_cfg_reg
& ANEG_CFG_ACK
)
3545 ap
->ability_match_cfg
= 0;
3546 ap
->ability_match_count
= 0;
3547 ap
->ability_match
= 0;
3553 ap
->rxconfig
= rx_cfg_reg
;
3556 switch (ap
->state
) {
3557 case ANEG_STATE_UNKNOWN
:
3558 if (ap
->flags
& (MR_AN_ENABLE
| MR_RESTART_AN
))
3559 ap
->state
= ANEG_STATE_AN_ENABLE
;
3562 case ANEG_STATE_AN_ENABLE
:
3563 ap
->flags
&= ~(MR_AN_COMPLETE
| MR_PAGE_RX
);
3564 if (ap
->flags
& MR_AN_ENABLE
) {
3567 ap
->ability_match_cfg
= 0;
3568 ap
->ability_match_count
= 0;
3569 ap
->ability_match
= 0;
3573 ap
->state
= ANEG_STATE_RESTART_INIT
;
3575 ap
->state
= ANEG_STATE_DISABLE_LINK_OK
;
3579 case ANEG_STATE_RESTART_INIT
:
3580 ap
->link_time
= ap
->cur_time
;
3581 ap
->flags
&= ~(MR_NP_LOADED
);
3583 tw32(MAC_TX_AUTO_NEG
, 0);
3584 tp
->mac_mode
|= MAC_MODE_SEND_CONFIGS
;
3585 tw32_f(MAC_MODE
, tp
->mac_mode
);
3588 ret
= ANEG_TIMER_ENAB
;
3589 ap
->state
= ANEG_STATE_RESTART
;
3592 case ANEG_STATE_RESTART
:
3593 delta
= ap
->cur_time
- ap
->link_time
;
3594 if (delta
> ANEG_STATE_SETTLE_TIME
)
3595 ap
->state
= ANEG_STATE_ABILITY_DETECT_INIT
;
3597 ret
= ANEG_TIMER_ENAB
;
3600 case ANEG_STATE_DISABLE_LINK_OK
:
3604 case ANEG_STATE_ABILITY_DETECT_INIT
:
3605 ap
->flags
&= ~(MR_TOGGLE_TX
);
3606 ap
->txconfig
= ANEG_CFG_FD
;
3607 flowctrl
= tg3_advert_flowctrl_1000X(tp
->link_config
.flowctrl
);
3608 if (flowctrl
& ADVERTISE_1000XPAUSE
)
3609 ap
->txconfig
|= ANEG_CFG_PS1
;
3610 if (flowctrl
& ADVERTISE_1000XPSE_ASYM
)
3611 ap
->txconfig
|= ANEG_CFG_PS2
;
3612 tw32(MAC_TX_AUTO_NEG
, ap
->txconfig
);
3613 tp
->mac_mode
|= MAC_MODE_SEND_CONFIGS
;
3614 tw32_f(MAC_MODE
, tp
->mac_mode
);
3617 ap
->state
= ANEG_STATE_ABILITY_DETECT
;
3620 case ANEG_STATE_ABILITY_DETECT
:
3621 if (ap
->ability_match
!= 0 && ap
->rxconfig
!= 0)
3622 ap
->state
= ANEG_STATE_ACK_DETECT_INIT
;
3625 case ANEG_STATE_ACK_DETECT_INIT
:
3626 ap
->txconfig
|= ANEG_CFG_ACK
;
3627 tw32(MAC_TX_AUTO_NEG
, ap
->txconfig
);
3628 tp
->mac_mode
|= MAC_MODE_SEND_CONFIGS
;
3629 tw32_f(MAC_MODE
, tp
->mac_mode
);
3632 ap
->state
= ANEG_STATE_ACK_DETECT
;
3635 case ANEG_STATE_ACK_DETECT
:
3636 if (ap
->ack_match
!= 0) {
3637 if ((ap
->rxconfig
& ~ANEG_CFG_ACK
) ==
3638 (ap
->ability_match_cfg
& ~ANEG_CFG_ACK
)) {
3639 ap
->state
= ANEG_STATE_COMPLETE_ACK_INIT
;
3641 ap
->state
= ANEG_STATE_AN_ENABLE
;
3643 } else if (ap
->ability_match
!= 0 &&
3644 ap
->rxconfig
== 0) {
3645 ap
->state
= ANEG_STATE_AN_ENABLE
;
3649 case ANEG_STATE_COMPLETE_ACK_INIT
:
3650 if (ap
->rxconfig
& ANEG_CFG_INVAL
) {
3654 ap
->flags
&= ~(MR_LP_ADV_FULL_DUPLEX
|
3655 MR_LP_ADV_HALF_DUPLEX
|
3656 MR_LP_ADV_SYM_PAUSE
|
3657 MR_LP_ADV_ASYM_PAUSE
|
3658 MR_LP_ADV_REMOTE_FAULT1
|
3659 MR_LP_ADV_REMOTE_FAULT2
|
3660 MR_LP_ADV_NEXT_PAGE
|
3663 if (ap
->rxconfig
& ANEG_CFG_FD
)
3664 ap
->flags
|= MR_LP_ADV_FULL_DUPLEX
;
3665 if (ap
->rxconfig
& ANEG_CFG_HD
)
3666 ap
->flags
|= MR_LP_ADV_HALF_DUPLEX
;
3667 if (ap
->rxconfig
& ANEG_CFG_PS1
)
3668 ap
->flags
|= MR_LP_ADV_SYM_PAUSE
;
3669 if (ap
->rxconfig
& ANEG_CFG_PS2
)
3670 ap
->flags
|= MR_LP_ADV_ASYM_PAUSE
;
3671 if (ap
->rxconfig
& ANEG_CFG_RF1
)
3672 ap
->flags
|= MR_LP_ADV_REMOTE_FAULT1
;
3673 if (ap
->rxconfig
& ANEG_CFG_RF2
)
3674 ap
->flags
|= MR_LP_ADV_REMOTE_FAULT2
;
3675 if (ap
->rxconfig
& ANEG_CFG_NP
)
3676 ap
->flags
|= MR_LP_ADV_NEXT_PAGE
;
3678 ap
->link_time
= ap
->cur_time
;
3680 ap
->flags
^= (MR_TOGGLE_TX
);
3681 if (ap
->rxconfig
& 0x0008)
3682 ap
->flags
|= MR_TOGGLE_RX
;
3683 if (ap
->rxconfig
& ANEG_CFG_NP
)
3684 ap
->flags
|= MR_NP_RX
;
3685 ap
->flags
|= MR_PAGE_RX
;
3687 ap
->state
= ANEG_STATE_COMPLETE_ACK
;
3688 ret
= ANEG_TIMER_ENAB
;
3691 case ANEG_STATE_COMPLETE_ACK
:
3692 if (ap
->ability_match
!= 0 &&
3693 ap
->rxconfig
== 0) {
3694 ap
->state
= ANEG_STATE_AN_ENABLE
;
3697 delta
= ap
->cur_time
- ap
->link_time
;
3698 if (delta
> ANEG_STATE_SETTLE_TIME
) {
3699 if (!(ap
->flags
& (MR_LP_ADV_NEXT_PAGE
))) {
3700 ap
->state
= ANEG_STATE_IDLE_DETECT_INIT
;
3702 if ((ap
->txconfig
& ANEG_CFG_NP
) == 0 &&
3703 !(ap
->flags
& MR_NP_RX
)) {
3704 ap
->state
= ANEG_STATE_IDLE_DETECT_INIT
;
3712 case ANEG_STATE_IDLE_DETECT_INIT
:
3713 ap
->link_time
= ap
->cur_time
;
3714 tp
->mac_mode
&= ~MAC_MODE_SEND_CONFIGS
;
3715 tw32_f(MAC_MODE
, tp
->mac_mode
);
3718 ap
->state
= ANEG_STATE_IDLE_DETECT
;
3719 ret
= ANEG_TIMER_ENAB
;
3722 case ANEG_STATE_IDLE_DETECT
:
3723 if (ap
->ability_match
!= 0 &&
3724 ap
->rxconfig
== 0) {
3725 ap
->state
= ANEG_STATE_AN_ENABLE
;
3728 delta
= ap
->cur_time
- ap
->link_time
;
3729 if (delta
> ANEG_STATE_SETTLE_TIME
) {
3730 /* XXX another gem from the Broadcom driver :( */
3731 ap
->state
= ANEG_STATE_LINK_OK
;
3735 case ANEG_STATE_LINK_OK
:
3736 ap
->flags
|= (MR_AN_COMPLETE
| MR_LINK_OK
);
3740 case ANEG_STATE_NEXT_PAGE_WAIT_INIT
:
3741 /* ??? unimplemented */
3744 case ANEG_STATE_NEXT_PAGE_WAIT
:
3745 /* ??? unimplemented */
3756 static int fiber_autoneg(struct tg3
*tp
, u32
*txflags
, u32
*rxflags
)
3759 struct tg3_fiber_aneginfo aninfo
;
3760 int status
= ANEG_FAILED
;
3764 tw32_f(MAC_TX_AUTO_NEG
, 0);
3766 tmp
= tp
->mac_mode
& ~MAC_MODE_PORT_MODE_MASK
;
3767 tw32_f(MAC_MODE
, tmp
| MAC_MODE_PORT_MODE_GMII
);
3770 tw32_f(MAC_MODE
, tp
->mac_mode
| MAC_MODE_SEND_CONFIGS
);
3773 memset(&aninfo
, 0, sizeof(aninfo
));
3774 aninfo
.flags
|= MR_AN_ENABLE
;
3775 aninfo
.state
= ANEG_STATE_UNKNOWN
;
3776 aninfo
.cur_time
= 0;
3778 while (++tick
< 195000) {
3779 status
= tg3_fiber_aneg_smachine(tp
, &aninfo
);
3780 if (status
== ANEG_DONE
|| status
== ANEG_FAILED
)
3786 tp
->mac_mode
&= ~MAC_MODE_SEND_CONFIGS
;
3787 tw32_f(MAC_MODE
, tp
->mac_mode
);
3790 *txflags
= aninfo
.txconfig
;
3791 *rxflags
= aninfo
.flags
;
3793 if (status
== ANEG_DONE
&&
3794 (aninfo
.flags
& (MR_AN_COMPLETE
| MR_LINK_OK
|
3795 MR_LP_ADV_FULL_DUPLEX
)))
3801 static void tg3_init_bcm8002(struct tg3
*tp
)
3803 u32 mac_status
= tr32(MAC_STATUS
);
3806 /* Reset when initting first time or we have a link. */
3807 if ((tp
->tg3_flags
& TG3_FLAG_INIT_COMPLETE
) &&
3808 !(mac_status
& MAC_STATUS_PCS_SYNCED
))
3811 /* Set PLL lock range. */
3812 tg3_writephy(tp
, 0x16, 0x8007);
3815 tg3_writephy(tp
, MII_BMCR
, BMCR_RESET
);
3817 /* Wait for reset to complete. */
3818 /* XXX schedule_timeout() ... */
3819 for (i
= 0; i
< 500; i
++)
3822 /* Config mode; select PMA/Ch 1 regs. */
3823 tg3_writephy(tp
, 0x10, 0x8411);
3825 /* Enable auto-lock and comdet, select txclk for tx. */
3826 tg3_writephy(tp
, 0x11, 0x0a10);
3828 tg3_writephy(tp
, 0x18, 0x00a0);
3829 tg3_writephy(tp
, 0x16, 0x41ff);
3831 /* Assert and deassert POR. */
3832 tg3_writephy(tp
, 0x13, 0x0400);
3834 tg3_writephy(tp
, 0x13, 0x0000);
3836 tg3_writephy(tp
, 0x11, 0x0a50);
3838 tg3_writephy(tp
, 0x11, 0x0a10);
3840 /* Wait for signal to stabilize */
3841 /* XXX schedule_timeout() ... */
3842 for (i
= 0; i
< 15000; i
++)
3845 /* Deselect the channel register so we can read the PHYID
3848 tg3_writephy(tp
, 0x10, 0x8011);
3851 static int tg3_setup_fiber_hw_autoneg(struct tg3
*tp
, u32 mac_status
)
3854 u32 sg_dig_ctrl
, sg_dig_status
;
3855 u32 serdes_cfg
, expected_sg_dig_ctrl
;
3856 int workaround
, port_a
;
3857 int current_link_up
;
3860 expected_sg_dig_ctrl
= 0;
3863 current_link_up
= 0;
3865 if (tp
->pci_chip_rev_id
!= CHIPREV_ID_5704_A0
&&
3866 tp
->pci_chip_rev_id
!= CHIPREV_ID_5704_A1
) {
3868 if (tr32(TG3PCI_DUAL_MAC_CTRL
) & DUAL_MAC_CTRL_ID
)
3871 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3872 /* preserve bits 20-23 for voltage regulator */
3873 serdes_cfg
= tr32(MAC_SERDES_CFG
) & 0x00f06fff;
3876 sg_dig_ctrl
= tr32(SG_DIG_CTRL
);
3878 if (tp
->link_config
.autoneg
!= AUTONEG_ENABLE
) {
3879 if (sg_dig_ctrl
& SG_DIG_USING_HW_AUTONEG
) {
3881 u32 val
= serdes_cfg
;
3887 tw32_f(MAC_SERDES_CFG
, val
);
3890 tw32_f(SG_DIG_CTRL
, SG_DIG_COMMON_SETUP
);
3892 if (mac_status
& MAC_STATUS_PCS_SYNCED
) {
3893 tg3_setup_flow_control(tp
, 0, 0);
3894 current_link_up
= 1;
3899 /* Want auto-negotiation. */
3900 expected_sg_dig_ctrl
= SG_DIG_USING_HW_AUTONEG
| SG_DIG_COMMON_SETUP
;
3902 flowctrl
= tg3_advert_flowctrl_1000X(tp
->link_config
.flowctrl
);
3903 if (flowctrl
& ADVERTISE_1000XPAUSE
)
3904 expected_sg_dig_ctrl
|= SG_DIG_PAUSE_CAP
;
3905 if (flowctrl
& ADVERTISE_1000XPSE_ASYM
)
3906 expected_sg_dig_ctrl
|= SG_DIG_ASYM_PAUSE
;
3908 if (sg_dig_ctrl
!= expected_sg_dig_ctrl
) {
3909 if ((tp
->phy_flags
& TG3_PHYFLG_PARALLEL_DETECT
) &&
3910 tp
->serdes_counter
&&
3911 ((mac_status
& (MAC_STATUS_PCS_SYNCED
|
3912 MAC_STATUS_RCVD_CFG
)) ==
3913 MAC_STATUS_PCS_SYNCED
)) {
3914 tp
->serdes_counter
--;
3915 current_link_up
= 1;
3920 tw32_f(MAC_SERDES_CFG
, serdes_cfg
| 0xc011000);
3921 tw32_f(SG_DIG_CTRL
, expected_sg_dig_ctrl
| SG_DIG_SOFT_RESET
);
3923 tw32_f(SG_DIG_CTRL
, expected_sg_dig_ctrl
);
3925 tp
->serdes_counter
= SERDES_AN_TIMEOUT_5704S
;
3926 tp
->phy_flags
&= ~TG3_PHYFLG_PARALLEL_DETECT
;
3927 } else if (mac_status
& (MAC_STATUS_PCS_SYNCED
|
3928 MAC_STATUS_SIGNAL_DET
)) {
3929 sg_dig_status
= tr32(SG_DIG_STATUS
);
3930 mac_status
= tr32(MAC_STATUS
);
3932 if ((sg_dig_status
& SG_DIG_AUTONEG_COMPLETE
) &&
3933 (mac_status
& MAC_STATUS_PCS_SYNCED
)) {
3934 u32 local_adv
= 0, remote_adv
= 0;
3936 if (sg_dig_ctrl
& SG_DIG_PAUSE_CAP
)
3937 local_adv
|= ADVERTISE_1000XPAUSE
;
3938 if (sg_dig_ctrl
& SG_DIG_ASYM_PAUSE
)
3939 local_adv
|= ADVERTISE_1000XPSE_ASYM
;
3941 if (sg_dig_status
& SG_DIG_PARTNER_PAUSE_CAPABLE
)
3942 remote_adv
|= LPA_1000XPAUSE
;
3943 if (sg_dig_status
& SG_DIG_PARTNER_ASYM_PAUSE
)
3944 remote_adv
|= LPA_1000XPAUSE_ASYM
;
3946 tg3_setup_flow_control(tp
, local_adv
, remote_adv
);
3947 current_link_up
= 1;
3948 tp
->serdes_counter
= 0;
3949 tp
->phy_flags
&= ~TG3_PHYFLG_PARALLEL_DETECT
;
3950 } else if (!(sg_dig_status
& SG_DIG_AUTONEG_COMPLETE
)) {
3951 if (tp
->serdes_counter
)
3952 tp
->serdes_counter
--;
3955 u32 val
= serdes_cfg
;
3962 tw32_f(MAC_SERDES_CFG
, val
);
3965 tw32_f(SG_DIG_CTRL
, SG_DIG_COMMON_SETUP
);
3968 /* Link parallel detection - link is up */
3969 /* only if we have PCS_SYNC and not */
3970 /* receiving config code words */
3971 mac_status
= tr32(MAC_STATUS
);
3972 if ((mac_status
& MAC_STATUS_PCS_SYNCED
) &&
3973 !(mac_status
& MAC_STATUS_RCVD_CFG
)) {
3974 tg3_setup_flow_control(tp
, 0, 0);
3975 current_link_up
= 1;
3977 TG3_PHYFLG_PARALLEL_DETECT
;
3978 tp
->serdes_counter
=
3979 SERDES_PARALLEL_DET_TIMEOUT
;
3981 goto restart_autoneg
;
3985 tp
->serdes_counter
= SERDES_AN_TIMEOUT_5704S
;
3986 tp
->phy_flags
&= ~TG3_PHYFLG_PARALLEL_DETECT
;
3990 return current_link_up
;
3993 static int tg3_setup_fiber_by_hand(struct tg3
*tp
, u32 mac_status
)
3995 int current_link_up
= 0;
3997 if (!(mac_status
& MAC_STATUS_PCS_SYNCED
))
4000 if (tp
->link_config
.autoneg
== AUTONEG_ENABLE
) {
4001 u32 txflags
, rxflags
;
4004 if (fiber_autoneg(tp
, &txflags
, &rxflags
)) {
4005 u32 local_adv
= 0, remote_adv
= 0;
4007 if (txflags
& ANEG_CFG_PS1
)
4008 local_adv
|= ADVERTISE_1000XPAUSE
;
4009 if (txflags
& ANEG_CFG_PS2
)
4010 local_adv
|= ADVERTISE_1000XPSE_ASYM
;
4012 if (rxflags
& MR_LP_ADV_SYM_PAUSE
)
4013 remote_adv
|= LPA_1000XPAUSE
;
4014 if (rxflags
& MR_LP_ADV_ASYM_PAUSE
)
4015 remote_adv
|= LPA_1000XPAUSE_ASYM
;
4017 tg3_setup_flow_control(tp
, local_adv
, remote_adv
);
4019 current_link_up
= 1;
4021 for (i
= 0; i
< 30; i
++) {
4024 (MAC_STATUS_SYNC_CHANGED
|
4025 MAC_STATUS_CFG_CHANGED
));
4027 if ((tr32(MAC_STATUS
) &
4028 (MAC_STATUS_SYNC_CHANGED
|
4029 MAC_STATUS_CFG_CHANGED
)) == 0)
4033 mac_status
= tr32(MAC_STATUS
);
4034 if (current_link_up
== 0 &&
4035 (mac_status
& MAC_STATUS_PCS_SYNCED
) &&
4036 !(mac_status
& MAC_STATUS_RCVD_CFG
))
4037 current_link_up
= 1;
4039 tg3_setup_flow_control(tp
, 0, 0);
4041 /* Forcing 1000FD link up. */
4042 current_link_up
= 1;
4044 tw32_f(MAC_MODE
, (tp
->mac_mode
| MAC_MODE_SEND_CONFIGS
));
4047 tw32_f(MAC_MODE
, tp
->mac_mode
);
4052 return current_link_up
;
4055 static int tg3_setup_fiber_phy(struct tg3
*tp
, int force_reset
)
4058 u16 orig_active_speed
;
4059 u8 orig_active_duplex
;
4061 int current_link_up
;
4064 orig_pause_cfg
= tp
->link_config
.active_flowctrl
;
4065 orig_active_speed
= tp
->link_config
.active_speed
;
4066 orig_active_duplex
= tp
->link_config
.active_duplex
;
4068 if (!(tp
->tg3_flags2
& TG3_FLG2_HW_AUTONEG
) &&
4069 netif_carrier_ok(tp
->dev
) &&
4070 (tp
->tg3_flags
& TG3_FLAG_INIT_COMPLETE
)) {
4071 mac_status
= tr32(MAC_STATUS
);
4072 mac_status
&= (MAC_STATUS_PCS_SYNCED
|
4073 MAC_STATUS_SIGNAL_DET
|
4074 MAC_STATUS_CFG_CHANGED
|
4075 MAC_STATUS_RCVD_CFG
);
4076 if (mac_status
== (MAC_STATUS_PCS_SYNCED
|
4077 MAC_STATUS_SIGNAL_DET
)) {
4078 tw32_f(MAC_STATUS
, (MAC_STATUS_SYNC_CHANGED
|
4079 MAC_STATUS_CFG_CHANGED
));
4084 tw32_f(MAC_TX_AUTO_NEG
, 0);
4086 tp
->mac_mode
&= ~(MAC_MODE_PORT_MODE_MASK
| MAC_MODE_HALF_DUPLEX
);
4087 tp
->mac_mode
|= MAC_MODE_PORT_MODE_TBI
;
4088 tw32_f(MAC_MODE
, tp
->mac_mode
);
4091 if (tp
->phy_id
== TG3_PHY_ID_BCM8002
)
4092 tg3_init_bcm8002(tp
);
4094 /* Enable link change event even when serdes polling. */
4095 tw32_f(MAC_EVENT
, MAC_EVENT_LNKSTATE_CHANGED
);
4098 current_link_up
= 0;
4099 mac_status
= tr32(MAC_STATUS
);
4101 if (tp
->tg3_flags2
& TG3_FLG2_HW_AUTONEG
)
4102 current_link_up
= tg3_setup_fiber_hw_autoneg(tp
, mac_status
);
4104 current_link_up
= tg3_setup_fiber_by_hand(tp
, mac_status
);
4106 tp
->napi
[0].hw_status
->status
=
4107 (SD_STATUS_UPDATED
|
4108 (tp
->napi
[0].hw_status
->status
& ~SD_STATUS_LINK_CHG
));
4110 for (i
= 0; i
< 100; i
++) {
4111 tw32_f(MAC_STATUS
, (MAC_STATUS_SYNC_CHANGED
|
4112 MAC_STATUS_CFG_CHANGED
));
4114 if ((tr32(MAC_STATUS
) & (MAC_STATUS_SYNC_CHANGED
|
4115 MAC_STATUS_CFG_CHANGED
|
4116 MAC_STATUS_LNKSTATE_CHANGED
)) == 0)
4120 mac_status
= tr32(MAC_STATUS
);
4121 if ((mac_status
& MAC_STATUS_PCS_SYNCED
) == 0) {
4122 current_link_up
= 0;
4123 if (tp
->link_config
.autoneg
== AUTONEG_ENABLE
&&
4124 tp
->serdes_counter
== 0) {
4125 tw32_f(MAC_MODE
, (tp
->mac_mode
|
4126 MAC_MODE_SEND_CONFIGS
));
4128 tw32_f(MAC_MODE
, tp
->mac_mode
);
4132 if (current_link_up
== 1) {
4133 tp
->link_config
.active_speed
= SPEED_1000
;
4134 tp
->link_config
.active_duplex
= DUPLEX_FULL
;
4135 tw32(MAC_LED_CTRL
, (tp
->led_ctrl
|
4136 LED_CTRL_LNKLED_OVERRIDE
|
4137 LED_CTRL_1000MBPS_ON
));
4139 tp
->link_config
.active_speed
= SPEED_INVALID
;
4140 tp
->link_config
.active_duplex
= DUPLEX_INVALID
;
4141 tw32(MAC_LED_CTRL
, (tp
->led_ctrl
|
4142 LED_CTRL_LNKLED_OVERRIDE
|
4143 LED_CTRL_TRAFFIC_OVERRIDE
));
4146 if (current_link_up
!= netif_carrier_ok(tp
->dev
)) {
4147 if (current_link_up
)
4148 netif_carrier_on(tp
->dev
);
4150 netif_carrier_off(tp
->dev
);
4151 tg3_link_report(tp
);
4153 u32 now_pause_cfg
= tp
->link_config
.active_flowctrl
;
4154 if (orig_pause_cfg
!= now_pause_cfg
||
4155 orig_active_speed
!= tp
->link_config
.active_speed
||
4156 orig_active_duplex
!= tp
->link_config
.active_duplex
)
4157 tg3_link_report(tp
);
4163 static int tg3_setup_fiber_mii_phy(struct tg3
*tp
, int force_reset
)
4165 int current_link_up
, err
= 0;
4169 u32 local_adv
, remote_adv
;
4171 tp
->mac_mode
|= MAC_MODE_PORT_MODE_GMII
;
4172 tw32_f(MAC_MODE
, tp
->mac_mode
);
4178 (MAC_STATUS_SYNC_CHANGED
|
4179 MAC_STATUS_CFG_CHANGED
|
4180 MAC_STATUS_MI_COMPLETION
|
4181 MAC_STATUS_LNKSTATE_CHANGED
));
4187 current_link_up
= 0;
4188 current_speed
= SPEED_INVALID
;
4189 current_duplex
= DUPLEX_INVALID
;
4191 err
|= tg3_readphy(tp
, MII_BMSR
, &bmsr
);
4192 err
|= tg3_readphy(tp
, MII_BMSR
, &bmsr
);
4193 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5714
) {
4194 if (tr32(MAC_TX_STATUS
) & TX_STATUS_LINK_UP
)
4195 bmsr
|= BMSR_LSTATUS
;
4197 bmsr
&= ~BMSR_LSTATUS
;
4200 err
|= tg3_readphy(tp
, MII_BMCR
, &bmcr
);
4202 if ((tp
->link_config
.autoneg
== AUTONEG_ENABLE
) && !force_reset
&&
4203 (tp
->phy_flags
& TG3_PHYFLG_PARALLEL_DETECT
)) {
4204 /* do nothing, just check for link up at the end */
4205 } else if (tp
->link_config
.autoneg
== AUTONEG_ENABLE
) {
4208 err
|= tg3_readphy(tp
, MII_ADVERTISE
, &adv
);
4209 new_adv
= adv
& ~(ADVERTISE_1000XFULL
| ADVERTISE_1000XHALF
|
4210 ADVERTISE_1000XPAUSE
|
4211 ADVERTISE_1000XPSE_ASYM
|
4214 new_adv
|= tg3_advert_flowctrl_1000X(tp
->link_config
.flowctrl
);
4216 if (tp
->link_config
.advertising
& ADVERTISED_1000baseT_Half
)
4217 new_adv
|= ADVERTISE_1000XHALF
;
4218 if (tp
->link_config
.advertising
& ADVERTISED_1000baseT_Full
)
4219 new_adv
|= ADVERTISE_1000XFULL
;
4221 if ((new_adv
!= adv
) || !(bmcr
& BMCR_ANENABLE
)) {
4222 tg3_writephy(tp
, MII_ADVERTISE
, new_adv
);
4223 bmcr
|= BMCR_ANENABLE
| BMCR_ANRESTART
;
4224 tg3_writephy(tp
, MII_BMCR
, bmcr
);
4226 tw32_f(MAC_EVENT
, MAC_EVENT_LNKSTATE_CHANGED
);
4227 tp
->serdes_counter
= SERDES_AN_TIMEOUT_5714S
;
4228 tp
->phy_flags
&= ~TG3_PHYFLG_PARALLEL_DETECT
;
4235 bmcr
&= ~BMCR_SPEED1000
;
4236 new_bmcr
= bmcr
& ~(BMCR_ANENABLE
| BMCR_FULLDPLX
);
4238 if (tp
->link_config
.duplex
== DUPLEX_FULL
)
4239 new_bmcr
|= BMCR_FULLDPLX
;
4241 if (new_bmcr
!= bmcr
) {
4242 /* BMCR_SPEED1000 is a reserved bit that needs
4243 * to be set on write.
4245 new_bmcr
|= BMCR_SPEED1000
;
4247 /* Force a linkdown */
4248 if (netif_carrier_ok(tp
->dev
)) {
4251 err
|= tg3_readphy(tp
, MII_ADVERTISE
, &adv
);
4252 adv
&= ~(ADVERTISE_1000XFULL
|
4253 ADVERTISE_1000XHALF
|
4255 tg3_writephy(tp
, MII_ADVERTISE
, adv
);
4256 tg3_writephy(tp
, MII_BMCR
, bmcr
|
4260 netif_carrier_off(tp
->dev
);
4262 tg3_writephy(tp
, MII_BMCR
, new_bmcr
);
4264 err
|= tg3_readphy(tp
, MII_BMSR
, &bmsr
);
4265 err
|= tg3_readphy(tp
, MII_BMSR
, &bmsr
);
4266 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) ==
4268 if (tr32(MAC_TX_STATUS
) & TX_STATUS_LINK_UP
)
4269 bmsr
|= BMSR_LSTATUS
;
4271 bmsr
&= ~BMSR_LSTATUS
;
4273 tp
->phy_flags
&= ~TG3_PHYFLG_PARALLEL_DETECT
;
4277 if (bmsr
& BMSR_LSTATUS
) {
4278 current_speed
= SPEED_1000
;
4279 current_link_up
= 1;
4280 if (bmcr
& BMCR_FULLDPLX
)
4281 current_duplex
= DUPLEX_FULL
;
4283 current_duplex
= DUPLEX_HALF
;
4288 if (bmcr
& BMCR_ANENABLE
) {
4291 err
|= tg3_readphy(tp
, MII_ADVERTISE
, &local_adv
);
4292 err
|= tg3_readphy(tp
, MII_LPA
, &remote_adv
);
4293 common
= local_adv
& remote_adv
;
4294 if (common
& (ADVERTISE_1000XHALF
|
4295 ADVERTISE_1000XFULL
)) {
4296 if (common
& ADVERTISE_1000XFULL
)
4297 current_duplex
= DUPLEX_FULL
;
4299 current_duplex
= DUPLEX_HALF
;
4300 } else if (!(tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
)) {
4301 /* Link is up via parallel detect */
4303 current_link_up
= 0;
4308 if (current_link_up
== 1 && current_duplex
== DUPLEX_FULL
)
4309 tg3_setup_flow_control(tp
, local_adv
, remote_adv
);
4311 tp
->mac_mode
&= ~MAC_MODE_HALF_DUPLEX
;
4312 if (tp
->link_config
.active_duplex
== DUPLEX_HALF
)
4313 tp
->mac_mode
|= MAC_MODE_HALF_DUPLEX
;
4315 tw32_f(MAC_MODE
, tp
->mac_mode
);
4318 tw32_f(MAC_EVENT
, MAC_EVENT_LNKSTATE_CHANGED
);
4320 tp
->link_config
.active_speed
= current_speed
;
4321 tp
->link_config
.active_duplex
= current_duplex
;
4323 if (current_link_up
!= netif_carrier_ok(tp
->dev
)) {
4324 if (current_link_up
)
4325 netif_carrier_on(tp
->dev
);
4327 netif_carrier_off(tp
->dev
);
4328 tp
->phy_flags
&= ~TG3_PHYFLG_PARALLEL_DETECT
;
4330 tg3_link_report(tp
);
4335 static void tg3_serdes_parallel_detect(struct tg3
*tp
)
4337 if (tp
->serdes_counter
) {
4338 /* Give autoneg time to complete. */
4339 tp
->serdes_counter
--;
4343 if (!netif_carrier_ok(tp
->dev
) &&
4344 (tp
->link_config
.autoneg
== AUTONEG_ENABLE
)) {
4347 tg3_readphy(tp
, MII_BMCR
, &bmcr
);
4348 if (bmcr
& BMCR_ANENABLE
) {
4351 /* Select shadow register 0x1f */
4352 tg3_writephy(tp
, MII_TG3_MISC_SHDW
, 0x7c00);
4353 tg3_readphy(tp
, MII_TG3_MISC_SHDW
, &phy1
);
4355 /* Select expansion interrupt status register */
4356 tg3_writephy(tp
, MII_TG3_DSP_ADDRESS
,
4357 MII_TG3_DSP_EXP1_INT_STAT
);
4358 tg3_readphy(tp
, MII_TG3_DSP_RW_PORT
, &phy2
);
4359 tg3_readphy(tp
, MII_TG3_DSP_RW_PORT
, &phy2
);
4361 if ((phy1
& 0x10) && !(phy2
& 0x20)) {
4362 /* We have signal detect and not receiving
4363 * config code words, link is up by parallel
4367 bmcr
&= ~BMCR_ANENABLE
;
4368 bmcr
|= BMCR_SPEED1000
| BMCR_FULLDPLX
;
4369 tg3_writephy(tp
, MII_BMCR
, bmcr
);
4370 tp
->phy_flags
|= TG3_PHYFLG_PARALLEL_DETECT
;
4373 } else if (netif_carrier_ok(tp
->dev
) &&
4374 (tp
->link_config
.autoneg
== AUTONEG_ENABLE
) &&
4375 (tp
->phy_flags
& TG3_PHYFLG_PARALLEL_DETECT
)) {
4378 /* Select expansion interrupt status register */
4379 tg3_writephy(tp
, MII_TG3_DSP_ADDRESS
,
4380 MII_TG3_DSP_EXP1_INT_STAT
);
4381 tg3_readphy(tp
, MII_TG3_DSP_RW_PORT
, &phy2
);
4385 /* Config code words received, turn on autoneg. */
4386 tg3_readphy(tp
, MII_BMCR
, &bmcr
);
4387 tg3_writephy(tp
, MII_BMCR
, bmcr
| BMCR_ANENABLE
);
4389 tp
->phy_flags
&= ~TG3_PHYFLG_PARALLEL_DETECT
;
4395 static int tg3_setup_phy(struct tg3
*tp
, int force_reset
)
4399 if (tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
)
4400 err
= tg3_setup_fiber_phy(tp
, force_reset
);
4401 else if (tp
->phy_flags
& TG3_PHYFLG_MII_SERDES
)
4402 err
= tg3_setup_fiber_mii_phy(tp
, force_reset
);
4404 err
= tg3_setup_copper_phy(tp
, force_reset
);
4406 if (GET_CHIP_REV(tp
->pci_chip_rev_id
) == CHIPREV_5784_AX
) {
4409 val
= tr32(TG3_CPMU_CLCK_STAT
) & CPMU_CLCK_STAT_MAC_CLCK_MASK
;
4410 if (val
== CPMU_CLCK_STAT_MAC_CLCK_62_5
)
4412 else if (val
== CPMU_CLCK_STAT_MAC_CLCK_6_25
)
4417 val
= tr32(GRC_MISC_CFG
) & ~GRC_MISC_CFG_PRESCALAR_MASK
;
4418 val
|= (scale
<< GRC_MISC_CFG_PRESCALAR_SHIFT
);
4419 tw32(GRC_MISC_CFG
, val
);
4422 if (tp
->link_config
.active_speed
== SPEED_1000
&&
4423 tp
->link_config
.active_duplex
== DUPLEX_HALF
)
4424 tw32(MAC_TX_LENGTHS
,
4425 ((2 << TX_LENGTHS_IPG_CRS_SHIFT
) |
4426 (6 << TX_LENGTHS_IPG_SHIFT
) |
4427 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT
)));
4429 tw32(MAC_TX_LENGTHS
,
4430 ((2 << TX_LENGTHS_IPG_CRS_SHIFT
) |
4431 (6 << TX_LENGTHS_IPG_SHIFT
) |
4432 (32 << TX_LENGTHS_SLOT_TIME_SHIFT
)));
4434 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
)) {
4435 if (netif_carrier_ok(tp
->dev
)) {
4436 tw32(HOSTCC_STAT_COAL_TICKS
,
4437 tp
->coal
.stats_block_coalesce_usecs
);
4439 tw32(HOSTCC_STAT_COAL_TICKS
, 0);
4443 if (tp
->tg3_flags
& TG3_FLAG_ASPM_WORKAROUND
) {
4444 u32 val
= tr32(PCIE_PWR_MGMT_THRESH
);
4445 if (!netif_carrier_ok(tp
->dev
))
4446 val
= (val
& ~PCIE_PWR_MGMT_L1_THRESH_MSK
) |
4449 val
|= PCIE_PWR_MGMT_L1_THRESH_MSK
;
4450 tw32(PCIE_PWR_MGMT_THRESH
, val
);
4456 static inline int tg3_irq_sync(struct tg3
*tp
)
4458 return tp
->irq_sync
;
4461 /* This is called whenever we suspect that the system chipset is re-
4462 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4463 * is bogus tx completions. We try to recover by setting the
4464 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4467 static void tg3_tx_recover(struct tg3
*tp
)
4469 BUG_ON((tp
->tg3_flags
& TG3_FLAG_MBOX_WRITE_REORDER
) ||
4470 tp
->write32_tx_mbox
== tg3_write_indirect_mbox
);
4472 netdev_warn(tp
->dev
,
4473 "The system may be re-ordering memory-mapped I/O "
4474 "cycles to the network device, attempting to recover. "
4475 "Please report the problem to the driver maintainer "
4476 "and include system chipset information.\n");
4478 spin_lock(&tp
->lock
);
4479 tp
->tg3_flags
|= TG3_FLAG_TX_RECOVERY_PENDING
;
4480 spin_unlock(&tp
->lock
);
4483 static inline u32
tg3_tx_avail(struct tg3_napi
*tnapi
)
4485 /* Tell compiler to fetch tx indices from memory. */
4487 return tnapi
->tx_pending
-
4488 ((tnapi
->tx_prod
- tnapi
->tx_cons
) & (TG3_TX_RING_SIZE
- 1));
4491 /* Tigon3 never reports partial packet sends. So we do not
4492 * need special logic to handle SKBs that have not had all
4493 * of their frags sent yet, like SunGEM does.
4495 static void tg3_tx(struct tg3_napi
*tnapi
)
4497 struct tg3
*tp
= tnapi
->tp
;
4498 u32 hw_idx
= tnapi
->hw_status
->idx
[0].tx_consumer
;
4499 u32 sw_idx
= tnapi
->tx_cons
;
4500 struct netdev_queue
*txq
;
4501 int index
= tnapi
- tp
->napi
;
4503 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_TSS
)
4506 txq
= netdev_get_tx_queue(tp
->dev
, index
);
4508 while (sw_idx
!= hw_idx
) {
4509 struct ring_info
*ri
= &tnapi
->tx_buffers
[sw_idx
];
4510 struct sk_buff
*skb
= ri
->skb
;
4513 if (unlikely(skb
== NULL
)) {
4518 pci_unmap_single(tp
->pdev
,
4519 dma_unmap_addr(ri
, mapping
),
4525 sw_idx
= NEXT_TX(sw_idx
);
4527 for (i
= 0; i
< skb_shinfo(skb
)->nr_frags
; i
++) {
4528 ri
= &tnapi
->tx_buffers
[sw_idx
];
4529 if (unlikely(ri
->skb
!= NULL
|| sw_idx
== hw_idx
))
4532 pci_unmap_page(tp
->pdev
,
4533 dma_unmap_addr(ri
, mapping
),
4534 skb_shinfo(skb
)->frags
[i
].size
,
4536 sw_idx
= NEXT_TX(sw_idx
);
4541 if (unlikely(tx_bug
)) {
4547 tnapi
->tx_cons
= sw_idx
;
4549 /* Need to make the tx_cons update visible to tg3_start_xmit()
4550 * before checking for netif_queue_stopped(). Without the
4551 * memory barrier, there is a small possibility that tg3_start_xmit()
4552 * will miss it and cause the queue to be stopped forever.
4556 if (unlikely(netif_tx_queue_stopped(txq
) &&
4557 (tg3_tx_avail(tnapi
) > TG3_TX_WAKEUP_THRESH(tnapi
)))) {
4558 __netif_tx_lock(txq
, smp_processor_id());
4559 if (netif_tx_queue_stopped(txq
) &&
4560 (tg3_tx_avail(tnapi
) > TG3_TX_WAKEUP_THRESH(tnapi
)))
4561 netif_tx_wake_queue(txq
);
4562 __netif_tx_unlock(txq
);
4566 static void tg3_rx_skb_free(struct tg3
*tp
, struct ring_info
*ri
, u32 map_sz
)
4571 pci_unmap_single(tp
->pdev
, dma_unmap_addr(ri
, mapping
),
4572 map_sz
, PCI_DMA_FROMDEVICE
);
4573 dev_kfree_skb_any(ri
->skb
);
4577 /* Returns size of skb allocated or < 0 on error.
4579 * We only need to fill in the address because the other members
4580 * of the RX descriptor are invariant, see tg3_init_rings.
4582 * Note the purposeful assymetry of cpu vs. chip accesses. For
4583 * posting buffers we only dirty the first cache line of the RX
4584 * descriptor (containing the address). Whereas for the RX status
4585 * buffers the cpu only reads the last cacheline of the RX descriptor
4586 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4588 static int tg3_alloc_rx_skb(struct tg3
*tp
, struct tg3_rx_prodring_set
*tpr
,
4589 u32 opaque_key
, u32 dest_idx_unmasked
)
4591 struct tg3_rx_buffer_desc
*desc
;
4592 struct ring_info
*map
;
4593 struct sk_buff
*skb
;
4595 int skb_size
, dest_idx
;
4597 switch (opaque_key
) {
4598 case RXD_OPAQUE_RING_STD
:
4599 dest_idx
= dest_idx_unmasked
& tp
->rx_std_ring_mask
;
4600 desc
= &tpr
->rx_std
[dest_idx
];
4601 map
= &tpr
->rx_std_buffers
[dest_idx
];
4602 skb_size
= tp
->rx_pkt_map_sz
;
4605 case RXD_OPAQUE_RING_JUMBO
:
4606 dest_idx
= dest_idx_unmasked
& tp
->rx_jmb_ring_mask
;
4607 desc
= &tpr
->rx_jmb
[dest_idx
].std
;
4608 map
= &tpr
->rx_jmb_buffers
[dest_idx
];
4609 skb_size
= TG3_RX_JMB_MAP_SZ
;
4616 /* Do not overwrite any of the map or rp information
4617 * until we are sure we can commit to a new buffer.
4619 * Callers depend upon this behavior and assume that
4620 * we leave everything unchanged if we fail.
4622 skb
= netdev_alloc_skb(tp
->dev
, skb_size
+ tp
->rx_offset
);
4626 skb_reserve(skb
, tp
->rx_offset
);
4628 mapping
= pci_map_single(tp
->pdev
, skb
->data
, skb_size
,
4629 PCI_DMA_FROMDEVICE
);
4630 if (pci_dma_mapping_error(tp
->pdev
, mapping
)) {
4636 dma_unmap_addr_set(map
, mapping
, mapping
);
4638 desc
->addr_hi
= ((u64
)mapping
>> 32);
4639 desc
->addr_lo
= ((u64
)mapping
& 0xffffffff);
4644 /* We only need to move over in the address because the other
4645 * members of the RX descriptor are invariant. See notes above
4646 * tg3_alloc_rx_skb for full details.
4648 static void tg3_recycle_rx(struct tg3_napi
*tnapi
,
4649 struct tg3_rx_prodring_set
*dpr
,
4650 u32 opaque_key
, int src_idx
,
4651 u32 dest_idx_unmasked
)
4653 struct tg3
*tp
= tnapi
->tp
;
4654 struct tg3_rx_buffer_desc
*src_desc
, *dest_desc
;
4655 struct ring_info
*src_map
, *dest_map
;
4656 struct tg3_rx_prodring_set
*spr
= &tp
->napi
[0].prodring
;
4659 switch (opaque_key
) {
4660 case RXD_OPAQUE_RING_STD
:
4661 dest_idx
= dest_idx_unmasked
& tp
->rx_std_ring_mask
;
4662 dest_desc
= &dpr
->rx_std
[dest_idx
];
4663 dest_map
= &dpr
->rx_std_buffers
[dest_idx
];
4664 src_desc
= &spr
->rx_std
[src_idx
];
4665 src_map
= &spr
->rx_std_buffers
[src_idx
];
4668 case RXD_OPAQUE_RING_JUMBO
:
4669 dest_idx
= dest_idx_unmasked
& tp
->rx_jmb_ring_mask
;
4670 dest_desc
= &dpr
->rx_jmb
[dest_idx
].std
;
4671 dest_map
= &dpr
->rx_jmb_buffers
[dest_idx
];
4672 src_desc
= &spr
->rx_jmb
[src_idx
].std
;
4673 src_map
= &spr
->rx_jmb_buffers
[src_idx
];
4680 dest_map
->skb
= src_map
->skb
;
4681 dma_unmap_addr_set(dest_map
, mapping
,
4682 dma_unmap_addr(src_map
, mapping
));
4683 dest_desc
->addr_hi
= src_desc
->addr_hi
;
4684 dest_desc
->addr_lo
= src_desc
->addr_lo
;
4686 /* Ensure that the update to the skb happens after the physical
4687 * addresses have been transferred to the new BD location.
4691 src_map
->skb
= NULL
;
4694 /* The RX ring scheme is composed of multiple rings which post fresh
4695 * buffers to the chip, and one special ring the chip uses to report
4696 * status back to the host.
4698 * The special ring reports the status of received packets to the
4699 * host. The chip does not write into the original descriptor the
4700 * RX buffer was obtained from. The chip simply takes the original
4701 * descriptor as provided by the host, updates the status and length
4702 * field, then writes this into the next status ring entry.
4704 * Each ring the host uses to post buffers to the chip is described
4705 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4706 * it is first placed into the on-chip ram. When the packet's length
4707 * is known, it walks down the TG3_BDINFO entries to select the ring.
4708 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4709 * which is within the range of the new packet's length is chosen.
4711 * The "separate ring for rx status" scheme may sound queer, but it makes
4712 * sense from a cache coherency perspective. If only the host writes
4713 * to the buffer post rings, and only the chip writes to the rx status
4714 * rings, then cache lines never move beyond shared-modified state.
4715 * If both the host and chip were to write into the same ring, cache line
4716 * eviction could occur since both entities want it in an exclusive state.
4718 static int tg3_rx(struct tg3_napi
*tnapi
, int budget
)
4720 struct tg3
*tp
= tnapi
->tp
;
4721 u32 work_mask
, rx_std_posted
= 0;
4722 u32 std_prod_idx
, jmb_prod_idx
;
4723 u32 sw_idx
= tnapi
->rx_rcb_ptr
;
4726 struct tg3_rx_prodring_set
*tpr
= &tnapi
->prodring
;
4728 hw_idx
= *(tnapi
->rx_rcb_prod_idx
);
4730 * We need to order the read of hw_idx and the read of
4731 * the opaque cookie.
4736 std_prod_idx
= tpr
->rx_std_prod_idx
;
4737 jmb_prod_idx
= tpr
->rx_jmb_prod_idx
;
4738 while (sw_idx
!= hw_idx
&& budget
> 0) {
4739 struct ring_info
*ri
;
4740 struct tg3_rx_buffer_desc
*desc
= &tnapi
->rx_rcb
[sw_idx
];
4742 struct sk_buff
*skb
;
4743 dma_addr_t dma_addr
;
4744 u32 opaque_key
, desc_idx
, *post_ptr
;
4746 desc_idx
= desc
->opaque
& RXD_OPAQUE_INDEX_MASK
;
4747 opaque_key
= desc
->opaque
& RXD_OPAQUE_RING_MASK
;
4748 if (opaque_key
== RXD_OPAQUE_RING_STD
) {
4749 ri
= &tp
->napi
[0].prodring
.rx_std_buffers
[desc_idx
];
4750 dma_addr
= dma_unmap_addr(ri
, mapping
);
4752 post_ptr
= &std_prod_idx
;
4754 } else if (opaque_key
== RXD_OPAQUE_RING_JUMBO
) {
4755 ri
= &tp
->napi
[0].prodring
.rx_jmb_buffers
[desc_idx
];
4756 dma_addr
= dma_unmap_addr(ri
, mapping
);
4758 post_ptr
= &jmb_prod_idx
;
4760 goto next_pkt_nopost
;
4762 work_mask
|= opaque_key
;
4764 if ((desc
->err_vlan
& RXD_ERR_MASK
) != 0 &&
4765 (desc
->err_vlan
!= RXD_ERR_ODD_NIBBLE_RCVD_MII
)) {
4767 tg3_recycle_rx(tnapi
, tpr
, opaque_key
,
4768 desc_idx
, *post_ptr
);
4770 /* Other statistics kept track of by card. */
4775 len
= ((desc
->idx_len
& RXD_LEN_MASK
) >> RXD_LEN_SHIFT
) -
4778 if (len
> TG3_RX_COPY_THRESH(tp
)) {
4781 skb_size
= tg3_alloc_rx_skb(tp
, tpr
, opaque_key
,
4786 pci_unmap_single(tp
->pdev
, dma_addr
, skb_size
,
4787 PCI_DMA_FROMDEVICE
);
4789 /* Ensure that the update to the skb happens
4790 * after the usage of the old DMA mapping.
4798 struct sk_buff
*copy_skb
;
4800 tg3_recycle_rx(tnapi
, tpr
, opaque_key
,
4801 desc_idx
, *post_ptr
);
4803 copy_skb
= netdev_alloc_skb(tp
->dev
, len
+
4805 if (copy_skb
== NULL
)
4806 goto drop_it_no_recycle
;
4808 skb_reserve(copy_skb
, TG3_RAW_IP_ALIGN
);
4809 skb_put(copy_skb
, len
);
4810 pci_dma_sync_single_for_cpu(tp
->pdev
, dma_addr
, len
, PCI_DMA_FROMDEVICE
);
4811 skb_copy_from_linear_data(skb
, copy_skb
->data
, len
);
4812 pci_dma_sync_single_for_device(tp
->pdev
, dma_addr
, len
, PCI_DMA_FROMDEVICE
);
4814 /* We'll reuse the original ring buffer. */
4818 if ((tp
->tg3_flags
& TG3_FLAG_RX_CHECKSUMS
) &&
4819 (desc
->type_flags
& RXD_FLAG_TCPUDP_CSUM
) &&
4820 (((desc
->ip_tcp_csum
& RXD_TCPCSUM_MASK
)
4821 >> RXD_TCPCSUM_SHIFT
) == 0xffff))
4822 skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
4824 skb_checksum_none_assert(skb
);
4826 skb
->protocol
= eth_type_trans(skb
, tp
->dev
);
4828 if (len
> (tp
->dev
->mtu
+ ETH_HLEN
) &&
4829 skb
->protocol
!= htons(ETH_P_8021Q
)) {
4831 goto drop_it_no_recycle
;
4834 if (desc
->type_flags
& RXD_FLAG_VLAN
&&
4835 !(tp
->rx_mode
& RX_MODE_KEEP_VLAN_TAG
))
4836 __vlan_hwaccel_put_tag(skb
,
4837 desc
->err_vlan
& RXD_VLAN_MASK
);
4839 napi_gro_receive(&tnapi
->napi
, skb
);
4847 if (unlikely(rx_std_posted
>= tp
->rx_std_max_post
)) {
4848 tpr
->rx_std_prod_idx
= std_prod_idx
&
4849 tp
->rx_std_ring_mask
;
4850 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG
,
4851 tpr
->rx_std_prod_idx
);
4852 work_mask
&= ~RXD_OPAQUE_RING_STD
;
4857 sw_idx
&= tp
->rx_ret_ring_mask
;
4859 /* Refresh hw_idx to see if there is new work */
4860 if (sw_idx
== hw_idx
) {
4861 hw_idx
= *(tnapi
->rx_rcb_prod_idx
);
4866 /* ACK the status ring. */
4867 tnapi
->rx_rcb_ptr
= sw_idx
;
4868 tw32_rx_mbox(tnapi
->consmbox
, sw_idx
);
4870 /* Refill RX ring(s). */
4871 if (!(tp
->tg3_flags3
& TG3_FLG3_ENABLE_RSS
)) {
4872 if (work_mask
& RXD_OPAQUE_RING_STD
) {
4873 tpr
->rx_std_prod_idx
= std_prod_idx
&
4874 tp
->rx_std_ring_mask
;
4875 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG
,
4876 tpr
->rx_std_prod_idx
);
4878 if (work_mask
& RXD_OPAQUE_RING_JUMBO
) {
4879 tpr
->rx_jmb_prod_idx
= jmb_prod_idx
&
4880 tp
->rx_jmb_ring_mask
;
4881 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG
,
4882 tpr
->rx_jmb_prod_idx
);
4885 } else if (work_mask
) {
4886 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4887 * updated before the producer indices can be updated.
4891 tpr
->rx_std_prod_idx
= std_prod_idx
& tp
->rx_std_ring_mask
;
4892 tpr
->rx_jmb_prod_idx
= jmb_prod_idx
& tp
->rx_jmb_ring_mask
;
4894 if (tnapi
!= &tp
->napi
[1])
4895 napi_schedule(&tp
->napi
[1].napi
);
4901 static void tg3_poll_link(struct tg3
*tp
)
4903 /* handle link change and other phy events */
4904 if (!(tp
->tg3_flags
&
4905 (TG3_FLAG_USE_LINKCHG_REG
|
4906 TG3_FLAG_POLL_SERDES
))) {
4907 struct tg3_hw_status
*sblk
= tp
->napi
[0].hw_status
;
4909 if (sblk
->status
& SD_STATUS_LINK_CHG
) {
4910 sblk
->status
= SD_STATUS_UPDATED
|
4911 (sblk
->status
& ~SD_STATUS_LINK_CHG
);
4912 spin_lock(&tp
->lock
);
4913 if (tp
->tg3_flags3
& TG3_FLG3_USE_PHYLIB
) {
4915 (MAC_STATUS_SYNC_CHANGED
|
4916 MAC_STATUS_CFG_CHANGED
|
4917 MAC_STATUS_MI_COMPLETION
|
4918 MAC_STATUS_LNKSTATE_CHANGED
));
4921 tg3_setup_phy(tp
, 0);
4922 spin_unlock(&tp
->lock
);
4927 static int tg3_rx_prodring_xfer(struct tg3
*tp
,
4928 struct tg3_rx_prodring_set
*dpr
,
4929 struct tg3_rx_prodring_set
*spr
)
4931 u32 si
, di
, cpycnt
, src_prod_idx
;
4935 src_prod_idx
= spr
->rx_std_prod_idx
;
4937 /* Make sure updates to the rx_std_buffers[] entries and the
4938 * standard producer index are seen in the correct order.
4942 if (spr
->rx_std_cons_idx
== src_prod_idx
)
4945 if (spr
->rx_std_cons_idx
< src_prod_idx
)
4946 cpycnt
= src_prod_idx
- spr
->rx_std_cons_idx
;
4948 cpycnt
= tp
->rx_std_ring_mask
+ 1 -
4949 spr
->rx_std_cons_idx
;
4951 cpycnt
= min(cpycnt
,
4952 tp
->rx_std_ring_mask
+ 1 - dpr
->rx_std_prod_idx
);
4954 si
= spr
->rx_std_cons_idx
;
4955 di
= dpr
->rx_std_prod_idx
;
4957 for (i
= di
; i
< di
+ cpycnt
; i
++) {
4958 if (dpr
->rx_std_buffers
[i
].skb
) {
4968 /* Ensure that updates to the rx_std_buffers ring and the
4969 * shadowed hardware producer ring from tg3_recycle_skb() are
4970 * ordered correctly WRT the skb check above.
4974 memcpy(&dpr
->rx_std_buffers
[di
],
4975 &spr
->rx_std_buffers
[si
],
4976 cpycnt
* sizeof(struct ring_info
));
4978 for (i
= 0; i
< cpycnt
; i
++, di
++, si
++) {
4979 struct tg3_rx_buffer_desc
*sbd
, *dbd
;
4980 sbd
= &spr
->rx_std
[si
];
4981 dbd
= &dpr
->rx_std
[di
];
4982 dbd
->addr_hi
= sbd
->addr_hi
;
4983 dbd
->addr_lo
= sbd
->addr_lo
;
4986 spr
->rx_std_cons_idx
= (spr
->rx_std_cons_idx
+ cpycnt
) &
4987 tp
->rx_std_ring_mask
;
4988 dpr
->rx_std_prod_idx
= (dpr
->rx_std_prod_idx
+ cpycnt
) &
4989 tp
->rx_std_ring_mask
;
4993 src_prod_idx
= spr
->rx_jmb_prod_idx
;
4995 /* Make sure updates to the rx_jmb_buffers[] entries and
4996 * the jumbo producer index are seen in the correct order.
5000 if (spr
->rx_jmb_cons_idx
== src_prod_idx
)
5003 if (spr
->rx_jmb_cons_idx
< src_prod_idx
)
5004 cpycnt
= src_prod_idx
- spr
->rx_jmb_cons_idx
;
5006 cpycnt
= tp
->rx_jmb_ring_mask
+ 1 -
5007 spr
->rx_jmb_cons_idx
;
5009 cpycnt
= min(cpycnt
,
5010 tp
->rx_jmb_ring_mask
+ 1 - dpr
->rx_jmb_prod_idx
);
5012 si
= spr
->rx_jmb_cons_idx
;
5013 di
= dpr
->rx_jmb_prod_idx
;
5015 for (i
= di
; i
< di
+ cpycnt
; i
++) {
5016 if (dpr
->rx_jmb_buffers
[i
].skb
) {
5026 /* Ensure that updates to the rx_jmb_buffers ring and the
5027 * shadowed hardware producer ring from tg3_recycle_skb() are
5028 * ordered correctly WRT the skb check above.
5032 memcpy(&dpr
->rx_jmb_buffers
[di
],
5033 &spr
->rx_jmb_buffers
[si
],
5034 cpycnt
* sizeof(struct ring_info
));
5036 for (i
= 0; i
< cpycnt
; i
++, di
++, si
++) {
5037 struct tg3_rx_buffer_desc
*sbd
, *dbd
;
5038 sbd
= &spr
->rx_jmb
[si
].std
;
5039 dbd
= &dpr
->rx_jmb
[di
].std
;
5040 dbd
->addr_hi
= sbd
->addr_hi
;
5041 dbd
->addr_lo
= sbd
->addr_lo
;
5044 spr
->rx_jmb_cons_idx
= (spr
->rx_jmb_cons_idx
+ cpycnt
) &
5045 tp
->rx_jmb_ring_mask
;
5046 dpr
->rx_jmb_prod_idx
= (dpr
->rx_jmb_prod_idx
+ cpycnt
) &
5047 tp
->rx_jmb_ring_mask
;
5053 static int tg3_poll_work(struct tg3_napi
*tnapi
, int work_done
, int budget
)
5055 struct tg3
*tp
= tnapi
->tp
;
5057 /* run TX completion thread */
5058 if (tnapi
->hw_status
->idx
[0].tx_consumer
!= tnapi
->tx_cons
) {
5060 if (unlikely(tp
->tg3_flags
& TG3_FLAG_TX_RECOVERY_PENDING
))
5064 /* run RX thread, within the bounds set by NAPI.
5065 * All RX "locking" is done by ensuring outside
5066 * code synchronizes with tg3->napi.poll()
5068 if (*(tnapi
->rx_rcb_prod_idx
) != tnapi
->rx_rcb_ptr
)
5069 work_done
+= tg3_rx(tnapi
, budget
- work_done
);
5071 if ((tp
->tg3_flags3
& TG3_FLG3_ENABLE_RSS
) && tnapi
== &tp
->napi
[1]) {
5072 struct tg3_rx_prodring_set
*dpr
= &tp
->napi
[0].prodring
;
5074 u32 std_prod_idx
= dpr
->rx_std_prod_idx
;
5075 u32 jmb_prod_idx
= dpr
->rx_jmb_prod_idx
;
5077 for (i
= 1; i
< tp
->irq_cnt
; i
++)
5078 err
|= tg3_rx_prodring_xfer(tp
, dpr
,
5079 &tp
->napi
[i
].prodring
);
5083 if (std_prod_idx
!= dpr
->rx_std_prod_idx
)
5084 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG
,
5085 dpr
->rx_std_prod_idx
);
5087 if (jmb_prod_idx
!= dpr
->rx_jmb_prod_idx
)
5088 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG
,
5089 dpr
->rx_jmb_prod_idx
);
5094 tw32_f(HOSTCC_MODE
, tp
->coal_now
);
5100 static int tg3_poll_msix(struct napi_struct
*napi
, int budget
)
5102 struct tg3_napi
*tnapi
= container_of(napi
, struct tg3_napi
, napi
);
5103 struct tg3
*tp
= tnapi
->tp
;
5105 struct tg3_hw_status
*sblk
= tnapi
->hw_status
;
5108 work_done
= tg3_poll_work(tnapi
, work_done
, budget
);
5110 if (unlikely(tp
->tg3_flags
& TG3_FLAG_TX_RECOVERY_PENDING
))
5113 if (unlikely(work_done
>= budget
))
5116 /* tp->last_tag is used in tg3_int_reenable() below
5117 * to tell the hw how much work has been processed,
5118 * so we must read it before checking for more work.
5120 tnapi
->last_tag
= sblk
->status_tag
;
5121 tnapi
->last_irq_tag
= tnapi
->last_tag
;
5124 /* check for RX/TX work to do */
5125 if (likely(sblk
->idx
[0].tx_consumer
== tnapi
->tx_cons
&&
5126 *(tnapi
->rx_rcb_prod_idx
) == tnapi
->rx_rcb_ptr
)) {
5127 napi_complete(napi
);
5128 /* Reenable interrupts. */
5129 tw32_mailbox(tnapi
->int_mbox
, tnapi
->last_tag
<< 24);
5138 /* work_done is guaranteed to be less than budget. */
5139 napi_complete(napi
);
5140 schedule_work(&tp
->reset_task
);
5144 static int tg3_poll(struct napi_struct
*napi
, int budget
)
5146 struct tg3_napi
*tnapi
= container_of(napi
, struct tg3_napi
, napi
);
5147 struct tg3
*tp
= tnapi
->tp
;
5149 struct tg3_hw_status
*sblk
= tnapi
->hw_status
;
5154 work_done
= tg3_poll_work(tnapi
, work_done
, budget
);
5156 if (unlikely(tp
->tg3_flags
& TG3_FLAG_TX_RECOVERY_PENDING
))
5159 if (unlikely(work_done
>= budget
))
5162 if (tp
->tg3_flags
& TG3_FLAG_TAGGED_STATUS
) {
5163 /* tp->last_tag is used in tg3_int_reenable() below
5164 * to tell the hw how much work has been processed,
5165 * so we must read it before checking for more work.
5167 tnapi
->last_tag
= sblk
->status_tag
;
5168 tnapi
->last_irq_tag
= tnapi
->last_tag
;
5171 sblk
->status
&= ~SD_STATUS_UPDATED
;
5173 if (likely(!tg3_has_work(tnapi
))) {
5174 napi_complete(napi
);
5175 tg3_int_reenable(tnapi
);
5183 /* work_done is guaranteed to be less than budget. */
5184 napi_complete(napi
);
5185 schedule_work(&tp
->reset_task
);
5189 static void tg3_napi_disable(struct tg3
*tp
)
5193 for (i
= tp
->irq_cnt
- 1; i
>= 0; i
--)
5194 napi_disable(&tp
->napi
[i
].napi
);
5197 static void tg3_napi_enable(struct tg3
*tp
)
5201 for (i
= 0; i
< tp
->irq_cnt
; i
++)
5202 napi_enable(&tp
->napi
[i
].napi
);
5205 static void tg3_napi_init(struct tg3
*tp
)
5209 netif_napi_add(tp
->dev
, &tp
->napi
[0].napi
, tg3_poll
, 64);
5210 for (i
= 1; i
< tp
->irq_cnt
; i
++)
5211 netif_napi_add(tp
->dev
, &tp
->napi
[i
].napi
, tg3_poll_msix
, 64);
5214 static void tg3_napi_fini(struct tg3
*tp
)
5218 for (i
= 0; i
< tp
->irq_cnt
; i
++)
5219 netif_napi_del(&tp
->napi
[i
].napi
);
5222 static inline void tg3_netif_stop(struct tg3
*tp
)
5224 tp
->dev
->trans_start
= jiffies
; /* prevent tx timeout */
5225 tg3_napi_disable(tp
);
5226 netif_tx_disable(tp
->dev
);
5229 static inline void tg3_netif_start(struct tg3
*tp
)
5231 /* NOTE: unconditional netif_tx_wake_all_queues is only
5232 * appropriate so long as all callers are assured to
5233 * have free tx slots (such as after tg3_init_hw)
5235 netif_tx_wake_all_queues(tp
->dev
);
5237 tg3_napi_enable(tp
);
5238 tp
->napi
[0].hw_status
->status
|= SD_STATUS_UPDATED
;
5239 tg3_enable_ints(tp
);
5242 static void tg3_irq_quiesce(struct tg3
*tp
)
5246 BUG_ON(tp
->irq_sync
);
5251 for (i
= 0; i
< tp
->irq_cnt
; i
++)
5252 synchronize_irq(tp
->napi
[i
].irq_vec
);
5255 /* Fully shutdown all tg3 driver activity elsewhere in the system.
5256 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5257 * with as well. Most of the time, this is not necessary except when
5258 * shutting down the device.
5260 static inline void tg3_full_lock(struct tg3
*tp
, int irq_sync
)
5262 spin_lock_bh(&tp
->lock
);
5264 tg3_irq_quiesce(tp
);
5267 static inline void tg3_full_unlock(struct tg3
*tp
)
5269 spin_unlock_bh(&tp
->lock
);
5272 /* One-shot MSI handler - Chip automatically disables interrupt
5273 * after sending MSI so driver doesn't have to do it.
5275 static irqreturn_t
tg3_msi_1shot(int irq
, void *dev_id
)
5277 struct tg3_napi
*tnapi
= dev_id
;
5278 struct tg3
*tp
= tnapi
->tp
;
5280 prefetch(tnapi
->hw_status
);
5282 prefetch(&tnapi
->rx_rcb
[tnapi
->rx_rcb_ptr
]);
5284 if (likely(!tg3_irq_sync(tp
)))
5285 napi_schedule(&tnapi
->napi
);
5290 /* MSI ISR - No need to check for interrupt sharing and no need to
5291 * flush status block and interrupt mailbox. PCI ordering rules
5292 * guarantee that MSI will arrive after the status block.
5294 static irqreturn_t
tg3_msi(int irq
, void *dev_id
)
5296 struct tg3_napi
*tnapi
= dev_id
;
5297 struct tg3
*tp
= tnapi
->tp
;
5299 prefetch(tnapi
->hw_status
);
5301 prefetch(&tnapi
->rx_rcb
[tnapi
->rx_rcb_ptr
]);
5303 * Writing any value to intr-mbox-0 clears PCI INTA# and
5304 * chip-internal interrupt pending events.
5305 * Writing non-zero to intr-mbox-0 additional tells the
5306 * NIC to stop sending us irqs, engaging "in-intr-handler"
5309 tw32_mailbox(MAILBOX_INTERRUPT_0
+ TG3_64BIT_REG_LOW
, 0x00000001);
5310 if (likely(!tg3_irq_sync(tp
)))
5311 napi_schedule(&tnapi
->napi
);
5313 return IRQ_RETVAL(1);
5316 static irqreturn_t
tg3_interrupt(int irq
, void *dev_id
)
5318 struct tg3_napi
*tnapi
= dev_id
;
5319 struct tg3
*tp
= tnapi
->tp
;
5320 struct tg3_hw_status
*sblk
= tnapi
->hw_status
;
5321 unsigned int handled
= 1;
5323 /* In INTx mode, it is possible for the interrupt to arrive at
5324 * the CPU before the status block posted prior to the interrupt.
5325 * Reading the PCI State register will confirm whether the
5326 * interrupt is ours and will flush the status block.
5328 if (unlikely(!(sblk
->status
& SD_STATUS_UPDATED
))) {
5329 if ((tp
->tg3_flags
& TG3_FLAG_CHIP_RESETTING
) ||
5330 (tr32(TG3PCI_PCISTATE
) & PCISTATE_INT_NOT_ACTIVE
)) {
5337 * Writing any value to intr-mbox-0 clears PCI INTA# and
5338 * chip-internal interrupt pending events.
5339 * Writing non-zero to intr-mbox-0 additional tells the
5340 * NIC to stop sending us irqs, engaging "in-intr-handler"
5343 * Flush the mailbox to de-assert the IRQ immediately to prevent
5344 * spurious interrupts. The flush impacts performance but
5345 * excessive spurious interrupts can be worse in some cases.
5347 tw32_mailbox_f(MAILBOX_INTERRUPT_0
+ TG3_64BIT_REG_LOW
, 0x00000001);
5348 if (tg3_irq_sync(tp
))
5350 sblk
->status
&= ~SD_STATUS_UPDATED
;
5351 if (likely(tg3_has_work(tnapi
))) {
5352 prefetch(&tnapi
->rx_rcb
[tnapi
->rx_rcb_ptr
]);
5353 napi_schedule(&tnapi
->napi
);
5355 /* No work, shared interrupt perhaps? re-enable
5356 * interrupts, and flush that PCI write
5358 tw32_mailbox_f(MAILBOX_INTERRUPT_0
+ TG3_64BIT_REG_LOW
,
5362 return IRQ_RETVAL(handled
);
5365 static irqreturn_t
tg3_interrupt_tagged(int irq
, void *dev_id
)
5367 struct tg3_napi
*tnapi
= dev_id
;
5368 struct tg3
*tp
= tnapi
->tp
;
5369 struct tg3_hw_status
*sblk
= tnapi
->hw_status
;
5370 unsigned int handled
= 1;
5372 /* In INTx mode, it is possible for the interrupt to arrive at
5373 * the CPU before the status block posted prior to the interrupt.
5374 * Reading the PCI State register will confirm whether the
5375 * interrupt is ours and will flush the status block.
5377 if (unlikely(sblk
->status_tag
== tnapi
->last_irq_tag
)) {
5378 if ((tp
->tg3_flags
& TG3_FLAG_CHIP_RESETTING
) ||
5379 (tr32(TG3PCI_PCISTATE
) & PCISTATE_INT_NOT_ACTIVE
)) {
5386 * writing any value to intr-mbox-0 clears PCI INTA# and
5387 * chip-internal interrupt pending events.
5388 * writing non-zero to intr-mbox-0 additional tells the
5389 * NIC to stop sending us irqs, engaging "in-intr-handler"
5392 * Flush the mailbox to de-assert the IRQ immediately to prevent
5393 * spurious interrupts. The flush impacts performance but
5394 * excessive spurious interrupts can be worse in some cases.
5396 tw32_mailbox_f(MAILBOX_INTERRUPT_0
+ TG3_64BIT_REG_LOW
, 0x00000001);
5399 * In a shared interrupt configuration, sometimes other devices'
5400 * interrupts will scream. We record the current status tag here
5401 * so that the above check can report that the screaming interrupts
5402 * are unhandled. Eventually they will be silenced.
5404 tnapi
->last_irq_tag
= sblk
->status_tag
;
5406 if (tg3_irq_sync(tp
))
5409 prefetch(&tnapi
->rx_rcb
[tnapi
->rx_rcb_ptr
]);
5411 napi_schedule(&tnapi
->napi
);
5414 return IRQ_RETVAL(handled
);
5417 /* ISR for interrupt test */
5418 static irqreturn_t
tg3_test_isr(int irq
, void *dev_id
)
5420 struct tg3_napi
*tnapi
= dev_id
;
5421 struct tg3
*tp
= tnapi
->tp
;
5422 struct tg3_hw_status
*sblk
= tnapi
->hw_status
;
5424 if ((sblk
->status
& SD_STATUS_UPDATED
) ||
5425 !(tr32(TG3PCI_PCISTATE
) & PCISTATE_INT_NOT_ACTIVE
)) {
5426 tg3_disable_ints(tp
);
5427 return IRQ_RETVAL(1);
5429 return IRQ_RETVAL(0);
5432 static int tg3_init_hw(struct tg3
*, int);
5433 static int tg3_halt(struct tg3
*, int, int);
5435 /* Restart hardware after configuration changes, self-test, etc.
5436 * Invoked with tp->lock held.
5438 static int tg3_restart_hw(struct tg3
*tp
, int reset_phy
)
5439 __releases(tp
->lock
)
5440 __acquires(tp
->lock
)
5444 err
= tg3_init_hw(tp
, reset_phy
);
5447 "Failed to re-initialize device, aborting\n");
5448 tg3_halt(tp
, RESET_KIND_SHUTDOWN
, 1);
5449 tg3_full_unlock(tp
);
5450 del_timer_sync(&tp
->timer
);
5452 tg3_napi_enable(tp
);
5454 tg3_full_lock(tp
, 0);
5459 #ifdef CONFIG_NET_POLL_CONTROLLER
5460 static void tg3_poll_controller(struct net_device
*dev
)
5463 struct tg3
*tp
= netdev_priv(dev
);
5465 for (i
= 0; i
< tp
->irq_cnt
; i
++)
5466 tg3_interrupt(tp
->napi
[i
].irq_vec
, &tp
->napi
[i
]);
5470 static void tg3_reset_task(struct work_struct
*work
)
5472 struct tg3
*tp
= container_of(work
, struct tg3
, reset_task
);
5474 unsigned int restart_timer
;
5476 tg3_full_lock(tp
, 0);
5478 if (!netif_running(tp
->dev
)) {
5479 tg3_full_unlock(tp
);
5483 tg3_full_unlock(tp
);
5489 tg3_full_lock(tp
, 1);
5491 restart_timer
= tp
->tg3_flags2
& TG3_FLG2_RESTART_TIMER
;
5492 tp
->tg3_flags2
&= ~TG3_FLG2_RESTART_TIMER
;
5494 if (tp
->tg3_flags
& TG3_FLAG_TX_RECOVERY_PENDING
) {
5495 tp
->write32_tx_mbox
= tg3_write32_tx_mbox
;
5496 tp
->write32_rx_mbox
= tg3_write_flush_reg32
;
5497 tp
->tg3_flags
|= TG3_FLAG_MBOX_WRITE_REORDER
;
5498 tp
->tg3_flags
&= ~TG3_FLAG_TX_RECOVERY_PENDING
;
5501 tg3_halt(tp
, RESET_KIND_SHUTDOWN
, 0);
5502 err
= tg3_init_hw(tp
, 1);
5506 tg3_netif_start(tp
);
5509 mod_timer(&tp
->timer
, jiffies
+ 1);
5512 tg3_full_unlock(tp
);
5518 static void tg3_dump_short_state(struct tg3
*tp
)
5520 netdev_err(tp
->dev
, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5521 tr32(MAC_TX_STATUS
), tr32(MAC_RX_STATUS
));
5522 netdev_err(tp
->dev
, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5523 tr32(RDMAC_STATUS
), tr32(WDMAC_STATUS
));
5526 static void tg3_tx_timeout(struct net_device
*dev
)
5528 struct tg3
*tp
= netdev_priv(dev
);
5530 if (netif_msg_tx_err(tp
)) {
5531 netdev_err(dev
, "transmit timed out, resetting\n");
5532 tg3_dump_short_state(tp
);
5535 schedule_work(&tp
->reset_task
);
5538 /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5539 static inline int tg3_4g_overflow_test(dma_addr_t mapping
, int len
)
5541 u32 base
= (u32
) mapping
& 0xffffffff;
5543 return (base
> 0xffffdcc0) && (base
+ len
+ 8 < base
);
5546 /* Test for DMA addresses > 40-bit */
5547 static inline int tg3_40bit_overflow_test(struct tg3
*tp
, dma_addr_t mapping
,
5550 #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
5551 if (tp
->tg3_flags
& TG3_FLAG_40BIT_DMA_BUG
)
5552 return ((u64
) mapping
+ len
) > DMA_BIT_MASK(40);
5559 static void tg3_set_txd(struct tg3_napi
*, int, dma_addr_t
, int, u32
, u32
);
5561 /* Workaround 4GB and 40-bit hardware DMA bugs. */
5562 static int tigon3_dma_hwbug_workaround(struct tg3_napi
*tnapi
,
5563 struct sk_buff
*skb
, u32 last_plus_one
,
5564 u32
*start
, u32 base_flags
, u32 mss
)
5566 struct tg3
*tp
= tnapi
->tp
;
5567 struct sk_buff
*new_skb
;
5568 dma_addr_t new_addr
= 0;
5572 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5701
)
5573 new_skb
= skb_copy(skb
, GFP_ATOMIC
);
5575 int more_headroom
= 4 - ((unsigned long)skb
->data
& 3);
5577 new_skb
= skb_copy_expand(skb
,
5578 skb_headroom(skb
) + more_headroom
,
5579 skb_tailroom(skb
), GFP_ATOMIC
);
5585 /* New SKB is guaranteed to be linear. */
5587 new_addr
= pci_map_single(tp
->pdev
, new_skb
->data
, new_skb
->len
,
5589 /* Make sure the mapping succeeded */
5590 if (pci_dma_mapping_error(tp
->pdev
, new_addr
)) {
5592 dev_kfree_skb(new_skb
);
5595 /* Make sure new skb does not cross any 4G boundaries.
5596 * Drop the packet if it does.
5598 } else if ((tp
->tg3_flags3
& TG3_FLG3_4G_DMA_BNDRY_BUG
) &&
5599 tg3_4g_overflow_test(new_addr
, new_skb
->len
)) {
5600 pci_unmap_single(tp
->pdev
, new_addr
, new_skb
->len
,
5603 dev_kfree_skb(new_skb
);
5606 tg3_set_txd(tnapi
, entry
, new_addr
, new_skb
->len
,
5607 base_flags
, 1 | (mss
<< 1));
5608 *start
= NEXT_TX(entry
);
5612 /* Now clean up the sw ring entries. */
5614 while (entry
!= last_plus_one
) {
5618 len
= skb_headlen(skb
);
5620 len
= skb_shinfo(skb
)->frags
[i
-1].size
;
5622 pci_unmap_single(tp
->pdev
,
5623 dma_unmap_addr(&tnapi
->tx_buffers
[entry
],
5625 len
, PCI_DMA_TODEVICE
);
5627 tnapi
->tx_buffers
[entry
].skb
= new_skb
;
5628 dma_unmap_addr_set(&tnapi
->tx_buffers
[entry
], mapping
,
5631 tnapi
->tx_buffers
[entry
].skb
= NULL
;
5633 entry
= NEXT_TX(entry
);
5642 static void tg3_set_txd(struct tg3_napi
*tnapi
, int entry
,
5643 dma_addr_t mapping
, int len
, u32 flags
,
5646 struct tg3_tx_buffer_desc
*txd
= &tnapi
->tx_ring
[entry
];
5647 int is_end
= (mss_and_is_end
& 0x1);
5648 u32 mss
= (mss_and_is_end
>> 1);
5652 flags
|= TXD_FLAG_END
;
5653 if (flags
& TXD_FLAG_VLAN
) {
5654 vlan_tag
= flags
>> 16;
5657 vlan_tag
|= (mss
<< TXD_MSS_SHIFT
);
5659 txd
->addr_hi
= ((u64
) mapping
>> 32);
5660 txd
->addr_lo
= ((u64
) mapping
& 0xffffffff);
5661 txd
->len_flags
= (len
<< TXD_LEN_SHIFT
) | flags
;
5662 txd
->vlan_tag
= vlan_tag
<< TXD_VLAN_TAG_SHIFT
;
5665 /* hard_start_xmit for devices that don't have any bugs and
5666 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5668 static netdev_tx_t
tg3_start_xmit(struct sk_buff
*skb
,
5669 struct net_device
*dev
)
5671 struct tg3
*tp
= netdev_priv(dev
);
5672 u32 len
, entry
, base_flags
, mss
;
5674 struct tg3_napi
*tnapi
;
5675 struct netdev_queue
*txq
;
5676 unsigned int i
, last
;
5678 txq
= netdev_get_tx_queue(dev
, skb_get_queue_mapping(skb
));
5679 tnapi
= &tp
->napi
[skb_get_queue_mapping(skb
)];
5680 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_TSS
)
5683 /* We are running in BH disabled context with netif_tx_lock
5684 * and TX reclaim runs via tp->napi.poll inside of a software
5685 * interrupt. Furthermore, IRQ processing runs lockless so we have
5686 * no IRQ context deadlocks to worry about either. Rejoice!
5688 if (unlikely(tg3_tx_avail(tnapi
) <= (skb_shinfo(skb
)->nr_frags
+ 1))) {
5689 if (!netif_tx_queue_stopped(txq
)) {
5690 netif_tx_stop_queue(txq
);
5692 /* This is a hard error, log it. */
5694 "BUG! Tx Ring full when queue awake!\n");
5696 return NETDEV_TX_BUSY
;
5699 entry
= tnapi
->tx_prod
;
5701 mss
= skb_shinfo(skb
)->gso_size
;
5703 int tcp_opt_len
, ip_tcp_len
;
5706 if (skb_header_cloned(skb
) &&
5707 pskb_expand_head(skb
, 0, 0, GFP_ATOMIC
)) {
5712 if (skb_is_gso_v6(skb
)) {
5713 hdrlen
= skb_headlen(skb
) - ETH_HLEN
;
5715 struct iphdr
*iph
= ip_hdr(skb
);
5717 tcp_opt_len
= tcp_optlen(skb
);
5718 ip_tcp_len
= ip_hdrlen(skb
) + sizeof(struct tcphdr
);
5721 iph
->tot_len
= htons(mss
+ ip_tcp_len
+ tcp_opt_len
);
5722 hdrlen
= ip_tcp_len
+ tcp_opt_len
;
5725 if (tp
->tg3_flags2
& TG3_FLG2_HW_TSO_3
) {
5726 mss
|= (hdrlen
& 0xc) << 12;
5728 base_flags
|= 0x00000010;
5729 base_flags
|= (hdrlen
& 0x3e0) << 5;
5733 base_flags
|= (TXD_FLAG_CPU_PRE_DMA
|
5734 TXD_FLAG_CPU_POST_DMA
);
5736 tcp_hdr(skb
)->check
= 0;
5738 } else if (skb
->ip_summed
== CHECKSUM_PARTIAL
) {
5739 base_flags
|= TXD_FLAG_TCPUDP_CSUM
;
5742 if (vlan_tx_tag_present(skb
))
5743 base_flags
|= (TXD_FLAG_VLAN
|
5744 (vlan_tx_tag_get(skb
) << 16));
5746 len
= skb_headlen(skb
);
5748 /* Queue skb data, a.k.a. the main skb fragment. */
5749 mapping
= pci_map_single(tp
->pdev
, skb
->data
, len
, PCI_DMA_TODEVICE
);
5750 if (pci_dma_mapping_error(tp
->pdev
, mapping
)) {
5755 tnapi
->tx_buffers
[entry
].skb
= skb
;
5756 dma_unmap_addr_set(&tnapi
->tx_buffers
[entry
], mapping
, mapping
);
5758 if ((tp
->tg3_flags3
& TG3_FLG3_USE_JUMBO_BDFLAG
) &&
5759 !mss
&& skb
->len
> VLAN_ETH_FRAME_LEN
)
5760 base_flags
|= TXD_FLAG_JMB_PKT
;
5762 tg3_set_txd(tnapi
, entry
, mapping
, len
, base_flags
,
5763 (skb_shinfo(skb
)->nr_frags
== 0) | (mss
<< 1));
5765 entry
= NEXT_TX(entry
);
5767 /* Now loop through additional data fragments, and queue them. */
5768 if (skb_shinfo(skb
)->nr_frags
> 0) {
5769 last
= skb_shinfo(skb
)->nr_frags
- 1;
5770 for (i
= 0; i
<= last
; i
++) {
5771 skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[i
];
5774 mapping
= pci_map_page(tp
->pdev
,
5777 len
, PCI_DMA_TODEVICE
);
5778 if (pci_dma_mapping_error(tp
->pdev
, mapping
))
5781 tnapi
->tx_buffers
[entry
].skb
= NULL
;
5782 dma_unmap_addr_set(&tnapi
->tx_buffers
[entry
], mapping
,
5785 tg3_set_txd(tnapi
, entry
, mapping
, len
,
5786 base_flags
, (i
== last
) | (mss
<< 1));
5788 entry
= NEXT_TX(entry
);
5792 /* Packets are ready, update Tx producer idx local and on card. */
5793 tw32_tx_mbox(tnapi
->prodmbox
, entry
);
5795 tnapi
->tx_prod
= entry
;
5796 if (unlikely(tg3_tx_avail(tnapi
) <= (MAX_SKB_FRAGS
+ 1))) {
5797 netif_tx_stop_queue(txq
);
5799 /* netif_tx_stop_queue() must be done before checking
5800 * checking tx index in tg3_tx_avail() below, because in
5801 * tg3_tx(), we update tx index before checking for
5802 * netif_tx_queue_stopped().
5805 if (tg3_tx_avail(tnapi
) > TG3_TX_WAKEUP_THRESH(tnapi
))
5806 netif_tx_wake_queue(txq
);
5812 return NETDEV_TX_OK
;
5816 entry
= tnapi
->tx_prod
;
5817 tnapi
->tx_buffers
[entry
].skb
= NULL
;
5818 pci_unmap_single(tp
->pdev
,
5819 dma_unmap_addr(&tnapi
->tx_buffers
[entry
], mapping
),
5822 for (i
= 0; i
<= last
; i
++) {
5823 skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[i
];
5824 entry
= NEXT_TX(entry
);
5826 pci_unmap_page(tp
->pdev
,
5827 dma_unmap_addr(&tnapi
->tx_buffers
[entry
],
5829 frag
->size
, PCI_DMA_TODEVICE
);
5833 return NETDEV_TX_OK
;
5836 static netdev_tx_t
tg3_start_xmit_dma_bug(struct sk_buff
*,
5837 struct net_device
*);
5839 /* Use GSO to workaround a rare TSO bug that may be triggered when the
5840 * TSO header is greater than 80 bytes.
5842 static int tg3_tso_bug(struct tg3
*tp
, struct sk_buff
*skb
)
5844 struct sk_buff
*segs
, *nskb
;
5845 u32 frag_cnt_est
= skb_shinfo(skb
)->gso_segs
* 3;
5847 /* Estimate the number of fragments in the worst case */
5848 if (unlikely(tg3_tx_avail(&tp
->napi
[0]) <= frag_cnt_est
)) {
5849 netif_stop_queue(tp
->dev
);
5851 /* netif_tx_stop_queue() must be done before checking
5852 * checking tx index in tg3_tx_avail() below, because in
5853 * tg3_tx(), we update tx index before checking for
5854 * netif_tx_queue_stopped().
5857 if (tg3_tx_avail(&tp
->napi
[0]) <= frag_cnt_est
)
5858 return NETDEV_TX_BUSY
;
5860 netif_wake_queue(tp
->dev
);
5863 segs
= skb_gso_segment(skb
, tp
->dev
->features
& ~NETIF_F_TSO
);
5865 goto tg3_tso_bug_end
;
5871 tg3_start_xmit_dma_bug(nskb
, tp
->dev
);
5877 return NETDEV_TX_OK
;
5880 /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5881 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5883 static netdev_tx_t
tg3_start_xmit_dma_bug(struct sk_buff
*skb
,
5884 struct net_device
*dev
)
5886 struct tg3
*tp
= netdev_priv(dev
);
5887 u32 len
, entry
, base_flags
, mss
;
5888 int would_hit_hwbug
;
5890 struct tg3_napi
*tnapi
;
5891 struct netdev_queue
*txq
;
5892 unsigned int i
, last
;
5894 txq
= netdev_get_tx_queue(dev
, skb_get_queue_mapping(skb
));
5895 tnapi
= &tp
->napi
[skb_get_queue_mapping(skb
)];
5896 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_TSS
)
5899 /* We are running in BH disabled context with netif_tx_lock
5900 * and TX reclaim runs via tp->napi.poll inside of a software
5901 * interrupt. Furthermore, IRQ processing runs lockless so we have
5902 * no IRQ context deadlocks to worry about either. Rejoice!
5904 if (unlikely(tg3_tx_avail(tnapi
) <= (skb_shinfo(skb
)->nr_frags
+ 1))) {
5905 if (!netif_tx_queue_stopped(txq
)) {
5906 netif_tx_stop_queue(txq
);
5908 /* This is a hard error, log it. */
5910 "BUG! Tx Ring full when queue awake!\n");
5912 return NETDEV_TX_BUSY
;
5915 entry
= tnapi
->tx_prod
;
5917 if (skb
->ip_summed
== CHECKSUM_PARTIAL
)
5918 base_flags
|= TXD_FLAG_TCPUDP_CSUM
;
5920 mss
= skb_shinfo(skb
)->gso_size
;
5923 u32 tcp_opt_len
, hdr_len
;
5925 if (skb_header_cloned(skb
) &&
5926 pskb_expand_head(skb
, 0, 0, GFP_ATOMIC
)) {
5932 tcp_opt_len
= tcp_optlen(skb
);
5934 if (skb_is_gso_v6(skb
)) {
5935 hdr_len
= skb_headlen(skb
) - ETH_HLEN
;
5939 ip_tcp_len
= ip_hdrlen(skb
) + sizeof(struct tcphdr
);
5940 hdr_len
= ip_tcp_len
+ tcp_opt_len
;
5943 iph
->tot_len
= htons(mss
+ hdr_len
);
5946 if (unlikely((ETH_HLEN
+ hdr_len
) > 80) &&
5947 (tp
->tg3_flags2
& TG3_FLG2_TSO_BUG
))
5948 return tg3_tso_bug(tp
, skb
);
5950 base_flags
|= (TXD_FLAG_CPU_PRE_DMA
|
5951 TXD_FLAG_CPU_POST_DMA
);
5953 if (tp
->tg3_flags2
& TG3_FLG2_HW_TSO
) {
5954 tcp_hdr(skb
)->check
= 0;
5955 base_flags
&= ~TXD_FLAG_TCPUDP_CSUM
;
5957 tcp_hdr(skb
)->check
= ~csum_tcpudp_magic(iph
->saddr
,
5962 if (tp
->tg3_flags2
& TG3_FLG2_HW_TSO_3
) {
5963 mss
|= (hdr_len
& 0xc) << 12;
5965 base_flags
|= 0x00000010;
5966 base_flags
|= (hdr_len
& 0x3e0) << 5;
5967 } else if (tp
->tg3_flags2
& TG3_FLG2_HW_TSO_2
)
5968 mss
|= hdr_len
<< 9;
5969 else if ((tp
->tg3_flags2
& TG3_FLG2_HW_TSO_1
) ||
5970 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5705
) {
5971 if (tcp_opt_len
|| iph
->ihl
> 5) {
5974 tsflags
= (iph
->ihl
- 5) + (tcp_opt_len
>> 2);
5975 mss
|= (tsflags
<< 11);
5978 if (tcp_opt_len
|| iph
->ihl
> 5) {
5981 tsflags
= (iph
->ihl
- 5) + (tcp_opt_len
>> 2);
5982 base_flags
|= tsflags
<< 12;
5987 if (vlan_tx_tag_present(skb
))
5988 base_flags
|= (TXD_FLAG_VLAN
|
5989 (vlan_tx_tag_get(skb
) << 16));
5991 if ((tp
->tg3_flags3
& TG3_FLG3_USE_JUMBO_BDFLAG
) &&
5992 !mss
&& skb
->len
> VLAN_ETH_FRAME_LEN
)
5993 base_flags
|= TXD_FLAG_JMB_PKT
;
5995 len
= skb_headlen(skb
);
5997 mapping
= pci_map_single(tp
->pdev
, skb
->data
, len
, PCI_DMA_TODEVICE
);
5998 if (pci_dma_mapping_error(tp
->pdev
, mapping
)) {
6003 tnapi
->tx_buffers
[entry
].skb
= skb
;
6004 dma_unmap_addr_set(&tnapi
->tx_buffers
[entry
], mapping
, mapping
);
6006 would_hit_hwbug
= 0;
6008 if ((tp
->tg3_flags3
& TG3_FLG3_SHORT_DMA_BUG
) && len
<= 8)
6009 would_hit_hwbug
= 1;
6011 if ((tp
->tg3_flags3
& TG3_FLG3_4G_DMA_BNDRY_BUG
) &&
6012 tg3_4g_overflow_test(mapping
, len
))
6013 would_hit_hwbug
= 1;
6015 if ((tp
->tg3_flags3
& TG3_FLG3_40BIT_DMA_LIMIT_BUG
) &&
6016 tg3_40bit_overflow_test(tp
, mapping
, len
))
6017 would_hit_hwbug
= 1;
6019 if (tp
->tg3_flags3
& TG3_FLG3_5701_DMA_BUG
)
6020 would_hit_hwbug
= 1;
6022 tg3_set_txd(tnapi
, entry
, mapping
, len
, base_flags
,
6023 (skb_shinfo(skb
)->nr_frags
== 0) | (mss
<< 1));
6025 entry
= NEXT_TX(entry
);
6027 /* Now loop through additional data fragments, and queue them. */
6028 if (skb_shinfo(skb
)->nr_frags
> 0) {
6029 last
= skb_shinfo(skb
)->nr_frags
- 1;
6030 for (i
= 0; i
<= last
; i
++) {
6031 skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[i
];
6034 mapping
= pci_map_page(tp
->pdev
,
6037 len
, PCI_DMA_TODEVICE
);
6039 tnapi
->tx_buffers
[entry
].skb
= NULL
;
6040 dma_unmap_addr_set(&tnapi
->tx_buffers
[entry
], mapping
,
6042 if (pci_dma_mapping_error(tp
->pdev
, mapping
))
6045 if ((tp
->tg3_flags3
& TG3_FLG3_SHORT_DMA_BUG
) &&
6047 would_hit_hwbug
= 1;
6049 if ((tp
->tg3_flags3
& TG3_FLG3_4G_DMA_BNDRY_BUG
) &&
6050 tg3_4g_overflow_test(mapping
, len
))
6051 would_hit_hwbug
= 1;
6053 if ((tp
->tg3_flags3
& TG3_FLG3_40BIT_DMA_LIMIT_BUG
) &&
6054 tg3_40bit_overflow_test(tp
, mapping
, len
))
6055 would_hit_hwbug
= 1;
6057 if (tp
->tg3_flags2
& TG3_FLG2_HW_TSO
)
6058 tg3_set_txd(tnapi
, entry
, mapping
, len
,
6059 base_flags
, (i
== last
)|(mss
<< 1));
6061 tg3_set_txd(tnapi
, entry
, mapping
, len
,
6062 base_flags
, (i
== last
));
6064 entry
= NEXT_TX(entry
);
6068 if (would_hit_hwbug
) {
6069 u32 last_plus_one
= entry
;
6072 start
= entry
- 1 - skb_shinfo(skb
)->nr_frags
;
6073 start
&= (TG3_TX_RING_SIZE
- 1);
6075 /* If the workaround fails due to memory/mapping
6076 * failure, silently drop this packet.
6078 if (tigon3_dma_hwbug_workaround(tnapi
, skb
, last_plus_one
,
6079 &start
, base_flags
, mss
))
6085 /* Packets are ready, update Tx producer idx local and on card. */
6086 tw32_tx_mbox(tnapi
->prodmbox
, entry
);
6088 tnapi
->tx_prod
= entry
;
6089 if (unlikely(tg3_tx_avail(tnapi
) <= (MAX_SKB_FRAGS
+ 1))) {
6090 netif_tx_stop_queue(txq
);
6092 /* netif_tx_stop_queue() must be done before checking
6093 * checking tx index in tg3_tx_avail() below, because in
6094 * tg3_tx(), we update tx index before checking for
6095 * netif_tx_queue_stopped().
6098 if (tg3_tx_avail(tnapi
) > TG3_TX_WAKEUP_THRESH(tnapi
))
6099 netif_tx_wake_queue(txq
);
6105 return NETDEV_TX_OK
;
6109 entry
= tnapi
->tx_prod
;
6110 tnapi
->tx_buffers
[entry
].skb
= NULL
;
6111 pci_unmap_single(tp
->pdev
,
6112 dma_unmap_addr(&tnapi
->tx_buffers
[entry
], mapping
),
6115 for (i
= 0; i
<= last
; i
++) {
6116 skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[i
];
6117 entry
= NEXT_TX(entry
);
6119 pci_unmap_page(tp
->pdev
,
6120 dma_unmap_addr(&tnapi
->tx_buffers
[entry
],
6122 frag
->size
, PCI_DMA_TODEVICE
);
6126 return NETDEV_TX_OK
;
6129 static inline void tg3_set_mtu(struct net_device
*dev
, struct tg3
*tp
,
6134 if (new_mtu
> ETH_DATA_LEN
) {
6135 if (tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
) {
6136 tp
->tg3_flags2
&= ~TG3_FLG2_TSO_CAPABLE
;
6137 ethtool_op_set_tso(dev
, 0);
6139 tp
->tg3_flags
|= TG3_FLAG_JUMBO_RING_ENABLE
;
6142 if (tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
)
6143 tp
->tg3_flags2
|= TG3_FLG2_TSO_CAPABLE
;
6144 tp
->tg3_flags
&= ~TG3_FLAG_JUMBO_RING_ENABLE
;
6148 static int tg3_change_mtu(struct net_device
*dev
, int new_mtu
)
6150 struct tg3
*tp
= netdev_priv(dev
);
6153 if (new_mtu
< TG3_MIN_MTU
|| new_mtu
> TG3_MAX_MTU(tp
))
6156 if (!netif_running(dev
)) {
6157 /* We'll just catch it later when the
6160 tg3_set_mtu(dev
, tp
, new_mtu
);
6168 tg3_full_lock(tp
, 1);
6170 tg3_halt(tp
, RESET_KIND_SHUTDOWN
, 1);
6172 tg3_set_mtu(dev
, tp
, new_mtu
);
6174 err
= tg3_restart_hw(tp
, 0);
6177 tg3_netif_start(tp
);
6179 tg3_full_unlock(tp
);
6187 static void tg3_rx_prodring_free(struct tg3
*tp
,
6188 struct tg3_rx_prodring_set
*tpr
)
6192 if (tpr
!= &tp
->napi
[0].prodring
) {
6193 for (i
= tpr
->rx_std_cons_idx
; i
!= tpr
->rx_std_prod_idx
;
6194 i
= (i
+ 1) & tp
->rx_std_ring_mask
)
6195 tg3_rx_skb_free(tp
, &tpr
->rx_std_buffers
[i
],
6198 if (tp
->tg3_flags
& TG3_FLAG_JUMBO_CAPABLE
) {
6199 for (i
= tpr
->rx_jmb_cons_idx
;
6200 i
!= tpr
->rx_jmb_prod_idx
;
6201 i
= (i
+ 1) & tp
->rx_jmb_ring_mask
) {
6202 tg3_rx_skb_free(tp
, &tpr
->rx_jmb_buffers
[i
],
6210 for (i
= 0; i
<= tp
->rx_std_ring_mask
; i
++)
6211 tg3_rx_skb_free(tp
, &tpr
->rx_std_buffers
[i
],
6214 if ((tp
->tg3_flags
& TG3_FLAG_JUMBO_CAPABLE
) &&
6215 !(tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
)) {
6216 for (i
= 0; i
<= tp
->rx_jmb_ring_mask
; i
++)
6217 tg3_rx_skb_free(tp
, &tpr
->rx_jmb_buffers
[i
],
6222 /* Initialize rx rings for packet processing.
6224 * The chip has been shut down and the driver detached from
6225 * the networking, so no interrupts or new tx packets will
6226 * end up in the driver. tp->{tx,}lock are held and thus
6229 static int tg3_rx_prodring_alloc(struct tg3
*tp
,
6230 struct tg3_rx_prodring_set
*tpr
)
6232 u32 i
, rx_pkt_dma_sz
;
6234 tpr
->rx_std_cons_idx
= 0;
6235 tpr
->rx_std_prod_idx
= 0;
6236 tpr
->rx_jmb_cons_idx
= 0;
6237 tpr
->rx_jmb_prod_idx
= 0;
6239 if (tpr
!= &tp
->napi
[0].prodring
) {
6240 memset(&tpr
->rx_std_buffers
[0], 0,
6241 TG3_RX_STD_BUFF_RING_SIZE(tp
));
6242 if (tpr
->rx_jmb_buffers
)
6243 memset(&tpr
->rx_jmb_buffers
[0], 0,
6244 TG3_RX_JMB_BUFF_RING_SIZE(tp
));
6248 /* Zero out all descriptors. */
6249 memset(tpr
->rx_std
, 0, TG3_RX_STD_RING_BYTES(tp
));
6251 rx_pkt_dma_sz
= TG3_RX_STD_DMA_SZ
;
6252 if ((tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
) &&
6253 tp
->dev
->mtu
> ETH_DATA_LEN
)
6254 rx_pkt_dma_sz
= TG3_RX_JMB_DMA_SZ
;
6255 tp
->rx_pkt_map_sz
= TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz
);
6257 /* Initialize invariants of the rings, we only set this
6258 * stuff once. This works because the card does not
6259 * write into the rx buffer posting rings.
6261 for (i
= 0; i
<= tp
->rx_std_ring_mask
; i
++) {
6262 struct tg3_rx_buffer_desc
*rxd
;
6264 rxd
= &tpr
->rx_std
[i
];
6265 rxd
->idx_len
= rx_pkt_dma_sz
<< RXD_LEN_SHIFT
;
6266 rxd
->type_flags
= (RXD_FLAG_END
<< RXD_FLAGS_SHIFT
);
6267 rxd
->opaque
= (RXD_OPAQUE_RING_STD
|
6268 (i
<< RXD_OPAQUE_INDEX_SHIFT
));
6271 /* Now allocate fresh SKBs for each rx ring. */
6272 for (i
= 0; i
< tp
->rx_pending
; i
++) {
6273 if (tg3_alloc_rx_skb(tp
, tpr
, RXD_OPAQUE_RING_STD
, i
) < 0) {
6274 netdev_warn(tp
->dev
,
6275 "Using a smaller RX standard ring. Only "
6276 "%d out of %d buffers were allocated "
6277 "successfully\n", i
, tp
->rx_pending
);
6285 if (!(tp
->tg3_flags
& TG3_FLAG_JUMBO_CAPABLE
) ||
6286 (tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
))
6289 memset(tpr
->rx_jmb
, 0, TG3_RX_JMB_RING_BYTES(tp
));
6291 if (!(tp
->tg3_flags
& TG3_FLAG_JUMBO_RING_ENABLE
))
6294 for (i
= 0; i
<= tp
->rx_jmb_ring_mask
; i
++) {
6295 struct tg3_rx_buffer_desc
*rxd
;
6297 rxd
= &tpr
->rx_jmb
[i
].std
;
6298 rxd
->idx_len
= TG3_RX_JMB_DMA_SZ
<< RXD_LEN_SHIFT
;
6299 rxd
->type_flags
= (RXD_FLAG_END
<< RXD_FLAGS_SHIFT
) |
6301 rxd
->opaque
= (RXD_OPAQUE_RING_JUMBO
|
6302 (i
<< RXD_OPAQUE_INDEX_SHIFT
));
6305 for (i
= 0; i
< tp
->rx_jumbo_pending
; i
++) {
6306 if (tg3_alloc_rx_skb(tp
, tpr
, RXD_OPAQUE_RING_JUMBO
, i
) < 0) {
6307 netdev_warn(tp
->dev
,
6308 "Using a smaller RX jumbo ring. Only %d "
6309 "out of %d buffers were allocated "
6310 "successfully\n", i
, tp
->rx_jumbo_pending
);
6313 tp
->rx_jumbo_pending
= i
;
6322 tg3_rx_prodring_free(tp
, tpr
);
6326 static void tg3_rx_prodring_fini(struct tg3
*tp
,
6327 struct tg3_rx_prodring_set
*tpr
)
6329 kfree(tpr
->rx_std_buffers
);
6330 tpr
->rx_std_buffers
= NULL
;
6331 kfree(tpr
->rx_jmb_buffers
);
6332 tpr
->rx_jmb_buffers
= NULL
;
6334 dma_free_coherent(&tp
->pdev
->dev
, TG3_RX_STD_RING_BYTES(tp
),
6335 tpr
->rx_std
, tpr
->rx_std_mapping
);
6339 dma_free_coherent(&tp
->pdev
->dev
, TG3_RX_JMB_RING_BYTES(tp
),
6340 tpr
->rx_jmb
, tpr
->rx_jmb_mapping
);
6345 static int tg3_rx_prodring_init(struct tg3
*tp
,
6346 struct tg3_rx_prodring_set
*tpr
)
6348 tpr
->rx_std_buffers
= kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp
),
6350 if (!tpr
->rx_std_buffers
)
6353 tpr
->rx_std
= dma_alloc_coherent(&tp
->pdev
->dev
,
6354 TG3_RX_STD_RING_BYTES(tp
),
6355 &tpr
->rx_std_mapping
,
6360 if ((tp
->tg3_flags
& TG3_FLAG_JUMBO_CAPABLE
) &&
6361 !(tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
)) {
6362 tpr
->rx_jmb_buffers
= kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp
),
6364 if (!tpr
->rx_jmb_buffers
)
6367 tpr
->rx_jmb
= dma_alloc_coherent(&tp
->pdev
->dev
,
6368 TG3_RX_JMB_RING_BYTES(tp
),
6369 &tpr
->rx_jmb_mapping
,
6378 tg3_rx_prodring_fini(tp
, tpr
);
6382 /* Free up pending packets in all rx/tx rings.
6384 * The chip has been shut down and the driver detached from
6385 * the networking, so no interrupts or new tx packets will
6386 * end up in the driver. tp->{tx,}lock is not held and we are not
6387 * in an interrupt context and thus may sleep.
6389 static void tg3_free_rings(struct tg3
*tp
)
6393 for (j
= 0; j
< tp
->irq_cnt
; j
++) {
6394 struct tg3_napi
*tnapi
= &tp
->napi
[j
];
6396 tg3_rx_prodring_free(tp
, &tnapi
->prodring
);
6398 if (!tnapi
->tx_buffers
)
6401 for (i
= 0; i
< TG3_TX_RING_SIZE
; ) {
6402 struct ring_info
*txp
;
6403 struct sk_buff
*skb
;
6406 txp
= &tnapi
->tx_buffers
[i
];
6414 pci_unmap_single(tp
->pdev
,
6415 dma_unmap_addr(txp
, mapping
),
6422 for (k
= 0; k
< skb_shinfo(skb
)->nr_frags
; k
++) {
6423 txp
= &tnapi
->tx_buffers
[i
& (TG3_TX_RING_SIZE
- 1)];
6424 pci_unmap_page(tp
->pdev
,
6425 dma_unmap_addr(txp
, mapping
),
6426 skb_shinfo(skb
)->frags
[k
].size
,
6431 dev_kfree_skb_any(skb
);
6436 /* Initialize tx/rx rings for packet processing.
6438 * The chip has been shut down and the driver detached from
6439 * the networking, so no interrupts or new tx packets will
6440 * end up in the driver. tp->{tx,}lock are held and thus
6443 static int tg3_init_rings(struct tg3
*tp
)
6447 /* Free up all the SKBs. */
6450 for (i
= 0; i
< tp
->irq_cnt
; i
++) {
6451 struct tg3_napi
*tnapi
= &tp
->napi
[i
];
6453 tnapi
->last_tag
= 0;
6454 tnapi
->last_irq_tag
= 0;
6455 tnapi
->hw_status
->status
= 0;
6456 tnapi
->hw_status
->status_tag
= 0;
6457 memset(tnapi
->hw_status
, 0, TG3_HW_STATUS_SIZE
);
6462 memset(tnapi
->tx_ring
, 0, TG3_TX_RING_BYTES
);
6464 tnapi
->rx_rcb_ptr
= 0;
6466 memset(tnapi
->rx_rcb
, 0, TG3_RX_RCB_RING_BYTES(tp
));
6468 if (tg3_rx_prodring_alloc(tp
, &tnapi
->prodring
)) {
6478 * Must not be invoked with interrupt sources disabled and
6479 * the hardware shutdown down.
6481 static void tg3_free_consistent(struct tg3
*tp
)
6485 for (i
= 0; i
< tp
->irq_cnt
; i
++) {
6486 struct tg3_napi
*tnapi
= &tp
->napi
[i
];
6488 if (tnapi
->tx_ring
) {
6489 dma_free_coherent(&tp
->pdev
->dev
, TG3_TX_RING_BYTES
,
6490 tnapi
->tx_ring
, tnapi
->tx_desc_mapping
);
6491 tnapi
->tx_ring
= NULL
;
6494 kfree(tnapi
->tx_buffers
);
6495 tnapi
->tx_buffers
= NULL
;
6497 if (tnapi
->rx_rcb
) {
6498 dma_free_coherent(&tp
->pdev
->dev
,
6499 TG3_RX_RCB_RING_BYTES(tp
),
6501 tnapi
->rx_rcb_mapping
);
6502 tnapi
->rx_rcb
= NULL
;
6505 tg3_rx_prodring_fini(tp
, &tnapi
->prodring
);
6507 if (tnapi
->hw_status
) {
6508 dma_free_coherent(&tp
->pdev
->dev
, TG3_HW_STATUS_SIZE
,
6510 tnapi
->status_mapping
);
6511 tnapi
->hw_status
= NULL
;
6516 dma_free_coherent(&tp
->pdev
->dev
, sizeof(struct tg3_hw_stats
),
6517 tp
->hw_stats
, tp
->stats_mapping
);
6518 tp
->hw_stats
= NULL
;
6523 * Must not be invoked with interrupt sources disabled and
6524 * the hardware shutdown down. Can sleep.
6526 static int tg3_alloc_consistent(struct tg3
*tp
)
6530 tp
->hw_stats
= dma_alloc_coherent(&tp
->pdev
->dev
,
6531 sizeof(struct tg3_hw_stats
),
6537 memset(tp
->hw_stats
, 0, sizeof(struct tg3_hw_stats
));
6539 for (i
= 0; i
< tp
->irq_cnt
; i
++) {
6540 struct tg3_napi
*tnapi
= &tp
->napi
[i
];
6541 struct tg3_hw_status
*sblk
;
6543 tnapi
->hw_status
= dma_alloc_coherent(&tp
->pdev
->dev
,
6545 &tnapi
->status_mapping
,
6547 if (!tnapi
->hw_status
)
6550 memset(tnapi
->hw_status
, 0, TG3_HW_STATUS_SIZE
);
6551 sblk
= tnapi
->hw_status
;
6553 if (tg3_rx_prodring_init(tp
, &tnapi
->prodring
))
6556 /* If multivector TSS is enabled, vector 0 does not handle
6557 * tx interrupts. Don't allocate any resources for it.
6559 if ((!i
&& !(tp
->tg3_flags3
& TG3_FLG3_ENABLE_TSS
)) ||
6560 (i
&& (tp
->tg3_flags3
& TG3_FLG3_ENABLE_TSS
))) {
6561 tnapi
->tx_buffers
= kzalloc(sizeof(struct ring_info
) *
6564 if (!tnapi
->tx_buffers
)
6567 tnapi
->tx_ring
= dma_alloc_coherent(&tp
->pdev
->dev
,
6569 &tnapi
->tx_desc_mapping
,
6571 if (!tnapi
->tx_ring
)
6576 * When RSS is enabled, the status block format changes
6577 * slightly. The "rx_jumbo_consumer", "reserved",
6578 * and "rx_mini_consumer" members get mapped to the
6579 * other three rx return ring producer indexes.
6583 tnapi
->rx_rcb_prod_idx
= &sblk
->idx
[0].rx_producer
;
6586 tnapi
->rx_rcb_prod_idx
= &sblk
->rx_jumbo_consumer
;
6589 tnapi
->rx_rcb_prod_idx
= &sblk
->reserved
;
6592 tnapi
->rx_rcb_prod_idx
= &sblk
->rx_mini_consumer
;
6597 * If multivector RSS is enabled, vector 0 does not handle
6598 * rx or tx interrupts. Don't allocate any resources for it.
6600 if (!i
&& (tp
->tg3_flags3
& TG3_FLG3_ENABLE_RSS
))
6603 tnapi
->rx_rcb
= dma_alloc_coherent(&tp
->pdev
->dev
,
6604 TG3_RX_RCB_RING_BYTES(tp
),
6605 &tnapi
->rx_rcb_mapping
,
6610 memset(tnapi
->rx_rcb
, 0, TG3_RX_RCB_RING_BYTES(tp
));
6616 tg3_free_consistent(tp
);
6620 #define MAX_WAIT_CNT 1000
6622 /* To stop a block, clear the enable bit and poll till it
6623 * clears. tp->lock is held.
6625 static int tg3_stop_block(struct tg3
*tp
, unsigned long ofs
, u32 enable_bit
, int silent
)
6630 if (tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
) {
6637 /* We can't enable/disable these bits of the
6638 * 5705/5750, just say success.
6651 for (i
= 0; i
< MAX_WAIT_CNT
; i
++) {
6654 if ((val
& enable_bit
) == 0)
6658 if (i
== MAX_WAIT_CNT
&& !silent
) {
6659 dev_err(&tp
->pdev
->dev
,
6660 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6668 /* tp->lock is held. */
6669 static int tg3_abort_hw(struct tg3
*tp
, int silent
)
6673 tg3_disable_ints(tp
);
6675 tp
->rx_mode
&= ~RX_MODE_ENABLE
;
6676 tw32_f(MAC_RX_MODE
, tp
->rx_mode
);
6679 err
= tg3_stop_block(tp
, RCVBDI_MODE
, RCVBDI_MODE_ENABLE
, silent
);
6680 err
|= tg3_stop_block(tp
, RCVLPC_MODE
, RCVLPC_MODE_ENABLE
, silent
);
6681 err
|= tg3_stop_block(tp
, RCVLSC_MODE
, RCVLSC_MODE_ENABLE
, silent
);
6682 err
|= tg3_stop_block(tp
, RCVDBDI_MODE
, RCVDBDI_MODE_ENABLE
, silent
);
6683 err
|= tg3_stop_block(tp
, RCVDCC_MODE
, RCVDCC_MODE_ENABLE
, silent
);
6684 err
|= tg3_stop_block(tp
, RCVCC_MODE
, RCVCC_MODE_ENABLE
, silent
);
6686 err
|= tg3_stop_block(tp
, SNDBDS_MODE
, SNDBDS_MODE_ENABLE
, silent
);
6687 err
|= tg3_stop_block(tp
, SNDBDI_MODE
, SNDBDI_MODE_ENABLE
, silent
);
6688 err
|= tg3_stop_block(tp
, SNDDATAI_MODE
, SNDDATAI_MODE_ENABLE
, silent
);
6689 err
|= tg3_stop_block(tp
, RDMAC_MODE
, RDMAC_MODE_ENABLE
, silent
);
6690 err
|= tg3_stop_block(tp
, SNDDATAC_MODE
, SNDDATAC_MODE_ENABLE
, silent
);
6691 err
|= tg3_stop_block(tp
, DMAC_MODE
, DMAC_MODE_ENABLE
, silent
);
6692 err
|= tg3_stop_block(tp
, SNDBDC_MODE
, SNDBDC_MODE_ENABLE
, silent
);
6694 tp
->mac_mode
&= ~MAC_MODE_TDE_ENABLE
;
6695 tw32_f(MAC_MODE
, tp
->mac_mode
);
6698 tp
->tx_mode
&= ~TX_MODE_ENABLE
;
6699 tw32_f(MAC_TX_MODE
, tp
->tx_mode
);
6701 for (i
= 0; i
< MAX_WAIT_CNT
; i
++) {
6703 if (!(tr32(MAC_TX_MODE
) & TX_MODE_ENABLE
))
6706 if (i
>= MAX_WAIT_CNT
) {
6707 dev_err(&tp
->pdev
->dev
,
6708 "%s timed out, TX_MODE_ENABLE will not clear "
6709 "MAC_TX_MODE=%08x\n", __func__
, tr32(MAC_TX_MODE
));
6713 err
|= tg3_stop_block(tp
, HOSTCC_MODE
, HOSTCC_MODE_ENABLE
, silent
);
6714 err
|= tg3_stop_block(tp
, WDMAC_MODE
, WDMAC_MODE_ENABLE
, silent
);
6715 err
|= tg3_stop_block(tp
, MBFREE_MODE
, MBFREE_MODE_ENABLE
, silent
);
6717 tw32(FTQ_RESET
, 0xffffffff);
6718 tw32(FTQ_RESET
, 0x00000000);
6720 err
|= tg3_stop_block(tp
, BUFMGR_MODE
, BUFMGR_MODE_ENABLE
, silent
);
6721 err
|= tg3_stop_block(tp
, MEMARB_MODE
, MEMARB_MODE_ENABLE
, silent
);
6723 for (i
= 0; i
< tp
->irq_cnt
; i
++) {
6724 struct tg3_napi
*tnapi
= &tp
->napi
[i
];
6725 if (tnapi
->hw_status
)
6726 memset(tnapi
->hw_status
, 0, TG3_HW_STATUS_SIZE
);
6729 memset(tp
->hw_stats
, 0, sizeof(struct tg3_hw_stats
));
6734 static void tg3_ape_send_event(struct tg3
*tp
, u32 event
)
6739 /* NCSI does not support APE events */
6740 if (tp
->tg3_flags3
& TG3_FLG3_APE_HAS_NCSI
)
6743 apedata
= tg3_ape_read32(tp
, TG3_APE_SEG_SIG
);
6744 if (apedata
!= APE_SEG_SIG_MAGIC
)
6747 apedata
= tg3_ape_read32(tp
, TG3_APE_FW_STATUS
);
6748 if (!(apedata
& APE_FW_STATUS_READY
))
6751 /* Wait for up to 1 millisecond for APE to service previous event. */
6752 for (i
= 0; i
< 10; i
++) {
6753 if (tg3_ape_lock(tp
, TG3_APE_LOCK_MEM
))
6756 apedata
= tg3_ape_read32(tp
, TG3_APE_EVENT_STATUS
);
6758 if (!(apedata
& APE_EVENT_STATUS_EVENT_PENDING
))
6759 tg3_ape_write32(tp
, TG3_APE_EVENT_STATUS
,
6760 event
| APE_EVENT_STATUS_EVENT_PENDING
);
6762 tg3_ape_unlock(tp
, TG3_APE_LOCK_MEM
);
6764 if (!(apedata
& APE_EVENT_STATUS_EVENT_PENDING
))
6770 if (!(apedata
& APE_EVENT_STATUS_EVENT_PENDING
))
6771 tg3_ape_write32(tp
, TG3_APE_EVENT
, APE_EVENT_1
);
6774 static void tg3_ape_driver_state_change(struct tg3
*tp
, int kind
)
6779 if (!(tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
))
6783 case RESET_KIND_INIT
:
6784 tg3_ape_write32(tp
, TG3_APE_HOST_SEG_SIG
,
6785 APE_HOST_SEG_SIG_MAGIC
);
6786 tg3_ape_write32(tp
, TG3_APE_HOST_SEG_LEN
,
6787 APE_HOST_SEG_LEN_MAGIC
);
6788 apedata
= tg3_ape_read32(tp
, TG3_APE_HOST_INIT_COUNT
);
6789 tg3_ape_write32(tp
, TG3_APE_HOST_INIT_COUNT
, ++apedata
);
6790 tg3_ape_write32(tp
, TG3_APE_HOST_DRIVER_ID
,
6791 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM
, TG3_MIN_NUM
));
6792 tg3_ape_write32(tp
, TG3_APE_HOST_BEHAVIOR
,
6793 APE_HOST_BEHAV_NO_PHYLOCK
);
6794 tg3_ape_write32(tp
, TG3_APE_HOST_DRVR_STATE
,
6795 TG3_APE_HOST_DRVR_STATE_START
);
6797 event
= APE_EVENT_STATUS_STATE_START
;
6799 case RESET_KIND_SHUTDOWN
:
6800 /* With the interface we are currently using,
6801 * APE does not track driver state. Wiping
6802 * out the HOST SEGMENT SIGNATURE forces
6803 * the APE to assume OS absent status.
6805 tg3_ape_write32(tp
, TG3_APE_HOST_SEG_SIG
, 0x0);
6807 if (device_may_wakeup(&tp
->pdev
->dev
) &&
6808 (tp
->tg3_flags
& TG3_FLAG_WOL_ENABLE
)) {
6809 tg3_ape_write32(tp
, TG3_APE_HOST_WOL_SPEED
,
6810 TG3_APE_HOST_WOL_SPEED_AUTO
);
6811 apedata
= TG3_APE_HOST_DRVR_STATE_WOL
;
6813 apedata
= TG3_APE_HOST_DRVR_STATE_UNLOAD
;
6815 tg3_ape_write32(tp
, TG3_APE_HOST_DRVR_STATE
, apedata
);
6817 event
= APE_EVENT_STATUS_STATE_UNLOAD
;
6819 case RESET_KIND_SUSPEND
:
6820 event
= APE_EVENT_STATUS_STATE_SUSPEND
;
6826 event
|= APE_EVENT_STATUS_DRIVER_EVNT
| APE_EVENT_STATUS_STATE_CHNGE
;
6828 tg3_ape_send_event(tp
, event
);
6831 /* tp->lock is held. */
6832 static void tg3_write_sig_pre_reset(struct tg3
*tp
, int kind
)
6834 tg3_write_mem(tp
, NIC_SRAM_FIRMWARE_MBOX
,
6835 NIC_SRAM_FIRMWARE_MBOX_MAGIC1
);
6837 if (tp
->tg3_flags2
& TG3_FLG2_ASF_NEW_HANDSHAKE
) {
6839 case RESET_KIND_INIT
:
6840 tg3_write_mem(tp
, NIC_SRAM_FW_DRV_STATE_MBOX
,
6844 case RESET_KIND_SHUTDOWN
:
6845 tg3_write_mem(tp
, NIC_SRAM_FW_DRV_STATE_MBOX
,
6849 case RESET_KIND_SUSPEND
:
6850 tg3_write_mem(tp
, NIC_SRAM_FW_DRV_STATE_MBOX
,
6859 if (kind
== RESET_KIND_INIT
||
6860 kind
== RESET_KIND_SUSPEND
)
6861 tg3_ape_driver_state_change(tp
, kind
);
6864 /* tp->lock is held. */
6865 static void tg3_write_sig_post_reset(struct tg3
*tp
, int kind
)
6867 if (tp
->tg3_flags2
& TG3_FLG2_ASF_NEW_HANDSHAKE
) {
6869 case RESET_KIND_INIT
:
6870 tg3_write_mem(tp
, NIC_SRAM_FW_DRV_STATE_MBOX
,
6871 DRV_STATE_START_DONE
);
6874 case RESET_KIND_SHUTDOWN
:
6875 tg3_write_mem(tp
, NIC_SRAM_FW_DRV_STATE_MBOX
,
6876 DRV_STATE_UNLOAD_DONE
);
6884 if (kind
== RESET_KIND_SHUTDOWN
)
6885 tg3_ape_driver_state_change(tp
, kind
);
6888 /* tp->lock is held. */
6889 static void tg3_write_sig_legacy(struct tg3
*tp
, int kind
)
6891 if (tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
) {
6893 case RESET_KIND_INIT
:
6894 tg3_write_mem(tp
, NIC_SRAM_FW_DRV_STATE_MBOX
,
6898 case RESET_KIND_SHUTDOWN
:
6899 tg3_write_mem(tp
, NIC_SRAM_FW_DRV_STATE_MBOX
,
6903 case RESET_KIND_SUSPEND
:
6904 tg3_write_mem(tp
, NIC_SRAM_FW_DRV_STATE_MBOX
,
6914 static int tg3_poll_fw(struct tg3
*tp
)
6919 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
) {
6920 /* Wait up to 20ms for init done. */
6921 for (i
= 0; i
< 200; i
++) {
6922 if (tr32(VCPU_STATUS
) & VCPU_STATUS_INIT_DONE
)
6929 /* Wait for firmware initialization to complete. */
6930 for (i
= 0; i
< 100000; i
++) {
6931 tg3_read_mem(tp
, NIC_SRAM_FIRMWARE_MBOX
, &val
);
6932 if (val
== ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1
)
6937 /* Chip might not be fitted with firmware. Some Sun onboard
6938 * parts are configured like that. So don't signal the timeout
6939 * of the above loop as an error, but do report the lack of
6940 * running firmware once.
6943 !(tp
->tg3_flags2
& TG3_FLG2_NO_FWARE_REPORTED
)) {
6944 tp
->tg3_flags2
|= TG3_FLG2_NO_FWARE_REPORTED
;
6946 netdev_info(tp
->dev
, "No firmware running\n");
6949 if (tp
->pci_chip_rev_id
== CHIPREV_ID_57765_A0
) {
6950 /* The 57765 A0 needs a little more
6951 * time to do some important work.
6959 /* Save PCI command register before chip reset */
6960 static void tg3_save_pci_state(struct tg3
*tp
)
6962 pci_read_config_word(tp
->pdev
, PCI_COMMAND
, &tp
->pci_cmd
);
6965 /* Restore PCI state after chip reset */
6966 static void tg3_restore_pci_state(struct tg3
*tp
)
6970 /* Re-enable indirect register accesses. */
6971 pci_write_config_dword(tp
->pdev
, TG3PCI_MISC_HOST_CTRL
,
6972 tp
->misc_host_ctrl
);
6974 /* Set MAX PCI retry to zero. */
6975 val
= (PCISTATE_ROM_ENABLE
| PCISTATE_ROM_RETRY_ENABLE
);
6976 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5704_A0
&&
6977 (tp
->tg3_flags
& TG3_FLAG_PCIX_MODE
))
6978 val
|= PCISTATE_RETRY_SAME_DMA
;
6979 /* Allow reads and writes to the APE register and memory space. */
6980 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
)
6981 val
|= PCISTATE_ALLOW_APE_CTLSPC_WR
|
6982 PCISTATE_ALLOW_APE_SHMEM_WR
|
6983 PCISTATE_ALLOW_APE_PSPACE_WR
;
6984 pci_write_config_dword(tp
->pdev
, TG3PCI_PCISTATE
, val
);
6986 pci_write_config_word(tp
->pdev
, PCI_COMMAND
, tp
->pci_cmd
);
6988 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5785
) {
6989 if (tp
->tg3_flags2
& TG3_FLG2_PCI_EXPRESS
)
6990 pcie_set_readrq(tp
->pdev
, tp
->pcie_readrq
);
6992 pci_write_config_byte(tp
->pdev
, PCI_CACHE_LINE_SIZE
,
6993 tp
->pci_cacheline_sz
);
6994 pci_write_config_byte(tp
->pdev
, PCI_LATENCY_TIMER
,
6999 /* Make sure PCI-X relaxed ordering bit is clear. */
7000 if (tp
->tg3_flags
& TG3_FLAG_PCIX_MODE
) {
7003 pci_read_config_word(tp
->pdev
, tp
->pcix_cap
+ PCI_X_CMD
,
7005 pcix_cmd
&= ~PCI_X_CMD_ERO
;
7006 pci_write_config_word(tp
->pdev
, tp
->pcix_cap
+ PCI_X_CMD
,
7010 if (tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
) {
7012 /* Chip reset on 5780 will reset MSI enable bit,
7013 * so need to restore it.
7015 if (tp
->tg3_flags2
& TG3_FLG2_USING_MSI
) {
7018 pci_read_config_word(tp
->pdev
,
7019 tp
->msi_cap
+ PCI_MSI_FLAGS
,
7021 pci_write_config_word(tp
->pdev
,
7022 tp
->msi_cap
+ PCI_MSI_FLAGS
,
7023 ctrl
| PCI_MSI_FLAGS_ENABLE
);
7024 val
= tr32(MSGINT_MODE
);
7025 tw32(MSGINT_MODE
, val
| MSGINT_MODE_ENABLE
);
7030 static void tg3_stop_fw(struct tg3
*);
7032 /* tp->lock is held. */
7033 static int tg3_chip_reset(struct tg3
*tp
)
7036 void (*write_op
)(struct tg3
*, u32
, u32
);
7041 tg3_ape_lock(tp
, TG3_APE_LOCK_GRC
);
7043 /* No matching tg3_nvram_unlock() after this because
7044 * chip reset below will undo the nvram lock.
7046 tp
->nvram_lock_cnt
= 0;
7048 /* GRC_MISC_CFG core clock reset will clear the memory
7049 * enable bit in PCI register 4 and the MSI enable bit
7050 * on some chips, so we save relevant registers here.
7052 tg3_save_pci_state(tp
);
7054 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5752
||
7055 (tp
->tg3_flags3
& TG3_FLG3_5755_PLUS
))
7056 tw32(GRC_FASTBOOT_PC
, 0);
7059 * We must avoid the readl() that normally takes place.
7060 * It locks machines, causes machine checks, and other
7061 * fun things. So, temporarily disable the 5701
7062 * hardware workaround, while we do the reset.
7064 write_op
= tp
->write32
;
7065 if (write_op
== tg3_write_flush_reg32
)
7066 tp
->write32
= tg3_write32
;
7068 /* Prevent the irq handler from reading or writing PCI registers
7069 * during chip reset when the memory enable bit in the PCI command
7070 * register may be cleared. The chip does not generate interrupt
7071 * at this time, but the irq handler may still be called due to irq
7072 * sharing or irqpoll.
7074 tp
->tg3_flags
|= TG3_FLAG_CHIP_RESETTING
;
7075 for (i
= 0; i
< tp
->irq_cnt
; i
++) {
7076 struct tg3_napi
*tnapi
= &tp
->napi
[i
];
7077 if (tnapi
->hw_status
) {
7078 tnapi
->hw_status
->status
= 0;
7079 tnapi
->hw_status
->status_tag
= 0;
7081 tnapi
->last_tag
= 0;
7082 tnapi
->last_irq_tag
= 0;
7086 for (i
= 0; i
< tp
->irq_cnt
; i
++)
7087 synchronize_irq(tp
->napi
[i
].irq_vec
);
7089 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57780
) {
7090 val
= tr32(TG3_PCIE_LNKCTL
) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN
;
7091 tw32(TG3_PCIE_LNKCTL
, val
| TG3_PCIE_LNKCTL_L1_PLL_PD_DIS
);
7095 val
= GRC_MISC_CFG_CORECLK_RESET
;
7097 if (tp
->tg3_flags2
& TG3_FLG2_PCI_EXPRESS
) {
7098 /* Force PCIe 1.0a mode */
7099 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5785
&&
7100 !(tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
) &&
7101 tr32(TG3_PCIE_PHY_TSTCTL
) ==
7102 (TG3_PCIE_PHY_TSTCTL_PCIE10
| TG3_PCIE_PHY_TSTCTL_PSCRAM
))
7103 tw32(TG3_PCIE_PHY_TSTCTL
, TG3_PCIE_PHY_TSTCTL_PSCRAM
);
7105 if (tp
->pci_chip_rev_id
!= CHIPREV_ID_5750_A0
) {
7106 tw32(GRC_MISC_CFG
, (1 << 29));
7111 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
) {
7112 tw32(VCPU_STATUS
, tr32(VCPU_STATUS
) | VCPU_STATUS_DRV_RESET
);
7113 tw32(GRC_VCPU_EXT_CTRL
,
7114 tr32(GRC_VCPU_EXT_CTRL
) & ~GRC_VCPU_EXT_CTRL_HALT_CPU
);
7117 /* Manage gphy power for all CPMU absent PCIe devices. */
7118 if ((tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
) &&
7119 !(tp
->tg3_flags
& TG3_FLAG_CPMU_PRESENT
))
7120 val
|= GRC_MISC_CFG_KEEP_GPHY_POWER
;
7122 tw32(GRC_MISC_CFG
, val
);
7124 /* restore 5701 hardware bug workaround write method */
7125 tp
->write32
= write_op
;
7127 /* Unfortunately, we have to delay before the PCI read back.
7128 * Some 575X chips even will not respond to a PCI cfg access
7129 * when the reset command is given to the chip.
7131 * How do these hardware designers expect things to work
7132 * properly if the PCI write is posted for a long period
7133 * of time? It is always necessary to have some method by
7134 * which a register read back can occur to push the write
7135 * out which does the reset.
7137 * For most tg3 variants the trick below was working.
7142 /* Flush PCI posted writes. The normal MMIO registers
7143 * are inaccessible at this time so this is the only
7144 * way to make this reliably (actually, this is no longer
7145 * the case, see above). I tried to use indirect
7146 * register read/write but this upset some 5701 variants.
7148 pci_read_config_dword(tp
->pdev
, PCI_COMMAND
, &val
);
7152 if ((tp
->tg3_flags2
& TG3_FLG2_PCI_EXPRESS
) && tp
->pcie_cap
) {
7155 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5750_A0
) {
7159 /* Wait for link training to complete. */
7160 for (i
= 0; i
< 5000; i
++)
7163 pci_read_config_dword(tp
->pdev
, 0xc4, &cfg_val
);
7164 pci_write_config_dword(tp
->pdev
, 0xc4,
7165 cfg_val
| (1 << 15));
7168 /* Clear the "no snoop" and "relaxed ordering" bits. */
7169 pci_read_config_word(tp
->pdev
,
7170 tp
->pcie_cap
+ PCI_EXP_DEVCTL
,
7172 val16
&= ~(PCI_EXP_DEVCTL_RELAX_EN
|
7173 PCI_EXP_DEVCTL_NOSNOOP_EN
);
7175 * Older PCIe devices only support the 128 byte
7176 * MPS setting. Enforce the restriction.
7178 if (!(tp
->tg3_flags
& TG3_FLAG_CPMU_PRESENT
))
7179 val16
&= ~PCI_EXP_DEVCTL_PAYLOAD
;
7180 pci_write_config_word(tp
->pdev
,
7181 tp
->pcie_cap
+ PCI_EXP_DEVCTL
,
7184 pcie_set_readrq(tp
->pdev
, tp
->pcie_readrq
);
7186 /* Clear error status */
7187 pci_write_config_word(tp
->pdev
,
7188 tp
->pcie_cap
+ PCI_EXP_DEVSTA
,
7189 PCI_EXP_DEVSTA_CED
|
7190 PCI_EXP_DEVSTA_NFED
|
7191 PCI_EXP_DEVSTA_FED
|
7192 PCI_EXP_DEVSTA_URD
);
7195 tg3_restore_pci_state(tp
);
7197 tp
->tg3_flags
&= ~TG3_FLAG_CHIP_RESETTING
;
7200 if (tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
)
7201 val
= tr32(MEMARB_MODE
);
7202 tw32(MEMARB_MODE
, val
| MEMARB_MODE_ENABLE
);
7204 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5750_A3
) {
7206 tw32(0x5000, 0x400);
7209 tw32(GRC_MODE
, tp
->grc_mode
);
7211 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5705_A0
) {
7214 tw32(0xc4, val
| (1 << 15));
7217 if ((tp
->nic_sram_data_cfg
& NIC_SRAM_DATA_CFG_MINI_PCI
) != 0 &&
7218 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5705
) {
7219 tp
->pci_clock_ctrl
|= CLOCK_CTRL_CLKRUN_OENABLE
;
7220 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5705_A0
)
7221 tp
->pci_clock_ctrl
|= CLOCK_CTRL_FORCE_CLKRUN
;
7222 tw32(TG3PCI_CLOCK_CTRL
, tp
->pci_clock_ctrl
);
7225 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
)
7226 tp
->mac_mode
= MAC_MODE_APE_TX_EN
|
7227 MAC_MODE_APE_RX_EN
|
7228 MAC_MODE_TDE_ENABLE
;
7230 if (tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
) {
7231 tp
->mac_mode
|= MAC_MODE_PORT_MODE_TBI
;
7233 } else if (tp
->phy_flags
& TG3_PHYFLG_MII_SERDES
) {
7234 tp
->mac_mode
|= MAC_MODE_PORT_MODE_GMII
;
7239 tw32_f(MAC_MODE
, val
);
7242 tg3_ape_unlock(tp
, TG3_APE_LOCK_GRC
);
7244 err
= tg3_poll_fw(tp
);
7250 if ((tp
->tg3_flags2
& TG3_FLG2_PCI_EXPRESS
) &&
7251 tp
->pci_chip_rev_id
!= CHIPREV_ID_5750_A0
&&
7252 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5785
&&
7253 !(tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
)) {
7256 tw32(0x7c00, val
| (1 << 25));
7259 /* Reprobe ASF enable state. */
7260 tp
->tg3_flags
&= ~TG3_FLAG_ENABLE_ASF
;
7261 tp
->tg3_flags2
&= ~TG3_FLG2_ASF_NEW_HANDSHAKE
;
7262 tg3_read_mem(tp
, NIC_SRAM_DATA_SIG
, &val
);
7263 if (val
== NIC_SRAM_DATA_SIG_MAGIC
) {
7266 tg3_read_mem(tp
, NIC_SRAM_DATA_CFG
, &nic_cfg
);
7267 if (nic_cfg
& NIC_SRAM_DATA_CFG_ASF_ENABLE
) {
7268 tp
->tg3_flags
|= TG3_FLAG_ENABLE_ASF
;
7269 tp
->last_event_jiffies
= jiffies
;
7270 if (tp
->tg3_flags2
& TG3_FLG2_5750_PLUS
)
7271 tp
->tg3_flags2
|= TG3_FLG2_ASF_NEW_HANDSHAKE
;
7278 /* tp->lock is held. */
7279 static void tg3_stop_fw(struct tg3
*tp
)
7281 if ((tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
) &&
7282 !(tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
)) {
7283 /* Wait for RX cpu to ACK the previous event. */
7284 tg3_wait_for_event_ack(tp
);
7286 tg3_write_mem(tp
, NIC_SRAM_FW_CMD_MBOX
, FWCMD_NICDRV_PAUSE_FW
);
7288 tg3_generate_fw_event(tp
);
7290 /* Wait for RX cpu to ACK this event. */
7291 tg3_wait_for_event_ack(tp
);
7295 /* tp->lock is held. */
7296 static int tg3_halt(struct tg3
*tp
, int kind
, int silent
)
7302 tg3_write_sig_pre_reset(tp
, kind
);
7304 tg3_abort_hw(tp
, silent
);
7305 err
= tg3_chip_reset(tp
);
7307 __tg3_set_mac_addr(tp
, 0);
7309 tg3_write_sig_legacy(tp
, kind
);
7310 tg3_write_sig_post_reset(tp
, kind
);
7318 #define RX_CPU_SCRATCH_BASE 0x30000
7319 #define RX_CPU_SCRATCH_SIZE 0x04000
7320 #define TX_CPU_SCRATCH_BASE 0x34000
7321 #define TX_CPU_SCRATCH_SIZE 0x04000
7323 /* tp->lock is held. */
7324 static int tg3_halt_cpu(struct tg3
*tp
, u32 offset
)
7328 BUG_ON(offset
== TX_CPU_BASE
&&
7329 (tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
));
7331 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
) {
7332 u32 val
= tr32(GRC_VCPU_EXT_CTRL
);
7334 tw32(GRC_VCPU_EXT_CTRL
, val
| GRC_VCPU_EXT_CTRL_HALT_CPU
);
7337 if (offset
== RX_CPU_BASE
) {
7338 for (i
= 0; i
< 10000; i
++) {
7339 tw32(offset
+ CPU_STATE
, 0xffffffff);
7340 tw32(offset
+ CPU_MODE
, CPU_MODE_HALT
);
7341 if (tr32(offset
+ CPU_MODE
) & CPU_MODE_HALT
)
7345 tw32(offset
+ CPU_STATE
, 0xffffffff);
7346 tw32_f(offset
+ CPU_MODE
, CPU_MODE_HALT
);
7349 for (i
= 0; i
< 10000; i
++) {
7350 tw32(offset
+ CPU_STATE
, 0xffffffff);
7351 tw32(offset
+ CPU_MODE
, CPU_MODE_HALT
);
7352 if (tr32(offset
+ CPU_MODE
) & CPU_MODE_HALT
)
7358 netdev_err(tp
->dev
, "%s timed out, %s CPU\n",
7359 __func__
, offset
== RX_CPU_BASE
? "RX" : "TX");
7363 /* Clear firmware's nvram arbitration. */
7364 if (tp
->tg3_flags
& TG3_FLAG_NVRAM
)
7365 tw32(NVRAM_SWARB
, SWARB_REQ_CLR0
);
7370 unsigned int fw_base
;
7371 unsigned int fw_len
;
7372 const __be32
*fw_data
;
7375 /* tp->lock is held. */
7376 static int tg3_load_firmware_cpu(struct tg3
*tp
, u32 cpu_base
, u32 cpu_scratch_base
,
7377 int cpu_scratch_size
, struct fw_info
*info
)
7379 int err
, lock_err
, i
;
7380 void (*write_op
)(struct tg3
*, u32
, u32
);
7382 if (cpu_base
== TX_CPU_BASE
&&
7383 (tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
)) {
7385 "%s: Trying to load TX cpu firmware which is 5705\n",
7390 if (tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
)
7391 write_op
= tg3_write_mem
;
7393 write_op
= tg3_write_indirect_reg32
;
7395 /* It is possible that bootcode is still loading at this point.
7396 * Get the nvram lock first before halting the cpu.
7398 lock_err
= tg3_nvram_lock(tp
);
7399 err
= tg3_halt_cpu(tp
, cpu_base
);
7401 tg3_nvram_unlock(tp
);
7405 for (i
= 0; i
< cpu_scratch_size
; i
+= sizeof(u32
))
7406 write_op(tp
, cpu_scratch_base
+ i
, 0);
7407 tw32(cpu_base
+ CPU_STATE
, 0xffffffff);
7408 tw32(cpu_base
+ CPU_MODE
, tr32(cpu_base
+CPU_MODE
)|CPU_MODE_HALT
);
7409 for (i
= 0; i
< (info
->fw_len
/ sizeof(u32
)); i
++)
7410 write_op(tp
, (cpu_scratch_base
+
7411 (info
->fw_base
& 0xffff) +
7413 be32_to_cpu(info
->fw_data
[i
]));
7421 /* tp->lock is held. */
7422 static int tg3_load_5701_a0_firmware_fix(struct tg3
*tp
)
7424 struct fw_info info
;
7425 const __be32
*fw_data
;
7428 fw_data
= (void *)tp
->fw
->data
;
7430 /* Firmware blob starts with version numbers, followed by
7431 start address and length. We are setting complete length.
7432 length = end_address_of_bss - start_address_of_text.
7433 Remainder is the blob to be loaded contiguously
7434 from start address. */
7436 info
.fw_base
= be32_to_cpu(fw_data
[1]);
7437 info
.fw_len
= tp
->fw
->size
- 12;
7438 info
.fw_data
= &fw_data
[3];
7440 err
= tg3_load_firmware_cpu(tp
, RX_CPU_BASE
,
7441 RX_CPU_SCRATCH_BASE
, RX_CPU_SCRATCH_SIZE
,
7446 err
= tg3_load_firmware_cpu(tp
, TX_CPU_BASE
,
7447 TX_CPU_SCRATCH_BASE
, TX_CPU_SCRATCH_SIZE
,
7452 /* Now startup only the RX cpu. */
7453 tw32(RX_CPU_BASE
+ CPU_STATE
, 0xffffffff);
7454 tw32_f(RX_CPU_BASE
+ CPU_PC
, info
.fw_base
);
7456 for (i
= 0; i
< 5; i
++) {
7457 if (tr32(RX_CPU_BASE
+ CPU_PC
) == info
.fw_base
)
7459 tw32(RX_CPU_BASE
+ CPU_STATE
, 0xffffffff);
7460 tw32(RX_CPU_BASE
+ CPU_MODE
, CPU_MODE_HALT
);
7461 tw32_f(RX_CPU_BASE
+ CPU_PC
, info
.fw_base
);
7465 netdev_err(tp
->dev
, "%s fails to set RX CPU PC, is %08x "
7466 "should be %08x\n", __func__
,
7467 tr32(RX_CPU_BASE
+ CPU_PC
), info
.fw_base
);
7470 tw32(RX_CPU_BASE
+ CPU_STATE
, 0xffffffff);
7471 tw32_f(RX_CPU_BASE
+ CPU_MODE
, 0x00000000);
7476 /* 5705 needs a special version of the TSO firmware. */
7478 /* tp->lock is held. */
7479 static int tg3_load_tso_firmware(struct tg3
*tp
)
7481 struct fw_info info
;
7482 const __be32
*fw_data
;
7483 unsigned long cpu_base
, cpu_scratch_base
, cpu_scratch_size
;
7486 if (tp
->tg3_flags2
& TG3_FLG2_HW_TSO
)
7489 fw_data
= (void *)tp
->fw
->data
;
7491 /* Firmware blob starts with version numbers, followed by
7492 start address and length. We are setting complete length.
7493 length = end_address_of_bss - start_address_of_text.
7494 Remainder is the blob to be loaded contiguously
7495 from start address. */
7497 info
.fw_base
= be32_to_cpu(fw_data
[1]);
7498 cpu_scratch_size
= tp
->fw_len
;
7499 info
.fw_len
= tp
->fw
->size
- 12;
7500 info
.fw_data
= &fw_data
[3];
7502 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5705
) {
7503 cpu_base
= RX_CPU_BASE
;
7504 cpu_scratch_base
= NIC_SRAM_MBUF_POOL_BASE5705
;
7506 cpu_base
= TX_CPU_BASE
;
7507 cpu_scratch_base
= TX_CPU_SCRATCH_BASE
;
7508 cpu_scratch_size
= TX_CPU_SCRATCH_SIZE
;
7511 err
= tg3_load_firmware_cpu(tp
, cpu_base
,
7512 cpu_scratch_base
, cpu_scratch_size
,
7517 /* Now startup the cpu. */
7518 tw32(cpu_base
+ CPU_STATE
, 0xffffffff);
7519 tw32_f(cpu_base
+ CPU_PC
, info
.fw_base
);
7521 for (i
= 0; i
< 5; i
++) {
7522 if (tr32(cpu_base
+ CPU_PC
) == info
.fw_base
)
7524 tw32(cpu_base
+ CPU_STATE
, 0xffffffff);
7525 tw32(cpu_base
+ CPU_MODE
, CPU_MODE_HALT
);
7526 tw32_f(cpu_base
+ CPU_PC
, info
.fw_base
);
7531 "%s fails to set CPU PC, is %08x should be %08x\n",
7532 __func__
, tr32(cpu_base
+ CPU_PC
), info
.fw_base
);
7535 tw32(cpu_base
+ CPU_STATE
, 0xffffffff);
7536 tw32_f(cpu_base
+ CPU_MODE
, 0x00000000);
7541 static int tg3_set_mac_addr(struct net_device
*dev
, void *p
)
7543 struct tg3
*tp
= netdev_priv(dev
);
7544 struct sockaddr
*addr
= p
;
7545 int err
= 0, skip_mac_1
= 0;
7547 if (!is_valid_ether_addr(addr
->sa_data
))
7550 memcpy(dev
->dev_addr
, addr
->sa_data
, dev
->addr_len
);
7552 if (!netif_running(dev
))
7555 if (tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
) {
7556 u32 addr0_high
, addr0_low
, addr1_high
, addr1_low
;
7558 addr0_high
= tr32(MAC_ADDR_0_HIGH
);
7559 addr0_low
= tr32(MAC_ADDR_0_LOW
);
7560 addr1_high
= tr32(MAC_ADDR_1_HIGH
);
7561 addr1_low
= tr32(MAC_ADDR_1_LOW
);
7563 /* Skip MAC addr 1 if ASF is using it. */
7564 if ((addr0_high
!= addr1_high
|| addr0_low
!= addr1_low
) &&
7565 !(addr1_high
== 0 && addr1_low
== 0))
7568 spin_lock_bh(&tp
->lock
);
7569 __tg3_set_mac_addr(tp
, skip_mac_1
);
7570 spin_unlock_bh(&tp
->lock
);
7575 /* tp->lock is held. */
7576 static void tg3_set_bdinfo(struct tg3
*tp
, u32 bdinfo_addr
,
7577 dma_addr_t mapping
, u32 maxlen_flags
,
7581 (bdinfo_addr
+ TG3_BDINFO_HOST_ADDR
+ TG3_64BIT_REG_HIGH
),
7582 ((u64
) mapping
>> 32));
7584 (bdinfo_addr
+ TG3_BDINFO_HOST_ADDR
+ TG3_64BIT_REG_LOW
),
7585 ((u64
) mapping
& 0xffffffff));
7587 (bdinfo_addr
+ TG3_BDINFO_MAXLEN_FLAGS
),
7590 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
))
7592 (bdinfo_addr
+ TG3_BDINFO_NIC_ADDR
),
7596 static void __tg3_set_rx_mode(struct net_device
*);
7597 static void __tg3_set_coalesce(struct tg3
*tp
, struct ethtool_coalesce
*ec
)
7601 if (!(tp
->tg3_flags3
& TG3_FLG3_ENABLE_TSS
)) {
7602 tw32(HOSTCC_TXCOL_TICKS
, ec
->tx_coalesce_usecs
);
7603 tw32(HOSTCC_TXMAX_FRAMES
, ec
->tx_max_coalesced_frames
);
7604 tw32(HOSTCC_TXCOAL_MAXF_INT
, ec
->tx_max_coalesced_frames_irq
);
7606 tw32(HOSTCC_TXCOL_TICKS
, 0);
7607 tw32(HOSTCC_TXMAX_FRAMES
, 0);
7608 tw32(HOSTCC_TXCOAL_MAXF_INT
, 0);
7611 if (!(tp
->tg3_flags3
& TG3_FLG3_ENABLE_RSS
)) {
7612 tw32(HOSTCC_RXCOL_TICKS
, ec
->rx_coalesce_usecs
);
7613 tw32(HOSTCC_RXMAX_FRAMES
, ec
->rx_max_coalesced_frames
);
7614 tw32(HOSTCC_RXCOAL_MAXF_INT
, ec
->rx_max_coalesced_frames_irq
);
7616 tw32(HOSTCC_RXCOL_TICKS
, 0);
7617 tw32(HOSTCC_RXMAX_FRAMES
, 0);
7618 tw32(HOSTCC_RXCOAL_MAXF_INT
, 0);
7621 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
)) {
7622 u32 val
= ec
->stats_block_coalesce_usecs
;
7624 tw32(HOSTCC_RXCOAL_TICK_INT
, ec
->rx_coalesce_usecs_irq
);
7625 tw32(HOSTCC_TXCOAL_TICK_INT
, ec
->tx_coalesce_usecs_irq
);
7627 if (!netif_carrier_ok(tp
->dev
))
7630 tw32(HOSTCC_STAT_COAL_TICKS
, val
);
7633 for (i
= 0; i
< tp
->irq_cnt
- 1; i
++) {
7636 reg
= HOSTCC_RXCOL_TICKS_VEC1
+ i
* 0x18;
7637 tw32(reg
, ec
->rx_coalesce_usecs
);
7638 reg
= HOSTCC_RXMAX_FRAMES_VEC1
+ i
* 0x18;
7639 tw32(reg
, ec
->rx_max_coalesced_frames
);
7640 reg
= HOSTCC_RXCOAL_MAXF_INT_VEC1
+ i
* 0x18;
7641 tw32(reg
, ec
->rx_max_coalesced_frames_irq
);
7643 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_TSS
) {
7644 reg
= HOSTCC_TXCOL_TICKS_VEC1
+ i
* 0x18;
7645 tw32(reg
, ec
->tx_coalesce_usecs
);
7646 reg
= HOSTCC_TXMAX_FRAMES_VEC1
+ i
* 0x18;
7647 tw32(reg
, ec
->tx_max_coalesced_frames
);
7648 reg
= HOSTCC_TXCOAL_MAXF_INT_VEC1
+ i
* 0x18;
7649 tw32(reg
, ec
->tx_max_coalesced_frames_irq
);
7653 for (; i
< tp
->irq_max
- 1; i
++) {
7654 tw32(HOSTCC_RXCOL_TICKS_VEC1
+ i
* 0x18, 0);
7655 tw32(HOSTCC_RXMAX_FRAMES_VEC1
+ i
* 0x18, 0);
7656 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1
+ i
* 0x18, 0);
7658 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_TSS
) {
7659 tw32(HOSTCC_TXCOL_TICKS_VEC1
+ i
* 0x18, 0);
7660 tw32(HOSTCC_TXMAX_FRAMES_VEC1
+ i
* 0x18, 0);
7661 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1
+ i
* 0x18, 0);
7666 /* tp->lock is held. */
7667 static void tg3_rings_reset(struct tg3
*tp
)
7670 u32 stblk
, txrcb
, rxrcb
, limit
;
7671 struct tg3_napi
*tnapi
= &tp
->napi
[0];
7673 /* Disable all transmit rings but the first. */
7674 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
))
7675 limit
= NIC_SRAM_SEND_RCB
+ TG3_BDINFO_SIZE
* 16;
7676 else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
||
7677 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
)
7678 limit
= NIC_SRAM_SEND_RCB
+ TG3_BDINFO_SIZE
* 4;
7679 else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57765
)
7680 limit
= NIC_SRAM_SEND_RCB
+ TG3_BDINFO_SIZE
* 2;
7682 limit
= NIC_SRAM_SEND_RCB
+ TG3_BDINFO_SIZE
;
7684 for (txrcb
= NIC_SRAM_SEND_RCB
+ TG3_BDINFO_SIZE
;
7685 txrcb
< limit
; txrcb
+= TG3_BDINFO_SIZE
)
7686 tg3_write_mem(tp
, txrcb
+ TG3_BDINFO_MAXLEN_FLAGS
,
7687 BDINFO_FLAGS_DISABLED
);
7690 /* Disable all receive return rings but the first. */
7691 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
||
7692 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
)
7693 limit
= NIC_SRAM_RCV_RET_RCB
+ TG3_BDINFO_SIZE
* 17;
7694 else if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
))
7695 limit
= NIC_SRAM_RCV_RET_RCB
+ TG3_BDINFO_SIZE
* 16;
7696 else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5755
||
7697 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57765
)
7698 limit
= NIC_SRAM_RCV_RET_RCB
+ TG3_BDINFO_SIZE
* 4;
7700 limit
= NIC_SRAM_RCV_RET_RCB
+ TG3_BDINFO_SIZE
;
7702 for (rxrcb
= NIC_SRAM_RCV_RET_RCB
+ TG3_BDINFO_SIZE
;
7703 rxrcb
< limit
; rxrcb
+= TG3_BDINFO_SIZE
)
7704 tg3_write_mem(tp
, rxrcb
+ TG3_BDINFO_MAXLEN_FLAGS
,
7705 BDINFO_FLAGS_DISABLED
);
7707 /* Disable interrupts */
7708 tw32_mailbox_f(tp
->napi
[0].int_mbox
, 1);
7710 /* Zero mailbox registers. */
7711 if (tp
->tg3_flags
& TG3_FLAG_SUPPORT_MSIX
) {
7712 for (i
= 1; i
< tp
->irq_max
; i
++) {
7713 tp
->napi
[i
].tx_prod
= 0;
7714 tp
->napi
[i
].tx_cons
= 0;
7715 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_TSS
)
7716 tw32_mailbox(tp
->napi
[i
].prodmbox
, 0);
7717 tw32_rx_mbox(tp
->napi
[i
].consmbox
, 0);
7718 tw32_mailbox_f(tp
->napi
[i
].int_mbox
, 1);
7720 if (!(tp
->tg3_flags3
& TG3_FLG3_ENABLE_TSS
))
7721 tw32_mailbox(tp
->napi
[0].prodmbox
, 0);
7723 tp
->napi
[0].tx_prod
= 0;
7724 tp
->napi
[0].tx_cons
= 0;
7725 tw32_mailbox(tp
->napi
[0].prodmbox
, 0);
7726 tw32_rx_mbox(tp
->napi
[0].consmbox
, 0);
7729 /* Make sure the NIC-based send BD rings are disabled. */
7730 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
)) {
7731 u32 mbox
= MAILBOX_SNDNIC_PROD_IDX_0
+ TG3_64BIT_REG_LOW
;
7732 for (i
= 0; i
< 16; i
++)
7733 tw32_tx_mbox(mbox
+ i
* 8, 0);
7736 txrcb
= NIC_SRAM_SEND_RCB
;
7737 rxrcb
= NIC_SRAM_RCV_RET_RCB
;
7739 /* Clear status block in ram. */
7740 memset(tnapi
->hw_status
, 0, TG3_HW_STATUS_SIZE
);
7742 /* Set status block DMA address */
7743 tw32(HOSTCC_STATUS_BLK_HOST_ADDR
+ TG3_64BIT_REG_HIGH
,
7744 ((u64
) tnapi
->status_mapping
>> 32));
7745 tw32(HOSTCC_STATUS_BLK_HOST_ADDR
+ TG3_64BIT_REG_LOW
,
7746 ((u64
) tnapi
->status_mapping
& 0xffffffff));
7748 if (tnapi
->tx_ring
) {
7749 tg3_set_bdinfo(tp
, txrcb
, tnapi
->tx_desc_mapping
,
7750 (TG3_TX_RING_SIZE
<<
7751 BDINFO_FLAGS_MAXLEN_SHIFT
),
7752 NIC_SRAM_TX_BUFFER_DESC
);
7753 txrcb
+= TG3_BDINFO_SIZE
;
7756 if (tnapi
->rx_rcb
) {
7757 tg3_set_bdinfo(tp
, rxrcb
, tnapi
->rx_rcb_mapping
,
7758 (tp
->rx_ret_ring_mask
+ 1) <<
7759 BDINFO_FLAGS_MAXLEN_SHIFT
, 0);
7760 rxrcb
+= TG3_BDINFO_SIZE
;
7763 stblk
= HOSTCC_STATBLCK_RING1
;
7765 for (i
= 1, tnapi
++; i
< tp
->irq_cnt
; i
++, tnapi
++) {
7766 u64 mapping
= (u64
)tnapi
->status_mapping
;
7767 tw32(stblk
+ TG3_64BIT_REG_HIGH
, mapping
>> 32);
7768 tw32(stblk
+ TG3_64BIT_REG_LOW
, mapping
& 0xffffffff);
7770 /* Clear status block in ram. */
7771 memset(tnapi
->hw_status
, 0, TG3_HW_STATUS_SIZE
);
7773 if (tnapi
->tx_ring
) {
7774 tg3_set_bdinfo(tp
, txrcb
, tnapi
->tx_desc_mapping
,
7775 (TG3_TX_RING_SIZE
<<
7776 BDINFO_FLAGS_MAXLEN_SHIFT
),
7777 NIC_SRAM_TX_BUFFER_DESC
);
7778 txrcb
+= TG3_BDINFO_SIZE
;
7781 tg3_set_bdinfo(tp
, rxrcb
, tnapi
->rx_rcb_mapping
,
7782 ((tp
->rx_ret_ring_mask
+ 1) <<
7783 BDINFO_FLAGS_MAXLEN_SHIFT
), 0);
7786 rxrcb
+= TG3_BDINFO_SIZE
;
7790 /* tp->lock is held. */
7791 static int tg3_reset_hw(struct tg3
*tp
, int reset_phy
)
7793 u32 val
, rdmac_mode
;
7795 struct tg3_rx_prodring_set
*tpr
= &tp
->napi
[0].prodring
;
7797 tg3_disable_ints(tp
);
7801 tg3_write_sig_pre_reset(tp
, RESET_KIND_INIT
);
7803 if (tp
->tg3_flags
& TG3_FLAG_INIT_COMPLETE
)
7804 tg3_abort_hw(tp
, 1);
7806 /* Enable MAC control of LPI */
7807 if (tp
->phy_flags
& TG3_PHYFLG_EEE_CAP
) {
7808 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL
,
7809 TG3_CPMU_EEE_LNKIDL_PCIE_NL0
|
7810 TG3_CPMU_EEE_LNKIDL_UART_IDL
);
7812 tw32_f(TG3_CPMU_EEE_CTRL
,
7813 TG3_CPMU_EEE_CTRL_EXIT_20_1_US
);
7815 val
= TG3_CPMU_EEEMD_ERLY_L1_XIT_DET
|
7816 TG3_CPMU_EEEMD_LPI_IN_TX
|
7817 TG3_CPMU_EEEMD_LPI_IN_RX
|
7818 TG3_CPMU_EEEMD_EEE_ENABLE
;
7820 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5717
)
7821 val
|= TG3_CPMU_EEEMD_SND_IDX_DET_EN
;
7823 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
)
7824 val
|= TG3_CPMU_EEEMD_APE_TX_DET_EN
;
7826 tw32_f(TG3_CPMU_EEE_MODE
, val
);
7828 tw32_f(TG3_CPMU_EEE_DBTMR1
,
7829 TG3_CPMU_DBTMR1_PCIEXIT_2047US
|
7830 TG3_CPMU_DBTMR1_LNKIDLE_2047US
);
7832 tw32_f(TG3_CPMU_EEE_DBTMR2
,
7833 TG3_CPMU_DBTMR2_APE_TX_2047US
|
7834 TG3_CPMU_DBTMR2_TXIDXEQ_2047US
);
7840 err
= tg3_chip_reset(tp
);
7844 tg3_write_sig_legacy(tp
, RESET_KIND_INIT
);
7846 if (GET_CHIP_REV(tp
->pci_chip_rev_id
) == CHIPREV_5784_AX
) {
7847 val
= tr32(TG3_CPMU_CTRL
);
7848 val
&= ~(CPMU_CTRL_LINK_AWARE_MODE
| CPMU_CTRL_LINK_IDLE_MODE
);
7849 tw32(TG3_CPMU_CTRL
, val
);
7851 val
= tr32(TG3_CPMU_LSPD_10MB_CLK
);
7852 val
&= ~CPMU_LSPD_10MB_MACCLK_MASK
;
7853 val
|= CPMU_LSPD_10MB_MACCLK_6_25
;
7854 tw32(TG3_CPMU_LSPD_10MB_CLK
, val
);
7856 val
= tr32(TG3_CPMU_LNK_AWARE_PWRMD
);
7857 val
&= ~CPMU_LNK_AWARE_MACCLK_MASK
;
7858 val
|= CPMU_LNK_AWARE_MACCLK_6_25
;
7859 tw32(TG3_CPMU_LNK_AWARE_PWRMD
, val
);
7861 val
= tr32(TG3_CPMU_HST_ACC
);
7862 val
&= ~CPMU_HST_ACC_MACCLK_MASK
;
7863 val
|= CPMU_HST_ACC_MACCLK_6_25
;
7864 tw32(TG3_CPMU_HST_ACC
, val
);
7867 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57780
) {
7868 val
= tr32(PCIE_PWR_MGMT_THRESH
) & ~PCIE_PWR_MGMT_L1_THRESH_MSK
;
7869 val
|= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN
|
7870 PCIE_PWR_MGMT_L1_THRESH_4MS
;
7871 tw32(PCIE_PWR_MGMT_THRESH
, val
);
7873 val
= tr32(TG3_PCIE_EIDLE_DELAY
) & ~TG3_PCIE_EIDLE_DELAY_MASK
;
7874 tw32(TG3_PCIE_EIDLE_DELAY
, val
| TG3_PCIE_EIDLE_DELAY_13_CLKS
);
7876 tw32(TG3_CORR_ERR_STAT
, TG3_CORR_ERR_STAT_CLEAR
);
7878 val
= tr32(TG3_PCIE_LNKCTL
) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN
;
7879 tw32(TG3_PCIE_LNKCTL
, val
| TG3_PCIE_LNKCTL_L1_PLL_PD_DIS
);
7882 if (tp
->tg3_flags3
& TG3_FLG3_L1PLLPD_EN
) {
7883 u32 grc_mode
= tr32(GRC_MODE
);
7885 /* Access the lower 1K of PL PCIE block registers. */
7886 val
= grc_mode
& ~GRC_MODE_PCIE_PORT_MASK
;
7887 tw32(GRC_MODE
, val
| GRC_MODE_PCIE_PL_SEL
);
7889 val
= tr32(TG3_PCIE_TLDLPL_PORT
+ TG3_PCIE_PL_LO_PHYCTL1
);
7890 tw32(TG3_PCIE_TLDLPL_PORT
+ TG3_PCIE_PL_LO_PHYCTL1
,
7891 val
| TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN
);
7893 tw32(GRC_MODE
, grc_mode
);
7896 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57765
) {
7897 if (tp
->pci_chip_rev_id
== CHIPREV_ID_57765_A0
) {
7898 u32 grc_mode
= tr32(GRC_MODE
);
7900 /* Access the lower 1K of PL PCIE block registers. */
7901 val
= grc_mode
& ~GRC_MODE_PCIE_PORT_MASK
;
7902 tw32(GRC_MODE
, val
| GRC_MODE_PCIE_PL_SEL
);
7904 val
= tr32(TG3_PCIE_TLDLPL_PORT
+
7905 TG3_PCIE_PL_LO_PHYCTL5
);
7906 tw32(TG3_PCIE_TLDLPL_PORT
+ TG3_PCIE_PL_LO_PHYCTL5
,
7907 val
| TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ
);
7909 tw32(GRC_MODE
, grc_mode
);
7912 val
= tr32(TG3_CPMU_LSPD_10MB_CLK
);
7913 val
&= ~CPMU_LSPD_10MB_MACCLK_MASK
;
7914 val
|= CPMU_LSPD_10MB_MACCLK_6_25
;
7915 tw32(TG3_CPMU_LSPD_10MB_CLK
, val
);
7918 /* This works around an issue with Athlon chipsets on
7919 * B3 tigon3 silicon. This bit has no effect on any
7920 * other revision. But do not set this on PCI Express
7921 * chips and don't even touch the clocks if the CPMU is present.
7923 if (!(tp
->tg3_flags
& TG3_FLAG_CPMU_PRESENT
)) {
7924 if (!(tp
->tg3_flags2
& TG3_FLG2_PCI_EXPRESS
))
7925 tp
->pci_clock_ctrl
|= CLOCK_CTRL_DELAY_PCI_GRANT
;
7926 tw32_f(TG3PCI_CLOCK_CTRL
, tp
->pci_clock_ctrl
);
7929 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5704_A0
&&
7930 (tp
->tg3_flags
& TG3_FLAG_PCIX_MODE
)) {
7931 val
= tr32(TG3PCI_PCISTATE
);
7932 val
|= PCISTATE_RETRY_SAME_DMA
;
7933 tw32(TG3PCI_PCISTATE
, val
);
7936 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
) {
7937 /* Allow reads and writes to the
7938 * APE register and memory space.
7940 val
= tr32(TG3PCI_PCISTATE
);
7941 val
|= PCISTATE_ALLOW_APE_CTLSPC_WR
|
7942 PCISTATE_ALLOW_APE_SHMEM_WR
|
7943 PCISTATE_ALLOW_APE_PSPACE_WR
;
7944 tw32(TG3PCI_PCISTATE
, val
);
7947 if (GET_CHIP_REV(tp
->pci_chip_rev_id
) == CHIPREV_5704_BX
) {
7948 /* Enable some hw fixes. */
7949 val
= tr32(TG3PCI_MSI_DATA
);
7950 val
|= (1 << 26) | (1 << 28) | (1 << 29);
7951 tw32(TG3PCI_MSI_DATA
, val
);
7954 /* Descriptor ring init may make accesses to the
7955 * NIC SRAM area to setup the TX descriptors, so we
7956 * can only do this after the hardware has been
7957 * successfully reset.
7959 err
= tg3_init_rings(tp
);
7963 if (tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
) {
7964 val
= tr32(TG3PCI_DMA_RW_CTRL
) &
7965 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT
;
7966 if (tp
->pci_chip_rev_id
== CHIPREV_ID_57765_A0
)
7967 val
&= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK
;
7968 tw32(TG3PCI_DMA_RW_CTRL
, val
| tp
->dma_rwctrl
);
7969 } else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5784
&&
7970 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5761
) {
7971 /* This value is determined during the probe time DMA
7972 * engine test, tg3_test_dma.
7974 tw32(TG3PCI_DMA_RW_CTRL
, tp
->dma_rwctrl
);
7977 tp
->grc_mode
&= ~(GRC_MODE_HOST_SENDBDS
|
7978 GRC_MODE_4X_NIC_SEND_RINGS
|
7979 GRC_MODE_NO_TX_PHDR_CSUM
|
7980 GRC_MODE_NO_RX_PHDR_CSUM
);
7981 tp
->grc_mode
|= GRC_MODE_HOST_SENDBDS
;
7983 /* Pseudo-header checksum is done by hardware logic and not
7984 * the offload processers, so make the chip do the pseudo-
7985 * header checksums on receive. For transmit it is more
7986 * convenient to do the pseudo-header checksum in software
7987 * as Linux does that on transmit for us in all cases.
7989 tp
->grc_mode
|= GRC_MODE_NO_TX_PHDR_CSUM
;
7993 (GRC_MODE_IRQ_ON_MAC_ATTN
| GRC_MODE_HOST_STACKUP
));
7995 /* Setup the timer prescalar register. Clock is always 66Mhz. */
7996 val
= tr32(GRC_MISC_CFG
);
7998 val
|= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT
);
7999 tw32(GRC_MISC_CFG
, val
);
8001 /* Initialize MBUF/DESC pool. */
8002 if (tp
->tg3_flags2
& TG3_FLG2_5750_PLUS
) {
8004 } else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5705
) {
8005 tw32(BUFMGR_MB_POOL_ADDR
, NIC_SRAM_MBUF_POOL_BASE
);
8006 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
)
8007 tw32(BUFMGR_MB_POOL_SIZE
, NIC_SRAM_MBUF_POOL_SIZE64
);
8009 tw32(BUFMGR_MB_POOL_SIZE
, NIC_SRAM_MBUF_POOL_SIZE96
);
8010 tw32(BUFMGR_DMA_DESC_POOL_ADDR
, NIC_SRAM_DMA_DESC_POOL_BASE
);
8011 tw32(BUFMGR_DMA_DESC_POOL_SIZE
, NIC_SRAM_DMA_DESC_POOL_SIZE
);
8012 } else if (tp
->tg3_flags2
& TG3_FLG2_TSO_CAPABLE
) {
8015 fw_len
= tp
->fw_len
;
8016 fw_len
= (fw_len
+ (0x80 - 1)) & ~(0x80 - 1);
8017 tw32(BUFMGR_MB_POOL_ADDR
,
8018 NIC_SRAM_MBUF_POOL_BASE5705
+ fw_len
);
8019 tw32(BUFMGR_MB_POOL_SIZE
,
8020 NIC_SRAM_MBUF_POOL_SIZE5705
- fw_len
- 0xa00);
8023 if (tp
->dev
->mtu
<= ETH_DATA_LEN
) {
8024 tw32(BUFMGR_MB_RDMA_LOW_WATER
,
8025 tp
->bufmgr_config
.mbuf_read_dma_low_water
);
8026 tw32(BUFMGR_MB_MACRX_LOW_WATER
,
8027 tp
->bufmgr_config
.mbuf_mac_rx_low_water
);
8028 tw32(BUFMGR_MB_HIGH_WATER
,
8029 tp
->bufmgr_config
.mbuf_high_water
);
8031 tw32(BUFMGR_MB_RDMA_LOW_WATER
,
8032 tp
->bufmgr_config
.mbuf_read_dma_low_water_jumbo
);
8033 tw32(BUFMGR_MB_MACRX_LOW_WATER
,
8034 tp
->bufmgr_config
.mbuf_mac_rx_low_water_jumbo
);
8035 tw32(BUFMGR_MB_HIGH_WATER
,
8036 tp
->bufmgr_config
.mbuf_high_water_jumbo
);
8038 tw32(BUFMGR_DMA_LOW_WATER
,
8039 tp
->bufmgr_config
.dma_low_water
);
8040 tw32(BUFMGR_DMA_HIGH_WATER
,
8041 tp
->bufmgr_config
.dma_high_water
);
8043 val
= BUFMGR_MODE_ENABLE
| BUFMGR_MODE_ATTN_ENABLE
;
8044 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
)
8045 val
|= BUFMGR_MODE_NO_TX_UNDERRUN
;
8046 tw32(BUFMGR_MODE
, val
);
8047 for (i
= 0; i
< 2000; i
++) {
8048 if (tr32(BUFMGR_MODE
) & BUFMGR_MODE_ENABLE
)
8053 netdev_err(tp
->dev
, "%s cannot enable BUFMGR\n", __func__
);
8057 /* Setup replenish threshold. */
8058 val
= tp
->rx_pending
/ 8;
8061 else if (val
> tp
->rx_std_max_post
)
8062 val
= tp
->rx_std_max_post
;
8063 else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
) {
8064 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5906_A1
)
8065 tw32(ISO_PKT_TX
, (tr32(ISO_PKT_TX
) & ~0x3) | 0x2);
8067 if (val
> (TG3_RX_INTERNAL_RING_SZ_5906
/ 2))
8068 val
= TG3_RX_INTERNAL_RING_SZ_5906
/ 2;
8071 tw32(RCVBDI_STD_THRESH
, val
);
8073 /* Initialize TG3_BDINFO's at:
8074 * RCVDBDI_STD_BD: standard eth size rx ring
8075 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8076 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8079 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8080 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8081 * ring attribute flags
8082 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8084 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8085 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8087 * The size of each ring is fixed in the firmware, but the location is
8090 tw32(RCVDBDI_STD_BD
+ TG3_BDINFO_HOST_ADDR
+ TG3_64BIT_REG_HIGH
,
8091 ((u64
) tpr
->rx_std_mapping
>> 32));
8092 tw32(RCVDBDI_STD_BD
+ TG3_BDINFO_HOST_ADDR
+ TG3_64BIT_REG_LOW
,
8093 ((u64
) tpr
->rx_std_mapping
& 0xffffffff));
8094 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5717
&&
8095 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5719
)
8096 tw32(RCVDBDI_STD_BD
+ TG3_BDINFO_NIC_ADDR
,
8097 NIC_SRAM_RX_BUFFER_DESC
);
8099 /* Disable the mini ring */
8100 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
))
8101 tw32(RCVDBDI_MINI_BD
+ TG3_BDINFO_MAXLEN_FLAGS
,
8102 BDINFO_FLAGS_DISABLED
);
8104 /* Program the jumbo buffer descriptor ring control
8105 * blocks on those devices that have them.
8107 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
||
8108 ((tp
->tg3_flags
& TG3_FLAG_JUMBO_CAPABLE
) &&
8109 !(tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
))) {
8110 /* Setup replenish threshold. */
8111 tw32(RCVBDI_JUMBO_THRESH
, tp
->rx_jumbo_pending
/ 8);
8113 if (tp
->tg3_flags
& TG3_FLAG_JUMBO_RING_ENABLE
) {
8114 tw32(RCVDBDI_JUMBO_BD
+ TG3_BDINFO_HOST_ADDR
+ TG3_64BIT_REG_HIGH
,
8115 ((u64
) tpr
->rx_jmb_mapping
>> 32));
8116 tw32(RCVDBDI_JUMBO_BD
+ TG3_BDINFO_HOST_ADDR
+ TG3_64BIT_REG_LOW
,
8117 ((u64
) tpr
->rx_jmb_mapping
& 0xffffffff));
8118 tw32(RCVDBDI_JUMBO_BD
+ TG3_BDINFO_MAXLEN_FLAGS
,
8119 (RX_JUMBO_MAX_SIZE
<< BDINFO_FLAGS_MAXLEN_SHIFT
) |
8120 BDINFO_FLAGS_USE_EXT_RECV
);
8121 if (!(tp
->tg3_flags3
& TG3_FLG3_USE_JUMBO_BDFLAG
) ||
8122 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57765
)
8123 tw32(RCVDBDI_JUMBO_BD
+ TG3_BDINFO_NIC_ADDR
,
8124 NIC_SRAM_RX_JUMBO_BUFFER_DESC
);
8126 tw32(RCVDBDI_JUMBO_BD
+ TG3_BDINFO_MAXLEN_FLAGS
,
8127 BDINFO_FLAGS_DISABLED
);
8130 if (tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
) {
8131 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57765
)
8132 val
= RX_STD_MAX_SIZE_5705
;
8134 val
= RX_STD_MAX_SIZE_5717
;
8135 val
<<= BDINFO_FLAGS_MAXLEN_SHIFT
;
8136 val
|= (TG3_RX_STD_DMA_SZ
<< 2);
8138 val
= TG3_RX_STD_DMA_SZ
<< BDINFO_FLAGS_MAXLEN_SHIFT
;
8140 val
= RX_STD_MAX_SIZE_5705
<< BDINFO_FLAGS_MAXLEN_SHIFT
;
8142 tw32(RCVDBDI_STD_BD
+ TG3_BDINFO_MAXLEN_FLAGS
, val
);
8144 tpr
->rx_std_prod_idx
= tp
->rx_pending
;
8145 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG
, tpr
->rx_std_prod_idx
);
8147 tpr
->rx_jmb_prod_idx
= (tp
->tg3_flags
& TG3_FLAG_JUMBO_RING_ENABLE
) ?
8148 tp
->rx_jumbo_pending
: 0;
8149 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG
, tpr
->rx_jmb_prod_idx
);
8151 if (tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
) {
8152 tw32(STD_REPLENISH_LWM
, 32);
8153 tw32(JMB_REPLENISH_LWM
, 16);
8156 tg3_rings_reset(tp
);
8158 /* Initialize MAC address and backoff seed. */
8159 __tg3_set_mac_addr(tp
, 0);
8161 /* MTU + ethernet header + FCS + optional VLAN tag */
8162 tw32(MAC_RX_MTU_SIZE
,
8163 tp
->dev
->mtu
+ ETH_HLEN
+ ETH_FCS_LEN
+ VLAN_HLEN
);
8165 /* The slot time is changed by tg3_setup_phy if we
8166 * run at gigabit with half duplex.
8168 tw32(MAC_TX_LENGTHS
,
8169 (2 << TX_LENGTHS_IPG_CRS_SHIFT
) |
8170 (6 << TX_LENGTHS_IPG_SHIFT
) |
8171 (32 << TX_LENGTHS_SLOT_TIME_SHIFT
));
8173 /* Receive rules. */
8174 tw32(MAC_RCV_RULE_CFG
, RCV_RULE_CFG_DEFAULT_CLASS
);
8175 tw32(RCVLPC_CONFIG
, 0x0181);
8177 /* Calculate RDMAC_MODE setting early, we need it to determine
8178 * the RCVLPC_STATE_ENABLE mask.
8180 rdmac_mode
= (RDMAC_MODE_ENABLE
| RDMAC_MODE_TGTABORT_ENAB
|
8181 RDMAC_MODE_MSTABORT_ENAB
| RDMAC_MODE_PARITYERR_ENAB
|
8182 RDMAC_MODE_ADDROFLOW_ENAB
| RDMAC_MODE_FIFOOFLOW_ENAB
|
8183 RDMAC_MODE_FIFOURUN_ENAB
| RDMAC_MODE_FIFOOREAD_ENAB
|
8184 RDMAC_MODE_LNGREAD_ENAB
);
8186 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
)
8187 rdmac_mode
|= RDMAC_MODE_MULT_DMA_RD_DIS
;
8189 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5784
||
8190 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
||
8191 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57780
)
8192 rdmac_mode
|= RDMAC_MODE_BD_SBD_CRPT_ENAB
|
8193 RDMAC_MODE_MBUF_RBD_CRPT_ENAB
|
8194 RDMAC_MODE_MBUF_SBD_CRPT_ENAB
;
8196 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5705
&&
8197 tp
->pci_chip_rev_id
!= CHIPREV_ID_5705_A0
) {
8198 if (tp
->tg3_flags2
& TG3_FLG2_TSO_CAPABLE
&&
8199 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5705
) {
8200 rdmac_mode
|= RDMAC_MODE_FIFO_SIZE_128
;
8201 } else if (!(tr32(TG3PCI_PCISTATE
) & PCISTATE_BUS_SPEED_HIGH
) &&
8202 !(tp
->tg3_flags2
& TG3_FLG2_IS_5788
)) {
8203 rdmac_mode
|= RDMAC_MODE_FIFO_LONG_BURST
;
8207 if (tp
->tg3_flags2
& TG3_FLG2_PCI_EXPRESS
)
8208 rdmac_mode
|= RDMAC_MODE_FIFO_LONG_BURST
;
8210 if (tp
->tg3_flags2
& TG3_FLG2_HW_TSO
)
8211 rdmac_mode
|= RDMAC_MODE_IPV4_LSO_EN
;
8213 if ((tp
->tg3_flags2
& TG3_FLG2_HW_TSO_3
) ||
8214 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
||
8215 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57780
)
8216 rdmac_mode
|= RDMAC_MODE_IPV6_LSO_EN
;
8218 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5761
||
8219 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5784
||
8220 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
||
8221 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57780
||
8222 (tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
)) {
8223 val
= tr32(TG3_RDMA_RSRVCTRL_REG
);
8224 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
) {
8225 val
&= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK
|
8226 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK
|
8227 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK
);
8228 val
|= TG3_RDMA_RSRVCTRL_TXMRGN_320B
|
8229 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K
|
8230 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K
;
8232 tw32(TG3_RDMA_RSRVCTRL_REG
,
8233 val
| TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX
);
8236 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
) {
8237 val
= tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL
);
8238 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL
, val
|
8239 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K
|
8240 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K
);
8243 /* Receive/send statistics. */
8244 if (tp
->tg3_flags2
& TG3_FLG2_5750_PLUS
) {
8245 val
= tr32(RCVLPC_STATS_ENABLE
);
8246 val
&= ~RCVLPC_STATSENAB_DACK_FIX
;
8247 tw32(RCVLPC_STATS_ENABLE
, val
);
8248 } else if ((rdmac_mode
& RDMAC_MODE_FIFO_SIZE_128
) &&
8249 (tp
->tg3_flags2
& TG3_FLG2_TSO_CAPABLE
)) {
8250 val
= tr32(RCVLPC_STATS_ENABLE
);
8251 val
&= ~RCVLPC_STATSENAB_LNGBRST_RFIX
;
8252 tw32(RCVLPC_STATS_ENABLE
, val
);
8254 tw32(RCVLPC_STATS_ENABLE
, 0xffffff);
8256 tw32(RCVLPC_STATSCTRL
, RCVLPC_STATSCTRL_ENABLE
);
8257 tw32(SNDDATAI_STATSENAB
, 0xffffff);
8258 tw32(SNDDATAI_STATSCTRL
,
8259 (SNDDATAI_SCTRL_ENABLE
|
8260 SNDDATAI_SCTRL_FASTUPD
));
8262 /* Setup host coalescing engine. */
8263 tw32(HOSTCC_MODE
, 0);
8264 for (i
= 0; i
< 2000; i
++) {
8265 if (!(tr32(HOSTCC_MODE
) & HOSTCC_MODE_ENABLE
))
8270 __tg3_set_coalesce(tp
, &tp
->coal
);
8272 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
)) {
8273 /* Status/statistics block address. See tg3_timer,
8274 * the tg3_periodic_fetch_stats call there, and
8275 * tg3_get_stats to see how this works for 5705/5750 chips.
8277 tw32(HOSTCC_STATS_BLK_HOST_ADDR
+ TG3_64BIT_REG_HIGH
,
8278 ((u64
) tp
->stats_mapping
>> 32));
8279 tw32(HOSTCC_STATS_BLK_HOST_ADDR
+ TG3_64BIT_REG_LOW
,
8280 ((u64
) tp
->stats_mapping
& 0xffffffff));
8281 tw32(HOSTCC_STATS_BLK_NIC_ADDR
, NIC_SRAM_STATS_BLK
);
8283 tw32(HOSTCC_STATUS_BLK_NIC_ADDR
, NIC_SRAM_STATUS_BLK
);
8285 /* Clear statistics and status block memory areas */
8286 for (i
= NIC_SRAM_STATS_BLK
;
8287 i
< NIC_SRAM_STATUS_BLK
+ TG3_HW_STATUS_SIZE
;
8289 tg3_write_mem(tp
, i
, 0);
8294 tw32(HOSTCC_MODE
, HOSTCC_MODE_ENABLE
| tp
->coalesce_mode
);
8296 tw32(RCVCC_MODE
, RCVCC_MODE_ENABLE
| RCVCC_MODE_ATTN_ENABLE
);
8297 tw32(RCVLPC_MODE
, RCVLPC_MODE_ENABLE
);
8298 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
))
8299 tw32(RCVLSC_MODE
, RCVLSC_MODE_ENABLE
| RCVLSC_MODE_ATTN_ENABLE
);
8301 if (tp
->phy_flags
& TG3_PHYFLG_MII_SERDES
) {
8302 tp
->phy_flags
&= ~TG3_PHYFLG_PARALLEL_DETECT
;
8303 /* reset to prevent losing 1st rx packet intermittently */
8304 tw32_f(MAC_RX_MODE
, RX_MODE_RESET
);
8308 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
)
8309 tp
->mac_mode
= MAC_MODE_APE_TX_EN
| MAC_MODE_APE_RX_EN
;
8312 tp
->mac_mode
|= MAC_MODE_TXSTAT_ENABLE
| MAC_MODE_RXSTAT_ENABLE
|
8313 MAC_MODE_TDE_ENABLE
| MAC_MODE_RDE_ENABLE
| MAC_MODE_FHDE_ENABLE
;
8314 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
) &&
8315 !(tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
) &&
8316 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5700
)
8317 tp
->mac_mode
|= MAC_MODE_LINK_POLARITY
;
8318 tw32_f(MAC_MODE
, tp
->mac_mode
| MAC_MODE_RXSTAT_CLEAR
| MAC_MODE_TXSTAT_CLEAR
);
8321 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
8322 * If TG3_FLG2_IS_NIC is zero, we should read the
8323 * register to preserve the GPIO settings for LOMs. The GPIOs,
8324 * whether used as inputs or outputs, are set by boot code after
8327 if (!(tp
->tg3_flags2
& TG3_FLG2_IS_NIC
)) {
8330 gpio_mask
= GRC_LCLCTRL_GPIO_OE0
| GRC_LCLCTRL_GPIO_OE1
|
8331 GRC_LCLCTRL_GPIO_OE2
| GRC_LCLCTRL_GPIO_OUTPUT0
|
8332 GRC_LCLCTRL_GPIO_OUTPUT1
| GRC_LCLCTRL_GPIO_OUTPUT2
;
8334 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5752
)
8335 gpio_mask
|= GRC_LCLCTRL_GPIO_OE3
|
8336 GRC_LCLCTRL_GPIO_OUTPUT3
;
8338 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5755
)
8339 gpio_mask
|= GRC_LCLCTRL_GPIO_UART_SEL
;
8341 tp
->grc_local_ctrl
&= ~gpio_mask
;
8342 tp
->grc_local_ctrl
|= tr32(GRC_LOCAL_CTRL
) & gpio_mask
;
8344 /* GPIO1 must be driven high for eeprom write protect */
8345 if (tp
->tg3_flags
& TG3_FLAG_EEPROM_WRITE_PROT
)
8346 tp
->grc_local_ctrl
|= (GRC_LCLCTRL_GPIO_OE1
|
8347 GRC_LCLCTRL_GPIO_OUTPUT1
);
8349 tw32_f(GRC_LOCAL_CTRL
, tp
->grc_local_ctrl
);
8352 if ((tp
->tg3_flags2
& TG3_FLG2_USING_MSIX
) &&
8354 val
= tr32(MSGINT_MODE
);
8355 val
|= MSGINT_MODE_MULTIVEC_EN
| MSGINT_MODE_ENABLE
;
8356 tw32(MSGINT_MODE
, val
);
8359 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
)) {
8360 tw32_f(DMAC_MODE
, DMAC_MODE_ENABLE
);
8364 val
= (WDMAC_MODE_ENABLE
| WDMAC_MODE_TGTABORT_ENAB
|
8365 WDMAC_MODE_MSTABORT_ENAB
| WDMAC_MODE_PARITYERR_ENAB
|
8366 WDMAC_MODE_ADDROFLOW_ENAB
| WDMAC_MODE_FIFOOFLOW_ENAB
|
8367 WDMAC_MODE_FIFOURUN_ENAB
| WDMAC_MODE_FIFOOREAD_ENAB
|
8368 WDMAC_MODE_LNGREAD_ENAB
);
8370 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5705
&&
8371 tp
->pci_chip_rev_id
!= CHIPREV_ID_5705_A0
) {
8372 if ((tp
->tg3_flags2
& TG3_FLG2_TSO_CAPABLE
) &&
8373 (tp
->pci_chip_rev_id
== CHIPREV_ID_5705_A1
||
8374 tp
->pci_chip_rev_id
== CHIPREV_ID_5705_A2
)) {
8376 } else if (!(tr32(TG3PCI_PCISTATE
) & PCISTATE_BUS_SPEED_HIGH
) &&
8377 !(tp
->tg3_flags2
& TG3_FLG2_IS_5788
)) {
8378 val
|= WDMAC_MODE_RX_ACCEL
;
8382 /* Enable host coalescing bug fix */
8383 if (tp
->tg3_flags3
& TG3_FLG3_5755_PLUS
)
8384 val
|= WDMAC_MODE_STATUS_TAG_FIX
;
8386 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
)
8387 val
|= WDMAC_MODE_BURST_ALL_DATA
;
8389 tw32_f(WDMAC_MODE
, val
);
8392 if (tp
->tg3_flags
& TG3_FLAG_PCIX_MODE
) {
8395 pci_read_config_word(tp
->pdev
, tp
->pcix_cap
+ PCI_X_CMD
,
8397 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5703
) {
8398 pcix_cmd
&= ~PCI_X_CMD_MAX_READ
;
8399 pcix_cmd
|= PCI_X_CMD_READ_2K
;
8400 } else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
) {
8401 pcix_cmd
&= ~(PCI_X_CMD_MAX_SPLIT
| PCI_X_CMD_MAX_READ
);
8402 pcix_cmd
|= PCI_X_CMD_READ_2K
;
8404 pci_write_config_word(tp
->pdev
, tp
->pcix_cap
+ PCI_X_CMD
,
8408 tw32_f(RDMAC_MODE
, rdmac_mode
);
8411 tw32(RCVDCC_MODE
, RCVDCC_MODE_ENABLE
| RCVDCC_MODE_ATTN_ENABLE
);
8412 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
))
8413 tw32(MBFREE_MODE
, MBFREE_MODE_ENABLE
);
8415 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5761
)
8417 SNDDATAC_MODE_ENABLE
| SNDDATAC_MODE_CDELAY
);
8419 tw32(SNDDATAC_MODE
, SNDDATAC_MODE_ENABLE
);
8421 tw32(SNDBDC_MODE
, SNDBDC_MODE_ENABLE
| SNDBDC_MODE_ATTN_ENABLE
);
8422 tw32(RCVBDI_MODE
, RCVBDI_MODE_ENABLE
| RCVBDI_MODE_RCB_ATTN_ENAB
);
8423 val
= RCVDBDI_MODE_ENABLE
| RCVDBDI_MODE_INV_RING_SZ
;
8424 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
||
8425 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
)
8426 val
|= RCVDBDI_MODE_LRG_RING_SZ
;
8427 tw32(RCVDBDI_MODE
, val
);
8428 tw32(SNDDATAI_MODE
, SNDDATAI_MODE_ENABLE
);
8429 if (tp
->tg3_flags2
& TG3_FLG2_HW_TSO
)
8430 tw32(SNDDATAI_MODE
, SNDDATAI_MODE_ENABLE
| 0x8);
8431 val
= SNDBDI_MODE_ENABLE
| SNDBDI_MODE_ATTN_ENABLE
;
8432 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_TSS
)
8433 val
|= SNDBDI_MODE_MULTI_TXQ_EN
;
8434 tw32(SNDBDI_MODE
, val
);
8435 tw32(SNDBDS_MODE
, SNDBDS_MODE_ENABLE
| SNDBDS_MODE_ATTN_ENABLE
);
8437 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5701_A0
) {
8438 err
= tg3_load_5701_a0_firmware_fix(tp
);
8443 if (tp
->tg3_flags2
& TG3_FLG2_TSO_CAPABLE
) {
8444 err
= tg3_load_tso_firmware(tp
);
8449 tp
->tx_mode
= TX_MODE_ENABLE
;
8450 if ((tp
->tg3_flags3
& TG3_FLG3_5755_PLUS
) ||
8451 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
)
8452 tp
->tx_mode
|= TX_MODE_MBUF_LOCKUP_FIX
;
8453 tw32_f(MAC_TX_MODE
, tp
->tx_mode
);
8456 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_RSS
) {
8457 u32 reg
= MAC_RSS_INDIR_TBL_0
;
8458 u8
*ent
= (u8
*)&val
;
8460 /* Setup the indirection table */
8461 for (i
= 0; i
< TG3_RSS_INDIR_TBL_SIZE
; i
++) {
8462 int idx
= i
% sizeof(val
);
8464 ent
[idx
] = i
% (tp
->irq_cnt
- 1);
8465 if (idx
== sizeof(val
) - 1) {
8471 /* Setup the "secret" hash key. */
8472 tw32(MAC_RSS_HASH_KEY_0
, 0x5f865437);
8473 tw32(MAC_RSS_HASH_KEY_1
, 0xe4ac62cc);
8474 tw32(MAC_RSS_HASH_KEY_2
, 0x50103a45);
8475 tw32(MAC_RSS_HASH_KEY_3
, 0x36621985);
8476 tw32(MAC_RSS_HASH_KEY_4
, 0xbf14c0e8);
8477 tw32(MAC_RSS_HASH_KEY_5
, 0x1bc27a1e);
8478 tw32(MAC_RSS_HASH_KEY_6
, 0x84f4b556);
8479 tw32(MAC_RSS_HASH_KEY_7
, 0x094ea6fe);
8480 tw32(MAC_RSS_HASH_KEY_8
, 0x7dda01e7);
8481 tw32(MAC_RSS_HASH_KEY_9
, 0xc04d7481);
8484 tp
->rx_mode
= RX_MODE_ENABLE
;
8485 if (tp
->tg3_flags3
& TG3_FLG3_5755_PLUS
)
8486 tp
->rx_mode
|= RX_MODE_IPV6_CSUM_ENABLE
;
8488 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_RSS
)
8489 tp
->rx_mode
|= RX_MODE_RSS_ENABLE
|
8490 RX_MODE_RSS_ITBL_HASH_BITS_7
|
8491 RX_MODE_RSS_IPV6_HASH_EN
|
8492 RX_MODE_RSS_TCP_IPV6_HASH_EN
|
8493 RX_MODE_RSS_IPV4_HASH_EN
|
8494 RX_MODE_RSS_TCP_IPV4_HASH_EN
;
8496 tw32_f(MAC_RX_MODE
, tp
->rx_mode
);
8499 tw32(MAC_LED_CTRL
, tp
->led_ctrl
);
8501 tw32(MAC_MI_STAT
, MAC_MI_STAT_LNKSTAT_ATTN_ENAB
);
8502 if (tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
) {
8503 tw32_f(MAC_RX_MODE
, RX_MODE_RESET
);
8506 tw32_f(MAC_RX_MODE
, tp
->rx_mode
);
8509 if (tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
) {
8510 if ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
) &&
8511 !(tp
->phy_flags
& TG3_PHYFLG_SERDES_PREEMPHASIS
)) {
8512 /* Set drive transmission level to 1.2V */
8513 /* only if the signal pre-emphasis bit is not set */
8514 val
= tr32(MAC_SERDES_CFG
);
8517 tw32(MAC_SERDES_CFG
, val
);
8519 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5703_A1
)
8520 tw32(MAC_SERDES_CFG
, 0x616000);
8523 /* Prevent chip from dropping frames when flow control
8526 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57765
)
8530 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME
, val
);
8532 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
&&
8533 (tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
)) {
8534 /* Use hardware link auto-negotiation */
8535 tp
->tg3_flags2
|= TG3_FLG2_HW_AUTONEG
;
8538 if ((tp
->phy_flags
& TG3_PHYFLG_MII_SERDES
) &&
8539 (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5714
)) {
8542 tmp
= tr32(SERDES_RX_CTRL
);
8543 tw32(SERDES_RX_CTRL
, tmp
| SERDES_RX_SIG_DETECT
);
8544 tp
->grc_local_ctrl
&= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT
;
8545 tp
->grc_local_ctrl
|= GRC_LCLCTRL_USE_SIG_DETECT
;
8546 tw32(GRC_LOCAL_CTRL
, tp
->grc_local_ctrl
);
8549 if (!(tp
->tg3_flags3
& TG3_FLG3_USE_PHYLIB
)) {
8550 if (tp
->phy_flags
& TG3_PHYFLG_IS_LOW_POWER
) {
8551 tp
->phy_flags
&= ~TG3_PHYFLG_IS_LOW_POWER
;
8552 tp
->link_config
.speed
= tp
->link_config
.orig_speed
;
8553 tp
->link_config
.duplex
= tp
->link_config
.orig_duplex
;
8554 tp
->link_config
.autoneg
= tp
->link_config
.orig_autoneg
;
8557 err
= tg3_setup_phy(tp
, 0);
8561 if (!(tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
) &&
8562 !(tp
->phy_flags
& TG3_PHYFLG_IS_FET
)) {
8565 /* Clear CRC stats. */
8566 if (!tg3_readphy(tp
, MII_TG3_TEST1
, &tmp
)) {
8567 tg3_writephy(tp
, MII_TG3_TEST1
,
8568 tmp
| MII_TG3_TEST1_CRC_EN
);
8569 tg3_readphy(tp
, MII_TG3_RXR_COUNTERS
, &tmp
);
8574 __tg3_set_rx_mode(tp
->dev
);
8576 /* Initialize receive rules. */
8577 tw32(MAC_RCV_RULE_0
, 0xc2000000 & RCV_RULE_DISABLE_MASK
);
8578 tw32(MAC_RCV_VALUE_0
, 0xffffffff & RCV_RULE_DISABLE_MASK
);
8579 tw32(MAC_RCV_RULE_1
, 0x86000004 & RCV_RULE_DISABLE_MASK
);
8580 tw32(MAC_RCV_VALUE_1
, 0xffffffff & RCV_RULE_DISABLE_MASK
);
8582 if ((tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
) &&
8583 !(tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
))
8587 if (tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
)
8591 tw32(MAC_RCV_RULE_15
, 0); tw32(MAC_RCV_VALUE_15
, 0);
8593 tw32(MAC_RCV_RULE_14
, 0); tw32(MAC_RCV_VALUE_14
, 0);
8595 tw32(MAC_RCV_RULE_13
, 0); tw32(MAC_RCV_VALUE_13
, 0);
8597 tw32(MAC_RCV_RULE_12
, 0); tw32(MAC_RCV_VALUE_12
, 0);
8599 tw32(MAC_RCV_RULE_11
, 0); tw32(MAC_RCV_VALUE_11
, 0);
8601 tw32(MAC_RCV_RULE_10
, 0); tw32(MAC_RCV_VALUE_10
, 0);
8603 tw32(MAC_RCV_RULE_9
, 0); tw32(MAC_RCV_VALUE_9
, 0);
8605 tw32(MAC_RCV_RULE_8
, 0); tw32(MAC_RCV_VALUE_8
, 0);
8607 tw32(MAC_RCV_RULE_7
, 0); tw32(MAC_RCV_VALUE_7
, 0);
8609 tw32(MAC_RCV_RULE_6
, 0); tw32(MAC_RCV_VALUE_6
, 0);
8611 tw32(MAC_RCV_RULE_5
, 0); tw32(MAC_RCV_VALUE_5
, 0);
8613 tw32(MAC_RCV_RULE_4
, 0); tw32(MAC_RCV_VALUE_4
, 0);
8615 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8617 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8625 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
)
8626 /* Write our heartbeat update interval to APE. */
8627 tg3_ape_write32(tp
, TG3_APE_HOST_HEARTBEAT_INT_MS
,
8628 APE_HOST_HEARTBEAT_INT_DISABLE
);
8630 tg3_write_sig_post_reset(tp
, RESET_KIND_INIT
);
8635 /* Called at device open time to get the chip ready for
8636 * packet processing. Invoked with tp->lock held.
8638 static int tg3_init_hw(struct tg3
*tp
, int reset_phy
)
8640 tg3_switch_clocks(tp
);
8642 tw32(TG3PCI_MEM_WIN_BASE_ADDR
, 0);
8644 return tg3_reset_hw(tp
, reset_phy
);
8647 #define TG3_STAT_ADD32(PSTAT, REG) \
8648 do { u32 __val = tr32(REG); \
8649 (PSTAT)->low += __val; \
8650 if ((PSTAT)->low < __val) \
8651 (PSTAT)->high += 1; \
8654 static void tg3_periodic_fetch_stats(struct tg3
*tp
)
8656 struct tg3_hw_stats
*sp
= tp
->hw_stats
;
8658 if (!netif_carrier_ok(tp
->dev
))
8661 TG3_STAT_ADD32(&sp
->tx_octets
, MAC_TX_STATS_OCTETS
);
8662 TG3_STAT_ADD32(&sp
->tx_collisions
, MAC_TX_STATS_COLLISIONS
);
8663 TG3_STAT_ADD32(&sp
->tx_xon_sent
, MAC_TX_STATS_XON_SENT
);
8664 TG3_STAT_ADD32(&sp
->tx_xoff_sent
, MAC_TX_STATS_XOFF_SENT
);
8665 TG3_STAT_ADD32(&sp
->tx_mac_errors
, MAC_TX_STATS_MAC_ERRORS
);
8666 TG3_STAT_ADD32(&sp
->tx_single_collisions
, MAC_TX_STATS_SINGLE_COLLISIONS
);
8667 TG3_STAT_ADD32(&sp
->tx_mult_collisions
, MAC_TX_STATS_MULT_COLLISIONS
);
8668 TG3_STAT_ADD32(&sp
->tx_deferred
, MAC_TX_STATS_DEFERRED
);
8669 TG3_STAT_ADD32(&sp
->tx_excessive_collisions
, MAC_TX_STATS_EXCESSIVE_COL
);
8670 TG3_STAT_ADD32(&sp
->tx_late_collisions
, MAC_TX_STATS_LATE_COL
);
8671 TG3_STAT_ADD32(&sp
->tx_ucast_packets
, MAC_TX_STATS_UCAST
);
8672 TG3_STAT_ADD32(&sp
->tx_mcast_packets
, MAC_TX_STATS_MCAST
);
8673 TG3_STAT_ADD32(&sp
->tx_bcast_packets
, MAC_TX_STATS_BCAST
);
8675 TG3_STAT_ADD32(&sp
->rx_octets
, MAC_RX_STATS_OCTETS
);
8676 TG3_STAT_ADD32(&sp
->rx_fragments
, MAC_RX_STATS_FRAGMENTS
);
8677 TG3_STAT_ADD32(&sp
->rx_ucast_packets
, MAC_RX_STATS_UCAST
);
8678 TG3_STAT_ADD32(&sp
->rx_mcast_packets
, MAC_RX_STATS_MCAST
);
8679 TG3_STAT_ADD32(&sp
->rx_bcast_packets
, MAC_RX_STATS_BCAST
);
8680 TG3_STAT_ADD32(&sp
->rx_fcs_errors
, MAC_RX_STATS_FCS_ERRORS
);
8681 TG3_STAT_ADD32(&sp
->rx_align_errors
, MAC_RX_STATS_ALIGN_ERRORS
);
8682 TG3_STAT_ADD32(&sp
->rx_xon_pause_rcvd
, MAC_RX_STATS_XON_PAUSE_RECVD
);
8683 TG3_STAT_ADD32(&sp
->rx_xoff_pause_rcvd
, MAC_RX_STATS_XOFF_PAUSE_RECVD
);
8684 TG3_STAT_ADD32(&sp
->rx_mac_ctrl_rcvd
, MAC_RX_STATS_MAC_CTRL_RECVD
);
8685 TG3_STAT_ADD32(&sp
->rx_xoff_entered
, MAC_RX_STATS_XOFF_ENTERED
);
8686 TG3_STAT_ADD32(&sp
->rx_frame_too_long_errors
, MAC_RX_STATS_FRAME_TOO_LONG
);
8687 TG3_STAT_ADD32(&sp
->rx_jabbers
, MAC_RX_STATS_JABBERS
);
8688 TG3_STAT_ADD32(&sp
->rx_undersize_packets
, MAC_RX_STATS_UNDERSIZE
);
8690 TG3_STAT_ADD32(&sp
->rxbds_empty
, RCVLPC_NO_RCV_BD_CNT
);
8691 TG3_STAT_ADD32(&sp
->rx_discards
, RCVLPC_IN_DISCARDS_CNT
);
8692 TG3_STAT_ADD32(&sp
->rx_errors
, RCVLPC_IN_ERRORS_CNT
);
8695 static void tg3_timer(unsigned long __opaque
)
8697 struct tg3
*tp
= (struct tg3
*) __opaque
;
8702 spin_lock(&tp
->lock
);
8704 if (!(tp
->tg3_flags
& TG3_FLAG_TAGGED_STATUS
)) {
8705 /* All of this garbage is because when using non-tagged
8706 * IRQ status the mailbox/status_block protocol the chip
8707 * uses with the cpu is race prone.
8709 if (tp
->napi
[0].hw_status
->status
& SD_STATUS_UPDATED
) {
8710 tw32(GRC_LOCAL_CTRL
,
8711 tp
->grc_local_ctrl
| GRC_LCLCTRL_SETINT
);
8713 tw32(HOSTCC_MODE
, tp
->coalesce_mode
|
8714 HOSTCC_MODE_ENABLE
| HOSTCC_MODE_NOW
);
8717 if (!(tr32(WDMAC_MODE
) & WDMAC_MODE_ENABLE
)) {
8718 tp
->tg3_flags2
|= TG3_FLG2_RESTART_TIMER
;
8719 spin_unlock(&tp
->lock
);
8720 schedule_work(&tp
->reset_task
);
8725 /* This part only runs once per second. */
8726 if (!--tp
->timer_counter
) {
8727 if (tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
)
8728 tg3_periodic_fetch_stats(tp
);
8730 if (tp
->setlpicnt
&& !--tp
->setlpicnt
) {
8731 u32 val
= tr32(TG3_CPMU_EEE_MODE
);
8732 tw32(TG3_CPMU_EEE_MODE
,
8733 val
| TG3_CPMU_EEEMD_LPI_ENABLE
);
8736 if (tp
->tg3_flags
& TG3_FLAG_USE_LINKCHG_REG
) {
8740 mac_stat
= tr32(MAC_STATUS
);
8743 if (tp
->phy_flags
& TG3_PHYFLG_USE_MI_INTERRUPT
) {
8744 if (mac_stat
& MAC_STATUS_MI_INTERRUPT
)
8746 } else if (mac_stat
& MAC_STATUS_LNKSTATE_CHANGED
)
8750 tg3_setup_phy(tp
, 0);
8751 } else if (tp
->tg3_flags
& TG3_FLAG_POLL_SERDES
) {
8752 u32 mac_stat
= tr32(MAC_STATUS
);
8755 if (netif_carrier_ok(tp
->dev
) &&
8756 (mac_stat
& MAC_STATUS_LNKSTATE_CHANGED
)) {
8759 if (!netif_carrier_ok(tp
->dev
) &&
8760 (mac_stat
& (MAC_STATUS_PCS_SYNCED
|
8761 MAC_STATUS_SIGNAL_DET
))) {
8765 if (!tp
->serdes_counter
) {
8768 ~MAC_MODE_PORT_MODE_MASK
));
8770 tw32_f(MAC_MODE
, tp
->mac_mode
);
8773 tg3_setup_phy(tp
, 0);
8775 } else if ((tp
->phy_flags
& TG3_PHYFLG_MII_SERDES
) &&
8776 (tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
)) {
8777 tg3_serdes_parallel_detect(tp
);
8780 tp
->timer_counter
= tp
->timer_multiplier
;
8783 /* Heartbeat is only sent once every 2 seconds.
8785 * The heartbeat is to tell the ASF firmware that the host
8786 * driver is still alive. In the event that the OS crashes,
8787 * ASF needs to reset the hardware to free up the FIFO space
8788 * that may be filled with rx packets destined for the host.
8789 * If the FIFO is full, ASF will no longer function properly.
8791 * Unintended resets have been reported on real time kernels
8792 * where the timer doesn't run on time. Netpoll will also have
8795 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8796 * to check the ring condition when the heartbeat is expiring
8797 * before doing the reset. This will prevent most unintended
8800 if (!--tp
->asf_counter
) {
8801 if ((tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
) &&
8802 !(tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
)) {
8803 tg3_wait_for_event_ack(tp
);
8805 tg3_write_mem(tp
, NIC_SRAM_FW_CMD_MBOX
,
8806 FWCMD_NICDRV_ALIVE3
);
8807 tg3_write_mem(tp
, NIC_SRAM_FW_CMD_LEN_MBOX
, 4);
8808 tg3_write_mem(tp
, NIC_SRAM_FW_CMD_DATA_MBOX
,
8809 TG3_FW_UPDATE_TIMEOUT_SEC
);
8811 tg3_generate_fw_event(tp
);
8813 tp
->asf_counter
= tp
->asf_multiplier
;
8816 spin_unlock(&tp
->lock
);
8819 tp
->timer
.expires
= jiffies
+ tp
->timer_offset
;
8820 add_timer(&tp
->timer
);
8823 static int tg3_request_irq(struct tg3
*tp
, int irq_num
)
8826 unsigned long flags
;
8828 struct tg3_napi
*tnapi
= &tp
->napi
[irq_num
];
8830 if (tp
->irq_cnt
== 1)
8831 name
= tp
->dev
->name
;
8833 name
= &tnapi
->irq_lbl
[0];
8834 snprintf(name
, IFNAMSIZ
, "%s-%d", tp
->dev
->name
, irq_num
);
8835 name
[IFNAMSIZ
-1] = 0;
8838 if (tp
->tg3_flags2
& TG3_FLG2_USING_MSI_OR_MSIX
) {
8840 if (tp
->tg3_flags2
& TG3_FLG2_1SHOT_MSI
)
8842 flags
= IRQF_SAMPLE_RANDOM
;
8845 if (tp
->tg3_flags
& TG3_FLAG_TAGGED_STATUS
)
8846 fn
= tg3_interrupt_tagged
;
8847 flags
= IRQF_SHARED
| IRQF_SAMPLE_RANDOM
;
8850 return request_irq(tnapi
->irq_vec
, fn
, flags
, name
, tnapi
);
8853 static int tg3_test_interrupt(struct tg3
*tp
)
8855 struct tg3_napi
*tnapi
= &tp
->napi
[0];
8856 struct net_device
*dev
= tp
->dev
;
8857 int err
, i
, intr_ok
= 0;
8860 if (!netif_running(dev
))
8863 tg3_disable_ints(tp
);
8865 free_irq(tnapi
->irq_vec
, tnapi
);
8868 * Turn off MSI one shot mode. Otherwise this test has no
8869 * observable way to know whether the interrupt was delivered.
8871 if ((tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
) &&
8872 (tp
->tg3_flags2
& TG3_FLG2_USING_MSI
)) {
8873 val
= tr32(MSGINT_MODE
) | MSGINT_MODE_ONE_SHOT_DISABLE
;
8874 tw32(MSGINT_MODE
, val
);
8877 err
= request_irq(tnapi
->irq_vec
, tg3_test_isr
,
8878 IRQF_SHARED
| IRQF_SAMPLE_RANDOM
, dev
->name
, tnapi
);
8882 tnapi
->hw_status
->status
&= ~SD_STATUS_UPDATED
;
8883 tg3_enable_ints(tp
);
8885 tw32_f(HOSTCC_MODE
, tp
->coalesce_mode
| HOSTCC_MODE_ENABLE
|
8888 for (i
= 0; i
< 5; i
++) {
8889 u32 int_mbox
, misc_host_ctrl
;
8891 int_mbox
= tr32_mailbox(tnapi
->int_mbox
);
8892 misc_host_ctrl
= tr32(TG3PCI_MISC_HOST_CTRL
);
8894 if ((int_mbox
!= 0) ||
8895 (misc_host_ctrl
& MISC_HOST_CTRL_MASK_PCI_INT
)) {
8903 tg3_disable_ints(tp
);
8905 free_irq(tnapi
->irq_vec
, tnapi
);
8907 err
= tg3_request_irq(tp
, 0);
8913 /* Reenable MSI one shot mode. */
8914 if ((tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
) &&
8915 (tp
->tg3_flags2
& TG3_FLG2_USING_MSI
)) {
8916 val
= tr32(MSGINT_MODE
) & ~MSGINT_MODE_ONE_SHOT_DISABLE
;
8917 tw32(MSGINT_MODE
, val
);
8925 /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8926 * successfully restored
8928 static int tg3_test_msi(struct tg3
*tp
)
8933 if (!(tp
->tg3_flags2
& TG3_FLG2_USING_MSI
))
8936 /* Turn off SERR reporting in case MSI terminates with Master
8939 pci_read_config_word(tp
->pdev
, PCI_COMMAND
, &pci_cmd
);
8940 pci_write_config_word(tp
->pdev
, PCI_COMMAND
,
8941 pci_cmd
& ~PCI_COMMAND_SERR
);
8943 err
= tg3_test_interrupt(tp
);
8945 pci_write_config_word(tp
->pdev
, PCI_COMMAND
, pci_cmd
);
8950 /* other failures */
8954 /* MSI test failed, go back to INTx mode */
8955 netdev_warn(tp
->dev
, "No interrupt was generated using MSI. Switching "
8956 "to INTx mode. Please report this failure to the PCI "
8957 "maintainer and include system chipset information\n");
8959 free_irq(tp
->napi
[0].irq_vec
, &tp
->napi
[0]);
8961 pci_disable_msi(tp
->pdev
);
8963 tp
->tg3_flags2
&= ~TG3_FLG2_USING_MSI
;
8964 tp
->napi
[0].irq_vec
= tp
->pdev
->irq
;
8966 err
= tg3_request_irq(tp
, 0);
8970 /* Need to reset the chip because the MSI cycle may have terminated
8971 * with Master Abort.
8973 tg3_full_lock(tp
, 1);
8975 tg3_halt(tp
, RESET_KIND_SHUTDOWN
, 1);
8976 err
= tg3_init_hw(tp
, 1);
8978 tg3_full_unlock(tp
);
8981 free_irq(tp
->napi
[0].irq_vec
, &tp
->napi
[0]);
8986 static int tg3_request_firmware(struct tg3
*tp
)
8988 const __be32
*fw_data
;
8990 if (request_firmware(&tp
->fw
, tp
->fw_needed
, &tp
->pdev
->dev
)) {
8991 netdev_err(tp
->dev
, "Failed to load firmware \"%s\"\n",
8996 fw_data
= (void *)tp
->fw
->data
;
8998 /* Firmware blob starts with version numbers, followed by
8999 * start address and _full_ length including BSS sections
9000 * (which must be longer than the actual data, of course
9003 tp
->fw_len
= be32_to_cpu(fw_data
[2]); /* includes bss */
9004 if (tp
->fw_len
< (tp
->fw
->size
- 12)) {
9005 netdev_err(tp
->dev
, "bogus length %d in \"%s\"\n",
9006 tp
->fw_len
, tp
->fw_needed
);
9007 release_firmware(tp
->fw
);
9012 /* We no longer need firmware; we have it. */
9013 tp
->fw_needed
= NULL
;
9017 static bool tg3_enable_msix(struct tg3
*tp
)
9019 int i
, rc
, cpus
= num_online_cpus();
9020 struct msix_entry msix_ent
[tp
->irq_max
];
9023 /* Just fallback to the simpler MSI mode. */
9027 * We want as many rx rings enabled as there are cpus.
9028 * The first MSIX vector only deals with link interrupts, etc,
9029 * so we add one to the number of vectors we are requesting.
9031 tp
->irq_cnt
= min_t(unsigned, cpus
+ 1, tp
->irq_max
);
9033 for (i
= 0; i
< tp
->irq_max
; i
++) {
9034 msix_ent
[i
].entry
= i
;
9035 msix_ent
[i
].vector
= 0;
9038 rc
= pci_enable_msix(tp
->pdev
, msix_ent
, tp
->irq_cnt
);
9041 } else if (rc
!= 0) {
9042 if (pci_enable_msix(tp
->pdev
, msix_ent
, rc
))
9044 netdev_notice(tp
->dev
, "Requested %d MSI-X vectors, received %d\n",
9049 for (i
= 0; i
< tp
->irq_max
; i
++)
9050 tp
->napi
[i
].irq_vec
= msix_ent
[i
].vector
;
9052 netif_set_real_num_tx_queues(tp
->dev
, 1);
9053 rc
= tp
->irq_cnt
> 1 ? tp
->irq_cnt
- 1 : 1;
9054 if (netif_set_real_num_rx_queues(tp
->dev
, rc
)) {
9055 pci_disable_msix(tp
->pdev
);
9059 if (tp
->irq_cnt
> 1) {
9060 tp
->tg3_flags3
|= TG3_FLG3_ENABLE_RSS
;
9061 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
) {
9062 tp
->tg3_flags3
|= TG3_FLG3_ENABLE_TSS
;
9063 netif_set_real_num_tx_queues(tp
->dev
, tp
->irq_cnt
- 1);
9070 static void tg3_ints_init(struct tg3
*tp
)
9072 if ((tp
->tg3_flags
& TG3_FLAG_SUPPORT_MSI_OR_MSIX
) &&
9073 !(tp
->tg3_flags
& TG3_FLAG_TAGGED_STATUS
)) {
9074 /* All MSI supporting chips should support tagged
9075 * status. Assert that this is the case.
9077 netdev_warn(tp
->dev
,
9078 "MSI without TAGGED_STATUS? Not using MSI\n");
9082 if ((tp
->tg3_flags
& TG3_FLAG_SUPPORT_MSIX
) && tg3_enable_msix(tp
))
9083 tp
->tg3_flags2
|= TG3_FLG2_USING_MSIX
;
9084 else if ((tp
->tg3_flags
& TG3_FLAG_SUPPORT_MSI
) &&
9085 pci_enable_msi(tp
->pdev
) == 0)
9086 tp
->tg3_flags2
|= TG3_FLG2_USING_MSI
;
9088 if (tp
->tg3_flags2
& TG3_FLG2_USING_MSI_OR_MSIX
) {
9089 u32 msi_mode
= tr32(MSGINT_MODE
);
9090 if ((tp
->tg3_flags2
& TG3_FLG2_USING_MSIX
) &&
9092 msi_mode
|= MSGINT_MODE_MULTIVEC_EN
;
9093 tw32(MSGINT_MODE
, msi_mode
| MSGINT_MODE_ENABLE
);
9096 if (!(tp
->tg3_flags2
& TG3_FLG2_USING_MSIX
)) {
9098 tp
->napi
[0].irq_vec
= tp
->pdev
->irq
;
9099 netif_set_real_num_tx_queues(tp
->dev
, 1);
9100 netif_set_real_num_rx_queues(tp
->dev
, 1);
9104 static void tg3_ints_fini(struct tg3
*tp
)
9106 if (tp
->tg3_flags2
& TG3_FLG2_USING_MSIX
)
9107 pci_disable_msix(tp
->pdev
);
9108 else if (tp
->tg3_flags2
& TG3_FLG2_USING_MSI
)
9109 pci_disable_msi(tp
->pdev
);
9110 tp
->tg3_flags2
&= ~TG3_FLG2_USING_MSI_OR_MSIX
;
9111 tp
->tg3_flags3
&= ~(TG3_FLG3_ENABLE_RSS
| TG3_FLG3_ENABLE_TSS
);
9114 static int tg3_open(struct net_device
*dev
)
9116 struct tg3
*tp
= netdev_priv(dev
);
9119 if (tp
->fw_needed
) {
9120 err
= tg3_request_firmware(tp
);
9121 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5701_A0
) {
9125 netdev_warn(tp
->dev
, "TSO capability disabled\n");
9126 tp
->tg3_flags2
&= ~TG3_FLG2_TSO_CAPABLE
;
9127 } else if (!(tp
->tg3_flags2
& TG3_FLG2_TSO_CAPABLE
)) {
9128 netdev_notice(tp
->dev
, "TSO capability restored\n");
9129 tp
->tg3_flags2
|= TG3_FLG2_TSO_CAPABLE
;
9133 netif_carrier_off(tp
->dev
);
9135 err
= tg3_power_up(tp
);
9139 tg3_full_lock(tp
, 0);
9141 tg3_disable_ints(tp
);
9142 tp
->tg3_flags
&= ~TG3_FLAG_INIT_COMPLETE
;
9144 tg3_full_unlock(tp
);
9147 * Setup interrupts first so we know how
9148 * many NAPI resources to allocate
9152 /* The placement of this call is tied
9153 * to the setup and use of Host TX descriptors.
9155 err
= tg3_alloc_consistent(tp
);
9161 tg3_napi_enable(tp
);
9163 for (i
= 0; i
< tp
->irq_cnt
; i
++) {
9164 struct tg3_napi
*tnapi
= &tp
->napi
[i
];
9165 err
= tg3_request_irq(tp
, i
);
9167 for (i
--; i
>= 0; i
--)
9168 free_irq(tnapi
->irq_vec
, tnapi
);
9176 tg3_full_lock(tp
, 0);
9178 err
= tg3_init_hw(tp
, 1);
9180 tg3_halt(tp
, RESET_KIND_SHUTDOWN
, 1);
9183 if (tp
->tg3_flags
& TG3_FLAG_TAGGED_STATUS
)
9184 tp
->timer_offset
= HZ
;
9186 tp
->timer_offset
= HZ
/ 10;
9188 BUG_ON(tp
->timer_offset
> HZ
);
9189 tp
->timer_counter
= tp
->timer_multiplier
=
9190 (HZ
/ tp
->timer_offset
);
9191 tp
->asf_counter
= tp
->asf_multiplier
=
9192 ((HZ
/ tp
->timer_offset
) * 2);
9194 init_timer(&tp
->timer
);
9195 tp
->timer
.expires
= jiffies
+ tp
->timer_offset
;
9196 tp
->timer
.data
= (unsigned long) tp
;
9197 tp
->timer
.function
= tg3_timer
;
9200 tg3_full_unlock(tp
);
9205 if (tp
->tg3_flags2
& TG3_FLG2_USING_MSI
) {
9206 err
= tg3_test_msi(tp
);
9209 tg3_full_lock(tp
, 0);
9210 tg3_halt(tp
, RESET_KIND_SHUTDOWN
, 1);
9212 tg3_full_unlock(tp
);
9217 if (!(tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
) &&
9218 (tp
->tg3_flags2
& TG3_FLG2_USING_MSI
)) {
9219 u32 val
= tr32(PCIE_TRANSACTION_CFG
);
9221 tw32(PCIE_TRANSACTION_CFG
,
9222 val
| PCIE_TRANS_CFG_1SHOT_MSI
);
9228 tg3_full_lock(tp
, 0);
9230 add_timer(&tp
->timer
);
9231 tp
->tg3_flags
|= TG3_FLAG_INIT_COMPLETE
;
9232 tg3_enable_ints(tp
);
9234 tg3_full_unlock(tp
);
9236 netif_tx_start_all_queues(dev
);
9241 for (i
= tp
->irq_cnt
- 1; i
>= 0; i
--) {
9242 struct tg3_napi
*tnapi
= &tp
->napi
[i
];
9243 free_irq(tnapi
->irq_vec
, tnapi
);
9247 tg3_napi_disable(tp
);
9249 tg3_free_consistent(tp
);
9256 static struct rtnl_link_stats64
*tg3_get_stats64(struct net_device
*,
9257 struct rtnl_link_stats64
*);
9258 static struct tg3_ethtool_stats
*tg3_get_estats(struct tg3
*);
9260 static int tg3_close(struct net_device
*dev
)
9263 struct tg3
*tp
= netdev_priv(dev
);
9265 tg3_napi_disable(tp
);
9266 cancel_work_sync(&tp
->reset_task
);
9268 netif_tx_stop_all_queues(dev
);
9270 del_timer_sync(&tp
->timer
);
9274 tg3_full_lock(tp
, 1);
9276 tg3_disable_ints(tp
);
9278 tg3_halt(tp
, RESET_KIND_SHUTDOWN
, 1);
9280 tp
->tg3_flags
&= ~TG3_FLAG_INIT_COMPLETE
;
9282 tg3_full_unlock(tp
);
9284 for (i
= tp
->irq_cnt
- 1; i
>= 0; i
--) {
9285 struct tg3_napi
*tnapi
= &tp
->napi
[i
];
9286 free_irq(tnapi
->irq_vec
, tnapi
);
9291 tg3_get_stats64(tp
->dev
, &tp
->net_stats_prev
);
9293 memcpy(&tp
->estats_prev
, tg3_get_estats(tp
),
9294 sizeof(tp
->estats_prev
));
9298 tg3_free_consistent(tp
);
9302 netif_carrier_off(tp
->dev
);
9307 static inline u64
get_stat64(tg3_stat64_t
*val
)
9309 return ((u64
)val
->high
<< 32) | ((u64
)val
->low
);
9312 static u64
calc_crc_errors(struct tg3
*tp
)
9314 struct tg3_hw_stats
*hw_stats
= tp
->hw_stats
;
9316 if (!(tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
) &&
9317 (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
||
9318 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5701
)) {
9321 spin_lock_bh(&tp
->lock
);
9322 if (!tg3_readphy(tp
, MII_TG3_TEST1
, &val
)) {
9323 tg3_writephy(tp
, MII_TG3_TEST1
,
9324 val
| MII_TG3_TEST1_CRC_EN
);
9325 tg3_readphy(tp
, MII_TG3_RXR_COUNTERS
, &val
);
9328 spin_unlock_bh(&tp
->lock
);
9330 tp
->phy_crc_errors
+= val
;
9332 return tp
->phy_crc_errors
;
9335 return get_stat64(&hw_stats
->rx_fcs_errors
);
9338 #define ESTAT_ADD(member) \
9339 estats->member = old_estats->member + \
9340 get_stat64(&hw_stats->member)
9342 static struct tg3_ethtool_stats
*tg3_get_estats(struct tg3
*tp
)
9344 struct tg3_ethtool_stats
*estats
= &tp
->estats
;
9345 struct tg3_ethtool_stats
*old_estats
= &tp
->estats_prev
;
9346 struct tg3_hw_stats
*hw_stats
= tp
->hw_stats
;
9351 ESTAT_ADD(rx_octets
);
9352 ESTAT_ADD(rx_fragments
);
9353 ESTAT_ADD(rx_ucast_packets
);
9354 ESTAT_ADD(rx_mcast_packets
);
9355 ESTAT_ADD(rx_bcast_packets
);
9356 ESTAT_ADD(rx_fcs_errors
);
9357 ESTAT_ADD(rx_align_errors
);
9358 ESTAT_ADD(rx_xon_pause_rcvd
);
9359 ESTAT_ADD(rx_xoff_pause_rcvd
);
9360 ESTAT_ADD(rx_mac_ctrl_rcvd
);
9361 ESTAT_ADD(rx_xoff_entered
);
9362 ESTAT_ADD(rx_frame_too_long_errors
);
9363 ESTAT_ADD(rx_jabbers
);
9364 ESTAT_ADD(rx_undersize_packets
);
9365 ESTAT_ADD(rx_in_length_errors
);
9366 ESTAT_ADD(rx_out_length_errors
);
9367 ESTAT_ADD(rx_64_or_less_octet_packets
);
9368 ESTAT_ADD(rx_65_to_127_octet_packets
);
9369 ESTAT_ADD(rx_128_to_255_octet_packets
);
9370 ESTAT_ADD(rx_256_to_511_octet_packets
);
9371 ESTAT_ADD(rx_512_to_1023_octet_packets
);
9372 ESTAT_ADD(rx_1024_to_1522_octet_packets
);
9373 ESTAT_ADD(rx_1523_to_2047_octet_packets
);
9374 ESTAT_ADD(rx_2048_to_4095_octet_packets
);
9375 ESTAT_ADD(rx_4096_to_8191_octet_packets
);
9376 ESTAT_ADD(rx_8192_to_9022_octet_packets
);
9378 ESTAT_ADD(tx_octets
);
9379 ESTAT_ADD(tx_collisions
);
9380 ESTAT_ADD(tx_xon_sent
);
9381 ESTAT_ADD(tx_xoff_sent
);
9382 ESTAT_ADD(tx_flow_control
);
9383 ESTAT_ADD(tx_mac_errors
);
9384 ESTAT_ADD(tx_single_collisions
);
9385 ESTAT_ADD(tx_mult_collisions
);
9386 ESTAT_ADD(tx_deferred
);
9387 ESTAT_ADD(tx_excessive_collisions
);
9388 ESTAT_ADD(tx_late_collisions
);
9389 ESTAT_ADD(tx_collide_2times
);
9390 ESTAT_ADD(tx_collide_3times
);
9391 ESTAT_ADD(tx_collide_4times
);
9392 ESTAT_ADD(tx_collide_5times
);
9393 ESTAT_ADD(tx_collide_6times
);
9394 ESTAT_ADD(tx_collide_7times
);
9395 ESTAT_ADD(tx_collide_8times
);
9396 ESTAT_ADD(tx_collide_9times
);
9397 ESTAT_ADD(tx_collide_10times
);
9398 ESTAT_ADD(tx_collide_11times
);
9399 ESTAT_ADD(tx_collide_12times
);
9400 ESTAT_ADD(tx_collide_13times
);
9401 ESTAT_ADD(tx_collide_14times
);
9402 ESTAT_ADD(tx_collide_15times
);
9403 ESTAT_ADD(tx_ucast_packets
);
9404 ESTAT_ADD(tx_mcast_packets
);
9405 ESTAT_ADD(tx_bcast_packets
);
9406 ESTAT_ADD(tx_carrier_sense_errors
);
9407 ESTAT_ADD(tx_discards
);
9408 ESTAT_ADD(tx_errors
);
9410 ESTAT_ADD(dma_writeq_full
);
9411 ESTAT_ADD(dma_write_prioq_full
);
9412 ESTAT_ADD(rxbds_empty
);
9413 ESTAT_ADD(rx_discards
);
9414 ESTAT_ADD(rx_errors
);
9415 ESTAT_ADD(rx_threshold_hit
);
9417 ESTAT_ADD(dma_readq_full
);
9418 ESTAT_ADD(dma_read_prioq_full
);
9419 ESTAT_ADD(tx_comp_queue_full
);
9421 ESTAT_ADD(ring_set_send_prod_index
);
9422 ESTAT_ADD(ring_status_update
);
9423 ESTAT_ADD(nic_irqs
);
9424 ESTAT_ADD(nic_avoided_irqs
);
9425 ESTAT_ADD(nic_tx_threshold_hit
);
9430 static struct rtnl_link_stats64
*tg3_get_stats64(struct net_device
*dev
,
9431 struct rtnl_link_stats64
*stats
)
9433 struct tg3
*tp
= netdev_priv(dev
);
9434 struct rtnl_link_stats64
*old_stats
= &tp
->net_stats_prev
;
9435 struct tg3_hw_stats
*hw_stats
= tp
->hw_stats
;
9440 stats
->rx_packets
= old_stats
->rx_packets
+
9441 get_stat64(&hw_stats
->rx_ucast_packets
) +
9442 get_stat64(&hw_stats
->rx_mcast_packets
) +
9443 get_stat64(&hw_stats
->rx_bcast_packets
);
9445 stats
->tx_packets
= old_stats
->tx_packets
+
9446 get_stat64(&hw_stats
->tx_ucast_packets
) +
9447 get_stat64(&hw_stats
->tx_mcast_packets
) +
9448 get_stat64(&hw_stats
->tx_bcast_packets
);
9450 stats
->rx_bytes
= old_stats
->rx_bytes
+
9451 get_stat64(&hw_stats
->rx_octets
);
9452 stats
->tx_bytes
= old_stats
->tx_bytes
+
9453 get_stat64(&hw_stats
->tx_octets
);
9455 stats
->rx_errors
= old_stats
->rx_errors
+
9456 get_stat64(&hw_stats
->rx_errors
);
9457 stats
->tx_errors
= old_stats
->tx_errors
+
9458 get_stat64(&hw_stats
->tx_errors
) +
9459 get_stat64(&hw_stats
->tx_mac_errors
) +
9460 get_stat64(&hw_stats
->tx_carrier_sense_errors
) +
9461 get_stat64(&hw_stats
->tx_discards
);
9463 stats
->multicast
= old_stats
->multicast
+
9464 get_stat64(&hw_stats
->rx_mcast_packets
);
9465 stats
->collisions
= old_stats
->collisions
+
9466 get_stat64(&hw_stats
->tx_collisions
);
9468 stats
->rx_length_errors
= old_stats
->rx_length_errors
+
9469 get_stat64(&hw_stats
->rx_frame_too_long_errors
) +
9470 get_stat64(&hw_stats
->rx_undersize_packets
);
9472 stats
->rx_over_errors
= old_stats
->rx_over_errors
+
9473 get_stat64(&hw_stats
->rxbds_empty
);
9474 stats
->rx_frame_errors
= old_stats
->rx_frame_errors
+
9475 get_stat64(&hw_stats
->rx_align_errors
);
9476 stats
->tx_aborted_errors
= old_stats
->tx_aborted_errors
+
9477 get_stat64(&hw_stats
->tx_discards
);
9478 stats
->tx_carrier_errors
= old_stats
->tx_carrier_errors
+
9479 get_stat64(&hw_stats
->tx_carrier_sense_errors
);
9481 stats
->rx_crc_errors
= old_stats
->rx_crc_errors
+
9482 calc_crc_errors(tp
);
9484 stats
->rx_missed_errors
= old_stats
->rx_missed_errors
+
9485 get_stat64(&hw_stats
->rx_discards
);
9487 stats
->rx_dropped
= tp
->rx_dropped
;
9492 static inline u32
calc_crc(unsigned char *buf
, int len
)
9500 for (j
= 0; j
< len
; j
++) {
9503 for (k
= 0; k
< 8; k
++) {
9516 static void tg3_set_multi(struct tg3
*tp
, unsigned int accept_all
)
9518 /* accept or reject all multicast frames */
9519 tw32(MAC_HASH_REG_0
, accept_all
? 0xffffffff : 0);
9520 tw32(MAC_HASH_REG_1
, accept_all
? 0xffffffff : 0);
9521 tw32(MAC_HASH_REG_2
, accept_all
? 0xffffffff : 0);
9522 tw32(MAC_HASH_REG_3
, accept_all
? 0xffffffff : 0);
9525 static void __tg3_set_rx_mode(struct net_device
*dev
)
9527 struct tg3
*tp
= netdev_priv(dev
);
9530 rx_mode
= tp
->rx_mode
& ~(RX_MODE_PROMISC
|
9531 RX_MODE_KEEP_VLAN_TAG
);
9533 #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
9534 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9537 if (!(tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
))
9538 rx_mode
|= RX_MODE_KEEP_VLAN_TAG
;
9541 if (dev
->flags
& IFF_PROMISC
) {
9542 /* Promiscuous mode. */
9543 rx_mode
|= RX_MODE_PROMISC
;
9544 } else if (dev
->flags
& IFF_ALLMULTI
) {
9545 /* Accept all multicast. */
9546 tg3_set_multi(tp
, 1);
9547 } else if (netdev_mc_empty(dev
)) {
9548 /* Reject all multicast. */
9549 tg3_set_multi(tp
, 0);
9551 /* Accept one or more multicast(s). */
9552 struct netdev_hw_addr
*ha
;
9553 u32 mc_filter
[4] = { 0, };
9558 netdev_for_each_mc_addr(ha
, dev
) {
9559 crc
= calc_crc(ha
->addr
, ETH_ALEN
);
9561 regidx
= (bit
& 0x60) >> 5;
9563 mc_filter
[regidx
] |= (1 << bit
);
9566 tw32(MAC_HASH_REG_0
, mc_filter
[0]);
9567 tw32(MAC_HASH_REG_1
, mc_filter
[1]);
9568 tw32(MAC_HASH_REG_2
, mc_filter
[2]);
9569 tw32(MAC_HASH_REG_3
, mc_filter
[3]);
9572 if (rx_mode
!= tp
->rx_mode
) {
9573 tp
->rx_mode
= rx_mode
;
9574 tw32_f(MAC_RX_MODE
, rx_mode
);
9579 static void tg3_set_rx_mode(struct net_device
*dev
)
9581 struct tg3
*tp
= netdev_priv(dev
);
9583 if (!netif_running(dev
))
9586 tg3_full_lock(tp
, 0);
9587 __tg3_set_rx_mode(dev
);
9588 tg3_full_unlock(tp
);
9591 #define TG3_REGDUMP_LEN (32 * 1024)
9593 static int tg3_get_regs_len(struct net_device
*dev
)
9595 return TG3_REGDUMP_LEN
;
9598 static void tg3_get_regs(struct net_device
*dev
,
9599 struct ethtool_regs
*regs
, void *_p
)
9602 struct tg3
*tp
= netdev_priv(dev
);
9608 memset(p
, 0, TG3_REGDUMP_LEN
);
9610 if (tp
->phy_flags
& TG3_PHYFLG_IS_LOW_POWER
)
9613 tg3_full_lock(tp
, 0);
9615 #define __GET_REG32(reg) (*(p)++ = tr32(reg))
9616 #define GET_REG32_LOOP(base, len) \
9617 do { p = (u32 *)(orig_p + (base)); \
9618 for (i = 0; i < len; i += 4) \
9619 __GET_REG32((base) + i); \
9621 #define GET_REG32_1(reg) \
9622 do { p = (u32 *)(orig_p + (reg)); \
9623 __GET_REG32((reg)); \
9626 GET_REG32_LOOP(TG3PCI_VENDOR
, 0xb0);
9627 GET_REG32_LOOP(MAILBOX_INTERRUPT_0
, 0x200);
9628 GET_REG32_LOOP(MAC_MODE
, 0x4f0);
9629 GET_REG32_LOOP(SNDDATAI_MODE
, 0xe0);
9630 GET_REG32_1(SNDDATAC_MODE
);
9631 GET_REG32_LOOP(SNDBDS_MODE
, 0x80);
9632 GET_REG32_LOOP(SNDBDI_MODE
, 0x48);
9633 GET_REG32_1(SNDBDC_MODE
);
9634 GET_REG32_LOOP(RCVLPC_MODE
, 0x20);
9635 GET_REG32_LOOP(RCVLPC_SELLST_BASE
, 0x15c);
9636 GET_REG32_LOOP(RCVDBDI_MODE
, 0x0c);
9637 GET_REG32_LOOP(RCVDBDI_JUMBO_BD
, 0x3c);
9638 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0
, 0x44);
9639 GET_REG32_1(RCVDCC_MODE
);
9640 GET_REG32_LOOP(RCVBDI_MODE
, 0x20);
9641 GET_REG32_LOOP(RCVCC_MODE
, 0x14);
9642 GET_REG32_LOOP(RCVLSC_MODE
, 0x08);
9643 GET_REG32_1(MBFREE_MODE
);
9644 GET_REG32_LOOP(HOSTCC_MODE
, 0x100);
9645 GET_REG32_LOOP(MEMARB_MODE
, 0x10);
9646 GET_REG32_LOOP(BUFMGR_MODE
, 0x58);
9647 GET_REG32_LOOP(RDMAC_MODE
, 0x08);
9648 GET_REG32_LOOP(WDMAC_MODE
, 0x08);
9649 GET_REG32_1(RX_CPU_MODE
);
9650 GET_REG32_1(RX_CPU_STATE
);
9651 GET_REG32_1(RX_CPU_PGMCTR
);
9652 GET_REG32_1(RX_CPU_HWBKPT
);
9653 GET_REG32_1(TX_CPU_MODE
);
9654 GET_REG32_1(TX_CPU_STATE
);
9655 GET_REG32_1(TX_CPU_PGMCTR
);
9656 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0
, 0x110);
9657 GET_REG32_LOOP(FTQ_RESET
, 0x120);
9658 GET_REG32_LOOP(MSGINT_MODE
, 0x0c);
9659 GET_REG32_1(DMAC_MODE
);
9660 GET_REG32_LOOP(GRC_MODE
, 0x4c);
9661 if (tp
->tg3_flags
& TG3_FLAG_NVRAM
)
9662 GET_REG32_LOOP(NVRAM_CMD
, 0x24);
9665 #undef GET_REG32_LOOP
9668 tg3_full_unlock(tp
);
9671 static int tg3_get_eeprom_len(struct net_device
*dev
)
9673 struct tg3
*tp
= netdev_priv(dev
);
9675 return tp
->nvram_size
;
9678 static int tg3_get_eeprom(struct net_device
*dev
, struct ethtool_eeprom
*eeprom
, u8
*data
)
9680 struct tg3
*tp
= netdev_priv(dev
);
9683 u32 i
, offset
, len
, b_offset
, b_count
;
9686 if (tp
->tg3_flags3
& TG3_FLG3_NO_NVRAM
)
9689 if (tp
->phy_flags
& TG3_PHYFLG_IS_LOW_POWER
)
9692 offset
= eeprom
->offset
;
9696 eeprom
->magic
= TG3_EEPROM_MAGIC
;
9699 /* adjustments to start on required 4 byte boundary */
9700 b_offset
= offset
& 3;
9701 b_count
= 4 - b_offset
;
9702 if (b_count
> len
) {
9703 /* i.e. offset=1 len=2 */
9706 ret
= tg3_nvram_read_be32(tp
, offset
-b_offset
, &val
);
9709 memcpy(data
, ((char *)&val
) + b_offset
, b_count
);
9712 eeprom
->len
+= b_count
;
9715 /* read bytes up to the last 4 byte boundary */
9716 pd
= &data
[eeprom
->len
];
9717 for (i
= 0; i
< (len
- (len
& 3)); i
+= 4) {
9718 ret
= tg3_nvram_read_be32(tp
, offset
+ i
, &val
);
9723 memcpy(pd
+ i
, &val
, 4);
9728 /* read last bytes not ending on 4 byte boundary */
9729 pd
= &data
[eeprom
->len
];
9731 b_offset
= offset
+ len
- b_count
;
9732 ret
= tg3_nvram_read_be32(tp
, b_offset
, &val
);
9735 memcpy(pd
, &val
, b_count
);
9736 eeprom
->len
+= b_count
;
9741 static int tg3_nvram_write_block(struct tg3
*tp
, u32 offset
, u32 len
, u8
*buf
);
9743 static int tg3_set_eeprom(struct net_device
*dev
, struct ethtool_eeprom
*eeprom
, u8
*data
)
9745 struct tg3
*tp
= netdev_priv(dev
);
9747 u32 offset
, len
, b_offset
, odd_len
;
9751 if (tp
->phy_flags
& TG3_PHYFLG_IS_LOW_POWER
)
9754 if ((tp
->tg3_flags3
& TG3_FLG3_NO_NVRAM
) ||
9755 eeprom
->magic
!= TG3_EEPROM_MAGIC
)
9758 offset
= eeprom
->offset
;
9761 if ((b_offset
= (offset
& 3))) {
9762 /* adjustments to start on required 4 byte boundary */
9763 ret
= tg3_nvram_read_be32(tp
, offset
-b_offset
, &start
);
9774 /* adjustments to end on required 4 byte boundary */
9776 len
= (len
+ 3) & ~3;
9777 ret
= tg3_nvram_read_be32(tp
, offset
+len
-4, &end
);
9783 if (b_offset
|| odd_len
) {
9784 buf
= kmalloc(len
, GFP_KERNEL
);
9788 memcpy(buf
, &start
, 4);
9790 memcpy(buf
+len
-4, &end
, 4);
9791 memcpy(buf
+ b_offset
, data
, eeprom
->len
);
9794 ret
= tg3_nvram_write_block(tp
, offset
, len
, buf
);
9802 static int tg3_get_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
9804 struct tg3
*tp
= netdev_priv(dev
);
9806 if (tp
->tg3_flags3
& TG3_FLG3_USE_PHYLIB
) {
9807 struct phy_device
*phydev
;
9808 if (!(tp
->phy_flags
& TG3_PHYFLG_IS_CONNECTED
))
9810 phydev
= tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
];
9811 return phy_ethtool_gset(phydev
, cmd
);
9814 cmd
->supported
= (SUPPORTED_Autoneg
);
9816 if (!(tp
->phy_flags
& TG3_PHYFLG_10_100_ONLY
))
9817 cmd
->supported
|= (SUPPORTED_1000baseT_Half
|
9818 SUPPORTED_1000baseT_Full
);
9820 if (!(tp
->phy_flags
& TG3_PHYFLG_ANY_SERDES
)) {
9821 cmd
->supported
|= (SUPPORTED_100baseT_Half
|
9822 SUPPORTED_100baseT_Full
|
9823 SUPPORTED_10baseT_Half
|
9824 SUPPORTED_10baseT_Full
|
9826 cmd
->port
= PORT_TP
;
9828 cmd
->supported
|= SUPPORTED_FIBRE
;
9829 cmd
->port
= PORT_FIBRE
;
9832 cmd
->advertising
= tp
->link_config
.advertising
;
9833 if (netif_running(dev
)) {
9834 cmd
->speed
= tp
->link_config
.active_speed
;
9835 cmd
->duplex
= tp
->link_config
.active_duplex
;
9837 cmd
->speed
= SPEED_INVALID
;
9838 cmd
->duplex
= DUPLEX_INVALID
;
9840 cmd
->phy_address
= tp
->phy_addr
;
9841 cmd
->transceiver
= XCVR_INTERNAL
;
9842 cmd
->autoneg
= tp
->link_config
.autoneg
;
9848 static int tg3_set_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
9850 struct tg3
*tp
= netdev_priv(dev
);
9852 if (tp
->tg3_flags3
& TG3_FLG3_USE_PHYLIB
) {
9853 struct phy_device
*phydev
;
9854 if (!(tp
->phy_flags
& TG3_PHYFLG_IS_CONNECTED
))
9856 phydev
= tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
];
9857 return phy_ethtool_sset(phydev
, cmd
);
9860 if (cmd
->autoneg
!= AUTONEG_ENABLE
&&
9861 cmd
->autoneg
!= AUTONEG_DISABLE
)
9864 if (cmd
->autoneg
== AUTONEG_DISABLE
&&
9865 cmd
->duplex
!= DUPLEX_FULL
&&
9866 cmd
->duplex
!= DUPLEX_HALF
)
9869 if (cmd
->autoneg
== AUTONEG_ENABLE
) {
9870 u32 mask
= ADVERTISED_Autoneg
|
9872 ADVERTISED_Asym_Pause
;
9874 if (!(tp
->phy_flags
& TG3_PHYFLG_10_100_ONLY
))
9875 mask
|= ADVERTISED_1000baseT_Half
|
9876 ADVERTISED_1000baseT_Full
;
9878 if (!(tp
->phy_flags
& TG3_PHYFLG_ANY_SERDES
))
9879 mask
|= ADVERTISED_100baseT_Half
|
9880 ADVERTISED_100baseT_Full
|
9881 ADVERTISED_10baseT_Half
|
9882 ADVERTISED_10baseT_Full
|
9885 mask
|= ADVERTISED_FIBRE
;
9887 if (cmd
->advertising
& ~mask
)
9890 mask
&= (ADVERTISED_1000baseT_Half
|
9891 ADVERTISED_1000baseT_Full
|
9892 ADVERTISED_100baseT_Half
|
9893 ADVERTISED_100baseT_Full
|
9894 ADVERTISED_10baseT_Half
|
9895 ADVERTISED_10baseT_Full
);
9897 cmd
->advertising
&= mask
;
9899 if (tp
->phy_flags
& TG3_PHYFLG_ANY_SERDES
) {
9900 if (cmd
->speed
!= SPEED_1000
)
9903 if (cmd
->duplex
!= DUPLEX_FULL
)
9906 if (cmd
->speed
!= SPEED_100
&&
9907 cmd
->speed
!= SPEED_10
)
9912 tg3_full_lock(tp
, 0);
9914 tp
->link_config
.autoneg
= cmd
->autoneg
;
9915 if (cmd
->autoneg
== AUTONEG_ENABLE
) {
9916 tp
->link_config
.advertising
= (cmd
->advertising
|
9917 ADVERTISED_Autoneg
);
9918 tp
->link_config
.speed
= SPEED_INVALID
;
9919 tp
->link_config
.duplex
= DUPLEX_INVALID
;
9921 tp
->link_config
.advertising
= 0;
9922 tp
->link_config
.speed
= cmd
->speed
;
9923 tp
->link_config
.duplex
= cmd
->duplex
;
9926 tp
->link_config
.orig_speed
= tp
->link_config
.speed
;
9927 tp
->link_config
.orig_duplex
= tp
->link_config
.duplex
;
9928 tp
->link_config
.orig_autoneg
= tp
->link_config
.autoneg
;
9930 if (netif_running(dev
))
9931 tg3_setup_phy(tp
, 1);
9933 tg3_full_unlock(tp
);
9938 static void tg3_get_drvinfo(struct net_device
*dev
, struct ethtool_drvinfo
*info
)
9940 struct tg3
*tp
= netdev_priv(dev
);
9942 strcpy(info
->driver
, DRV_MODULE_NAME
);
9943 strcpy(info
->version
, DRV_MODULE_VERSION
);
9944 strcpy(info
->fw_version
, tp
->fw_ver
);
9945 strcpy(info
->bus_info
, pci_name(tp
->pdev
));
9948 static void tg3_get_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
9950 struct tg3
*tp
= netdev_priv(dev
);
9952 if ((tp
->tg3_flags
& TG3_FLAG_WOL_CAP
) &&
9953 device_can_wakeup(&tp
->pdev
->dev
))
9954 wol
->supported
= WAKE_MAGIC
;
9958 if ((tp
->tg3_flags
& TG3_FLAG_WOL_ENABLE
) &&
9959 device_can_wakeup(&tp
->pdev
->dev
))
9960 wol
->wolopts
= WAKE_MAGIC
;
9961 memset(&wol
->sopass
, 0, sizeof(wol
->sopass
));
9964 static int tg3_set_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
9966 struct tg3
*tp
= netdev_priv(dev
);
9967 struct device
*dp
= &tp
->pdev
->dev
;
9969 if (wol
->wolopts
& ~WAKE_MAGIC
)
9971 if ((wol
->wolopts
& WAKE_MAGIC
) &&
9972 !((tp
->tg3_flags
& TG3_FLAG_WOL_CAP
) && device_can_wakeup(dp
)))
9975 device_set_wakeup_enable(dp
, wol
->wolopts
& WAKE_MAGIC
);
9977 spin_lock_bh(&tp
->lock
);
9978 if (device_may_wakeup(dp
))
9979 tp
->tg3_flags
|= TG3_FLAG_WOL_ENABLE
;
9981 tp
->tg3_flags
&= ~TG3_FLAG_WOL_ENABLE
;
9982 spin_unlock_bh(&tp
->lock
);
9988 static u32
tg3_get_msglevel(struct net_device
*dev
)
9990 struct tg3
*tp
= netdev_priv(dev
);
9991 return tp
->msg_enable
;
9994 static void tg3_set_msglevel(struct net_device
*dev
, u32 value
)
9996 struct tg3
*tp
= netdev_priv(dev
);
9997 tp
->msg_enable
= value
;
10000 static int tg3_set_tso(struct net_device
*dev
, u32 value
)
10002 struct tg3
*tp
= netdev_priv(dev
);
10004 if (!(tp
->tg3_flags2
& TG3_FLG2_TSO_CAPABLE
)) {
10009 if ((dev
->features
& NETIF_F_IPV6_CSUM
) &&
10010 ((tp
->tg3_flags2
& TG3_FLG2_HW_TSO_2
) ||
10011 (tp
->tg3_flags2
& TG3_FLG2_HW_TSO_3
))) {
10013 dev
->features
|= NETIF_F_TSO6
;
10014 if ((tp
->tg3_flags2
& TG3_FLG2_HW_TSO_3
) ||
10015 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5761
||
10016 (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5784
&&
10017 GET_CHIP_REV(tp
->pci_chip_rev_id
) != CHIPREV_5784_AX
) ||
10018 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
||
10019 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57780
)
10020 dev
->features
|= NETIF_F_TSO_ECN
;
10022 dev
->features
&= ~(NETIF_F_TSO6
| NETIF_F_TSO_ECN
);
10024 return ethtool_op_set_tso(dev
, value
);
10027 static int tg3_nway_reset(struct net_device
*dev
)
10029 struct tg3
*tp
= netdev_priv(dev
);
10032 if (!netif_running(dev
))
10035 if (tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
)
10038 if (tp
->tg3_flags3
& TG3_FLG3_USE_PHYLIB
) {
10039 if (!(tp
->phy_flags
& TG3_PHYFLG_IS_CONNECTED
))
10041 r
= phy_start_aneg(tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
]);
10045 spin_lock_bh(&tp
->lock
);
10047 tg3_readphy(tp
, MII_BMCR
, &bmcr
);
10048 if (!tg3_readphy(tp
, MII_BMCR
, &bmcr
) &&
10049 ((bmcr
& BMCR_ANENABLE
) ||
10050 (tp
->phy_flags
& TG3_PHYFLG_PARALLEL_DETECT
))) {
10051 tg3_writephy(tp
, MII_BMCR
, bmcr
| BMCR_ANRESTART
|
10055 spin_unlock_bh(&tp
->lock
);
10061 static void tg3_get_ringparam(struct net_device
*dev
, struct ethtool_ringparam
*ering
)
10063 struct tg3
*tp
= netdev_priv(dev
);
10065 ering
->rx_max_pending
= tp
->rx_std_ring_mask
;
10066 ering
->rx_mini_max_pending
= 0;
10067 if (tp
->tg3_flags
& TG3_FLAG_JUMBO_RING_ENABLE
)
10068 ering
->rx_jumbo_max_pending
= tp
->rx_jmb_ring_mask
;
10070 ering
->rx_jumbo_max_pending
= 0;
10072 ering
->tx_max_pending
= TG3_TX_RING_SIZE
- 1;
10074 ering
->rx_pending
= tp
->rx_pending
;
10075 ering
->rx_mini_pending
= 0;
10076 if (tp
->tg3_flags
& TG3_FLAG_JUMBO_RING_ENABLE
)
10077 ering
->rx_jumbo_pending
= tp
->rx_jumbo_pending
;
10079 ering
->rx_jumbo_pending
= 0;
10081 ering
->tx_pending
= tp
->napi
[0].tx_pending
;
10084 static int tg3_set_ringparam(struct net_device
*dev
, struct ethtool_ringparam
*ering
)
10086 struct tg3
*tp
= netdev_priv(dev
);
10087 int i
, irq_sync
= 0, err
= 0;
10089 if ((ering
->rx_pending
> tp
->rx_std_ring_mask
) ||
10090 (ering
->rx_jumbo_pending
> tp
->rx_jmb_ring_mask
) ||
10091 (ering
->tx_pending
> TG3_TX_RING_SIZE
- 1) ||
10092 (ering
->tx_pending
<= MAX_SKB_FRAGS
) ||
10093 ((tp
->tg3_flags2
& TG3_FLG2_TSO_BUG
) &&
10094 (ering
->tx_pending
<= (MAX_SKB_FRAGS
* 3))))
10097 if (netif_running(dev
)) {
10099 tg3_netif_stop(tp
);
10103 tg3_full_lock(tp
, irq_sync
);
10105 tp
->rx_pending
= ering
->rx_pending
;
10107 if ((tp
->tg3_flags2
& TG3_FLG2_MAX_RXPEND_64
) &&
10108 tp
->rx_pending
> 63)
10109 tp
->rx_pending
= 63;
10110 tp
->rx_jumbo_pending
= ering
->rx_jumbo_pending
;
10112 for (i
= 0; i
< tp
->irq_max
; i
++)
10113 tp
->napi
[i
].tx_pending
= ering
->tx_pending
;
10115 if (netif_running(dev
)) {
10116 tg3_halt(tp
, RESET_KIND_SHUTDOWN
, 1);
10117 err
= tg3_restart_hw(tp
, 1);
10119 tg3_netif_start(tp
);
10122 tg3_full_unlock(tp
);
10124 if (irq_sync
&& !err
)
10130 static void tg3_get_pauseparam(struct net_device
*dev
, struct ethtool_pauseparam
*epause
)
10132 struct tg3
*tp
= netdev_priv(dev
);
10134 epause
->autoneg
= (tp
->tg3_flags
& TG3_FLAG_PAUSE_AUTONEG
) != 0;
10136 if (tp
->link_config
.active_flowctrl
& FLOW_CTRL_RX
)
10137 epause
->rx_pause
= 1;
10139 epause
->rx_pause
= 0;
10141 if (tp
->link_config
.active_flowctrl
& FLOW_CTRL_TX
)
10142 epause
->tx_pause
= 1;
10144 epause
->tx_pause
= 0;
10147 static int tg3_set_pauseparam(struct net_device
*dev
, struct ethtool_pauseparam
*epause
)
10149 struct tg3
*tp
= netdev_priv(dev
);
10152 if (tp
->tg3_flags3
& TG3_FLG3_USE_PHYLIB
) {
10154 struct phy_device
*phydev
;
10156 phydev
= tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
];
10158 if (!(phydev
->supported
& SUPPORTED_Pause
) ||
10159 (!(phydev
->supported
& SUPPORTED_Asym_Pause
) &&
10160 (epause
->rx_pause
!= epause
->tx_pause
)))
10163 tp
->link_config
.flowctrl
= 0;
10164 if (epause
->rx_pause
) {
10165 tp
->link_config
.flowctrl
|= FLOW_CTRL_RX
;
10167 if (epause
->tx_pause
) {
10168 tp
->link_config
.flowctrl
|= FLOW_CTRL_TX
;
10169 newadv
= ADVERTISED_Pause
;
10171 newadv
= ADVERTISED_Pause
|
10172 ADVERTISED_Asym_Pause
;
10173 } else if (epause
->tx_pause
) {
10174 tp
->link_config
.flowctrl
|= FLOW_CTRL_TX
;
10175 newadv
= ADVERTISED_Asym_Pause
;
10179 if (epause
->autoneg
)
10180 tp
->tg3_flags
|= TG3_FLAG_PAUSE_AUTONEG
;
10182 tp
->tg3_flags
&= ~TG3_FLAG_PAUSE_AUTONEG
;
10184 if (tp
->phy_flags
& TG3_PHYFLG_IS_CONNECTED
) {
10185 u32 oldadv
= phydev
->advertising
&
10186 (ADVERTISED_Pause
| ADVERTISED_Asym_Pause
);
10187 if (oldadv
!= newadv
) {
10188 phydev
->advertising
&=
10189 ~(ADVERTISED_Pause
|
10190 ADVERTISED_Asym_Pause
);
10191 phydev
->advertising
|= newadv
;
10192 if (phydev
->autoneg
) {
10194 * Always renegotiate the link to
10195 * inform our link partner of our
10196 * flow control settings, even if the
10197 * flow control is forced. Let
10198 * tg3_adjust_link() do the final
10199 * flow control setup.
10201 return phy_start_aneg(phydev
);
10205 if (!epause
->autoneg
)
10206 tg3_setup_flow_control(tp
, 0, 0);
10208 tp
->link_config
.orig_advertising
&=
10209 ~(ADVERTISED_Pause
|
10210 ADVERTISED_Asym_Pause
);
10211 tp
->link_config
.orig_advertising
|= newadv
;
10216 if (netif_running(dev
)) {
10217 tg3_netif_stop(tp
);
10221 tg3_full_lock(tp
, irq_sync
);
10223 if (epause
->autoneg
)
10224 tp
->tg3_flags
|= TG3_FLAG_PAUSE_AUTONEG
;
10226 tp
->tg3_flags
&= ~TG3_FLAG_PAUSE_AUTONEG
;
10227 if (epause
->rx_pause
)
10228 tp
->link_config
.flowctrl
|= FLOW_CTRL_RX
;
10230 tp
->link_config
.flowctrl
&= ~FLOW_CTRL_RX
;
10231 if (epause
->tx_pause
)
10232 tp
->link_config
.flowctrl
|= FLOW_CTRL_TX
;
10234 tp
->link_config
.flowctrl
&= ~FLOW_CTRL_TX
;
10236 if (netif_running(dev
)) {
10237 tg3_halt(tp
, RESET_KIND_SHUTDOWN
, 1);
10238 err
= tg3_restart_hw(tp
, 1);
10240 tg3_netif_start(tp
);
10243 tg3_full_unlock(tp
);
10249 static u32
tg3_get_rx_csum(struct net_device
*dev
)
10251 struct tg3
*tp
= netdev_priv(dev
);
10252 return (tp
->tg3_flags
& TG3_FLAG_RX_CHECKSUMS
) != 0;
10255 static int tg3_set_rx_csum(struct net_device
*dev
, u32 data
)
10257 struct tg3
*tp
= netdev_priv(dev
);
10259 if (tp
->tg3_flags
& TG3_FLAG_BROKEN_CHECKSUMS
) {
10265 spin_lock_bh(&tp
->lock
);
10267 tp
->tg3_flags
|= TG3_FLAG_RX_CHECKSUMS
;
10269 tp
->tg3_flags
&= ~TG3_FLAG_RX_CHECKSUMS
;
10270 spin_unlock_bh(&tp
->lock
);
10275 static int tg3_set_tx_csum(struct net_device
*dev
, u32 data
)
10277 struct tg3
*tp
= netdev_priv(dev
);
10279 if (tp
->tg3_flags
& TG3_FLAG_BROKEN_CHECKSUMS
) {
10285 if (tp
->tg3_flags3
& TG3_FLG3_5755_PLUS
)
10286 ethtool_op_set_tx_ipv6_csum(dev
, data
);
10288 ethtool_op_set_tx_csum(dev
, data
);
10293 static int tg3_get_sset_count(struct net_device
*dev
, int sset
)
10297 return TG3_NUM_TEST
;
10299 return TG3_NUM_STATS
;
10301 return -EOPNOTSUPP
;
10305 static void tg3_get_strings(struct net_device
*dev
, u32 stringset
, u8
*buf
)
10307 switch (stringset
) {
10309 memcpy(buf
, ðtool_stats_keys
, sizeof(ethtool_stats_keys
));
10312 memcpy(buf
, ðtool_test_keys
, sizeof(ethtool_test_keys
));
10315 WARN_ON(1); /* we need a WARN() */
10320 static int tg3_phys_id(struct net_device
*dev
, u32 data
)
10322 struct tg3
*tp
= netdev_priv(dev
);
10325 if (!netif_running(tp
->dev
))
10329 data
= UINT_MAX
/ 2;
10331 for (i
= 0; i
< (data
* 2); i
++) {
10333 tw32(MAC_LED_CTRL
, LED_CTRL_LNKLED_OVERRIDE
|
10334 LED_CTRL_1000MBPS_ON
|
10335 LED_CTRL_100MBPS_ON
|
10336 LED_CTRL_10MBPS_ON
|
10337 LED_CTRL_TRAFFIC_OVERRIDE
|
10338 LED_CTRL_TRAFFIC_BLINK
|
10339 LED_CTRL_TRAFFIC_LED
);
10342 tw32(MAC_LED_CTRL
, LED_CTRL_LNKLED_OVERRIDE
|
10343 LED_CTRL_TRAFFIC_OVERRIDE
);
10345 if (msleep_interruptible(500))
10348 tw32(MAC_LED_CTRL
, tp
->led_ctrl
);
10352 static void tg3_get_ethtool_stats(struct net_device
*dev
,
10353 struct ethtool_stats
*estats
, u64
*tmp_stats
)
10355 struct tg3
*tp
= netdev_priv(dev
);
10356 memcpy(tmp_stats
, tg3_get_estats(tp
), sizeof(tp
->estats
));
10359 #define NVRAM_TEST_SIZE 0x100
10360 #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10361 #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10362 #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
10363 #define NVRAM_SELFBOOT_HW_SIZE 0x20
10364 #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
10366 static int tg3_test_nvram(struct tg3
*tp
)
10370 int i
, j
, k
, err
= 0, size
;
10372 if (tp
->tg3_flags3
& TG3_FLG3_NO_NVRAM
)
10375 if (tg3_nvram_read(tp
, 0, &magic
) != 0)
10378 if (magic
== TG3_EEPROM_MAGIC
)
10379 size
= NVRAM_TEST_SIZE
;
10380 else if ((magic
& TG3_EEPROM_MAGIC_FW_MSK
) == TG3_EEPROM_MAGIC_FW
) {
10381 if ((magic
& TG3_EEPROM_SB_FORMAT_MASK
) ==
10382 TG3_EEPROM_SB_FORMAT_1
) {
10383 switch (magic
& TG3_EEPROM_SB_REVISION_MASK
) {
10384 case TG3_EEPROM_SB_REVISION_0
:
10385 size
= NVRAM_SELFBOOT_FORMAT1_0_SIZE
;
10387 case TG3_EEPROM_SB_REVISION_2
:
10388 size
= NVRAM_SELFBOOT_FORMAT1_2_SIZE
;
10390 case TG3_EEPROM_SB_REVISION_3
:
10391 size
= NVRAM_SELFBOOT_FORMAT1_3_SIZE
;
10398 } else if ((magic
& TG3_EEPROM_MAGIC_HW_MSK
) == TG3_EEPROM_MAGIC_HW
)
10399 size
= NVRAM_SELFBOOT_HW_SIZE
;
10403 buf
= kmalloc(size
, GFP_KERNEL
);
10408 for (i
= 0, j
= 0; i
< size
; i
+= 4, j
++) {
10409 err
= tg3_nvram_read_be32(tp
, i
, &buf
[j
]);
10416 /* Selfboot format */
10417 magic
= be32_to_cpu(buf
[0]);
10418 if ((magic
& TG3_EEPROM_MAGIC_FW_MSK
) ==
10419 TG3_EEPROM_MAGIC_FW
) {
10420 u8
*buf8
= (u8
*) buf
, csum8
= 0;
10422 if ((magic
& TG3_EEPROM_SB_REVISION_MASK
) ==
10423 TG3_EEPROM_SB_REVISION_2
) {
10424 /* For rev 2, the csum doesn't include the MBA. */
10425 for (i
= 0; i
< TG3_EEPROM_SB_F1R2_MBA_OFF
; i
++)
10427 for (i
= TG3_EEPROM_SB_F1R2_MBA_OFF
+ 4; i
< size
; i
++)
10430 for (i
= 0; i
< size
; i
++)
10443 if ((magic
& TG3_EEPROM_MAGIC_HW_MSK
) ==
10444 TG3_EEPROM_MAGIC_HW
) {
10445 u8 data
[NVRAM_SELFBOOT_DATA_SIZE
];
10446 u8 parity
[NVRAM_SELFBOOT_DATA_SIZE
];
10447 u8
*buf8
= (u8
*) buf
;
10449 /* Separate the parity bits and the data bytes. */
10450 for (i
= 0, j
= 0, k
= 0; i
< NVRAM_SELFBOOT_HW_SIZE
; i
++) {
10451 if ((i
== 0) || (i
== 8)) {
10455 for (l
= 0, msk
= 0x80; l
< 7; l
++, msk
>>= 1)
10456 parity
[k
++] = buf8
[i
] & msk
;
10458 } else if (i
== 16) {
10462 for (l
= 0, msk
= 0x20; l
< 6; l
++, msk
>>= 1)
10463 parity
[k
++] = buf8
[i
] & msk
;
10466 for (l
= 0, msk
= 0x80; l
< 8; l
++, msk
>>= 1)
10467 parity
[k
++] = buf8
[i
] & msk
;
10470 data
[j
++] = buf8
[i
];
10474 for (i
= 0; i
< NVRAM_SELFBOOT_DATA_SIZE
; i
++) {
10475 u8 hw8
= hweight8(data
[i
]);
10477 if ((hw8
& 0x1) && parity
[i
])
10479 else if (!(hw8
& 0x1) && !parity
[i
])
10488 /* Bootstrap checksum at offset 0x10 */
10489 csum
= calc_crc((unsigned char *) buf
, 0x10);
10490 if (csum
!= le32_to_cpu(buf
[0x10/4]))
10493 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10494 csum
= calc_crc((unsigned char *) &buf
[0x74/4], 0x88);
10495 if (csum
!= le32_to_cpu(buf
[0xfc/4]))
10498 for (i
= 0; i
< TG3_NVM_VPD_LEN
; i
+= 4) {
10499 /* The data is in little-endian format in NVRAM.
10500 * Use the big-endian read routines to preserve
10501 * the byte order as it exists in NVRAM.
10503 if (tg3_nvram_read_be32(tp
, TG3_NVM_VPD_OFF
+ i
, &buf
[i
/4]))
10507 i
= pci_vpd_find_tag((u8
*)buf
, 0, TG3_NVM_VPD_LEN
,
10508 PCI_VPD_LRDT_RO_DATA
);
10510 j
= pci_vpd_lrdt_size(&((u8
*)buf
)[i
]);
10514 if (i
+ PCI_VPD_LRDT_TAG_SIZE
+ j
> TG3_NVM_VPD_LEN
)
10517 i
+= PCI_VPD_LRDT_TAG_SIZE
;
10518 j
= pci_vpd_find_info_keyword((u8
*)buf
, i
, j
,
10519 PCI_VPD_RO_KEYWORD_CHKSUM
);
10523 j
+= PCI_VPD_INFO_FLD_HDR_SIZE
;
10525 for (i
= 0; i
<= j
; i
++)
10526 csum8
+= ((u8
*)buf
)[i
];
10540 #define TG3_SERDES_TIMEOUT_SEC 2
10541 #define TG3_COPPER_TIMEOUT_SEC 6
10543 static int tg3_test_link(struct tg3
*tp
)
10547 if (!netif_running(tp
->dev
))
10550 if (tp
->phy_flags
& TG3_PHYFLG_ANY_SERDES
)
10551 max
= TG3_SERDES_TIMEOUT_SEC
;
10553 max
= TG3_COPPER_TIMEOUT_SEC
;
10555 for (i
= 0; i
< max
; i
++) {
10556 if (netif_carrier_ok(tp
->dev
))
10559 if (msleep_interruptible(1000))
10566 /* Only test the commonly used registers */
10567 static int tg3_test_registers(struct tg3
*tp
)
10569 int i
, is_5705
, is_5750
;
10570 u32 offset
, read_mask
, write_mask
, val
, save_val
, read_val
;
10574 #define TG3_FL_5705 0x1
10575 #define TG3_FL_NOT_5705 0x2
10576 #define TG3_FL_NOT_5788 0x4
10577 #define TG3_FL_NOT_5750 0x8
10581 /* MAC Control Registers */
10582 { MAC_MODE
, TG3_FL_NOT_5705
,
10583 0x00000000, 0x00ef6f8c },
10584 { MAC_MODE
, TG3_FL_5705
,
10585 0x00000000, 0x01ef6b8c },
10586 { MAC_STATUS
, TG3_FL_NOT_5705
,
10587 0x03800107, 0x00000000 },
10588 { MAC_STATUS
, TG3_FL_5705
,
10589 0x03800100, 0x00000000 },
10590 { MAC_ADDR_0_HIGH
, 0x0000,
10591 0x00000000, 0x0000ffff },
10592 { MAC_ADDR_0_LOW
, 0x0000,
10593 0x00000000, 0xffffffff },
10594 { MAC_RX_MTU_SIZE
, 0x0000,
10595 0x00000000, 0x0000ffff },
10596 { MAC_TX_MODE
, 0x0000,
10597 0x00000000, 0x00000070 },
10598 { MAC_TX_LENGTHS
, 0x0000,
10599 0x00000000, 0x00003fff },
10600 { MAC_RX_MODE
, TG3_FL_NOT_5705
,
10601 0x00000000, 0x000007fc },
10602 { MAC_RX_MODE
, TG3_FL_5705
,
10603 0x00000000, 0x000007dc },
10604 { MAC_HASH_REG_0
, 0x0000,
10605 0x00000000, 0xffffffff },
10606 { MAC_HASH_REG_1
, 0x0000,
10607 0x00000000, 0xffffffff },
10608 { MAC_HASH_REG_2
, 0x0000,
10609 0x00000000, 0xffffffff },
10610 { MAC_HASH_REG_3
, 0x0000,
10611 0x00000000, 0xffffffff },
10613 /* Receive Data and Receive BD Initiator Control Registers. */
10614 { RCVDBDI_JUMBO_BD
+0, TG3_FL_NOT_5705
,
10615 0x00000000, 0xffffffff },
10616 { RCVDBDI_JUMBO_BD
+4, TG3_FL_NOT_5705
,
10617 0x00000000, 0xffffffff },
10618 { RCVDBDI_JUMBO_BD
+8, TG3_FL_NOT_5705
,
10619 0x00000000, 0x00000003 },
10620 { RCVDBDI_JUMBO_BD
+0xc, TG3_FL_NOT_5705
,
10621 0x00000000, 0xffffffff },
10622 { RCVDBDI_STD_BD
+0, 0x0000,
10623 0x00000000, 0xffffffff },
10624 { RCVDBDI_STD_BD
+4, 0x0000,
10625 0x00000000, 0xffffffff },
10626 { RCVDBDI_STD_BD
+8, 0x0000,
10627 0x00000000, 0xffff0002 },
10628 { RCVDBDI_STD_BD
+0xc, 0x0000,
10629 0x00000000, 0xffffffff },
10631 /* Receive BD Initiator Control Registers. */
10632 { RCVBDI_STD_THRESH
, TG3_FL_NOT_5705
,
10633 0x00000000, 0xffffffff },
10634 { RCVBDI_STD_THRESH
, TG3_FL_5705
,
10635 0x00000000, 0x000003ff },
10636 { RCVBDI_JUMBO_THRESH
, TG3_FL_NOT_5705
,
10637 0x00000000, 0xffffffff },
10639 /* Host Coalescing Control Registers. */
10640 { HOSTCC_MODE
, TG3_FL_NOT_5705
,
10641 0x00000000, 0x00000004 },
10642 { HOSTCC_MODE
, TG3_FL_5705
,
10643 0x00000000, 0x000000f6 },
10644 { HOSTCC_RXCOL_TICKS
, TG3_FL_NOT_5705
,
10645 0x00000000, 0xffffffff },
10646 { HOSTCC_RXCOL_TICKS
, TG3_FL_5705
,
10647 0x00000000, 0x000003ff },
10648 { HOSTCC_TXCOL_TICKS
, TG3_FL_NOT_5705
,
10649 0x00000000, 0xffffffff },
10650 { HOSTCC_TXCOL_TICKS
, TG3_FL_5705
,
10651 0x00000000, 0x000003ff },
10652 { HOSTCC_RXMAX_FRAMES
, TG3_FL_NOT_5705
,
10653 0x00000000, 0xffffffff },
10654 { HOSTCC_RXMAX_FRAMES
, TG3_FL_5705
| TG3_FL_NOT_5788
,
10655 0x00000000, 0x000000ff },
10656 { HOSTCC_TXMAX_FRAMES
, TG3_FL_NOT_5705
,
10657 0x00000000, 0xffffffff },
10658 { HOSTCC_TXMAX_FRAMES
, TG3_FL_5705
| TG3_FL_NOT_5788
,
10659 0x00000000, 0x000000ff },
10660 { HOSTCC_RXCOAL_TICK_INT
, TG3_FL_NOT_5705
,
10661 0x00000000, 0xffffffff },
10662 { HOSTCC_TXCOAL_TICK_INT
, TG3_FL_NOT_5705
,
10663 0x00000000, 0xffffffff },
10664 { HOSTCC_RXCOAL_MAXF_INT
, TG3_FL_NOT_5705
,
10665 0x00000000, 0xffffffff },
10666 { HOSTCC_RXCOAL_MAXF_INT
, TG3_FL_5705
| TG3_FL_NOT_5788
,
10667 0x00000000, 0x000000ff },
10668 { HOSTCC_TXCOAL_MAXF_INT
, TG3_FL_NOT_5705
,
10669 0x00000000, 0xffffffff },
10670 { HOSTCC_TXCOAL_MAXF_INT
, TG3_FL_5705
| TG3_FL_NOT_5788
,
10671 0x00000000, 0x000000ff },
10672 { HOSTCC_STAT_COAL_TICKS
, TG3_FL_NOT_5705
,
10673 0x00000000, 0xffffffff },
10674 { HOSTCC_STATS_BLK_HOST_ADDR
, TG3_FL_NOT_5705
,
10675 0x00000000, 0xffffffff },
10676 { HOSTCC_STATS_BLK_HOST_ADDR
+4, TG3_FL_NOT_5705
,
10677 0x00000000, 0xffffffff },
10678 { HOSTCC_STATUS_BLK_HOST_ADDR
, 0x0000,
10679 0x00000000, 0xffffffff },
10680 { HOSTCC_STATUS_BLK_HOST_ADDR
+4, 0x0000,
10681 0x00000000, 0xffffffff },
10682 { HOSTCC_STATS_BLK_NIC_ADDR
, 0x0000,
10683 0xffffffff, 0x00000000 },
10684 { HOSTCC_STATUS_BLK_NIC_ADDR
, 0x0000,
10685 0xffffffff, 0x00000000 },
10687 /* Buffer Manager Control Registers. */
10688 { BUFMGR_MB_POOL_ADDR
, TG3_FL_NOT_5750
,
10689 0x00000000, 0x007fff80 },
10690 { BUFMGR_MB_POOL_SIZE
, TG3_FL_NOT_5750
,
10691 0x00000000, 0x007fffff },
10692 { BUFMGR_MB_RDMA_LOW_WATER
, 0x0000,
10693 0x00000000, 0x0000003f },
10694 { BUFMGR_MB_MACRX_LOW_WATER
, 0x0000,
10695 0x00000000, 0x000001ff },
10696 { BUFMGR_MB_HIGH_WATER
, 0x0000,
10697 0x00000000, 0x000001ff },
10698 { BUFMGR_DMA_DESC_POOL_ADDR
, TG3_FL_NOT_5705
,
10699 0xffffffff, 0x00000000 },
10700 { BUFMGR_DMA_DESC_POOL_SIZE
, TG3_FL_NOT_5705
,
10701 0xffffffff, 0x00000000 },
10703 /* Mailbox Registers */
10704 { GRCMBOX_RCVSTD_PROD_IDX
+4, 0x0000,
10705 0x00000000, 0x000001ff },
10706 { GRCMBOX_RCVJUMBO_PROD_IDX
+4, TG3_FL_NOT_5705
,
10707 0x00000000, 0x000001ff },
10708 { GRCMBOX_RCVRET_CON_IDX_0
+4, 0x0000,
10709 0x00000000, 0x000007ff },
10710 { GRCMBOX_SNDHOST_PROD_IDX_0
+4, 0x0000,
10711 0x00000000, 0x000001ff },
10713 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10716 is_5705
= is_5750
= 0;
10717 if (tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
) {
10719 if (tp
->tg3_flags2
& TG3_FLG2_5750_PLUS
)
10723 for (i
= 0; reg_tbl
[i
].offset
!= 0xffff; i
++) {
10724 if (is_5705
&& (reg_tbl
[i
].flags
& TG3_FL_NOT_5705
))
10727 if (!is_5705
&& (reg_tbl
[i
].flags
& TG3_FL_5705
))
10730 if ((tp
->tg3_flags2
& TG3_FLG2_IS_5788
) &&
10731 (reg_tbl
[i
].flags
& TG3_FL_NOT_5788
))
10734 if (is_5750
&& (reg_tbl
[i
].flags
& TG3_FL_NOT_5750
))
10737 offset
= (u32
) reg_tbl
[i
].offset
;
10738 read_mask
= reg_tbl
[i
].read_mask
;
10739 write_mask
= reg_tbl
[i
].write_mask
;
10741 /* Save the original register content */
10742 save_val
= tr32(offset
);
10744 /* Determine the read-only value. */
10745 read_val
= save_val
& read_mask
;
10747 /* Write zero to the register, then make sure the read-only bits
10748 * are not changed and the read/write bits are all zeros.
10752 val
= tr32(offset
);
10754 /* Test the read-only and read/write bits. */
10755 if (((val
& read_mask
) != read_val
) || (val
& write_mask
))
10758 /* Write ones to all the bits defined by RdMask and WrMask, then
10759 * make sure the read-only bits are not changed and the
10760 * read/write bits are all ones.
10762 tw32(offset
, read_mask
| write_mask
);
10764 val
= tr32(offset
);
10766 /* Test the read-only bits. */
10767 if ((val
& read_mask
) != read_val
)
10770 /* Test the read/write bits. */
10771 if ((val
& write_mask
) != write_mask
)
10774 tw32(offset
, save_val
);
10780 if (netif_msg_hw(tp
))
10781 netdev_err(tp
->dev
,
10782 "Register test failed at offset %x\n", offset
);
10783 tw32(offset
, save_val
);
10787 static int tg3_do_mem_test(struct tg3
*tp
, u32 offset
, u32 len
)
10789 static const u32 test_pattern
[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
10793 for (i
= 0; i
< ARRAY_SIZE(test_pattern
); i
++) {
10794 for (j
= 0; j
< len
; j
+= 4) {
10797 tg3_write_mem(tp
, offset
+ j
, test_pattern
[i
]);
10798 tg3_read_mem(tp
, offset
+ j
, &val
);
10799 if (val
!= test_pattern
[i
])
10806 static int tg3_test_memory(struct tg3
*tp
)
10808 static struct mem_entry
{
10811 } mem_tbl_570x
[] = {
10812 { 0x00000000, 0x00b50},
10813 { 0x00002000, 0x1c000},
10814 { 0xffffffff, 0x00000}
10815 }, mem_tbl_5705
[] = {
10816 { 0x00000100, 0x0000c},
10817 { 0x00000200, 0x00008},
10818 { 0x00004000, 0x00800},
10819 { 0x00006000, 0x01000},
10820 { 0x00008000, 0x02000},
10821 { 0x00010000, 0x0e000},
10822 { 0xffffffff, 0x00000}
10823 }, mem_tbl_5755
[] = {
10824 { 0x00000200, 0x00008},
10825 { 0x00004000, 0x00800},
10826 { 0x00006000, 0x00800},
10827 { 0x00008000, 0x02000},
10828 { 0x00010000, 0x0c000},
10829 { 0xffffffff, 0x00000}
10830 }, mem_tbl_5906
[] = {
10831 { 0x00000200, 0x00008},
10832 { 0x00004000, 0x00400},
10833 { 0x00006000, 0x00400},
10834 { 0x00008000, 0x01000},
10835 { 0x00010000, 0x01000},
10836 { 0xffffffff, 0x00000}
10837 }, mem_tbl_5717
[] = {
10838 { 0x00000200, 0x00008},
10839 { 0x00010000, 0x0a000},
10840 { 0x00020000, 0x13c00},
10841 { 0xffffffff, 0x00000}
10842 }, mem_tbl_57765
[] = {
10843 { 0x00000200, 0x00008},
10844 { 0x00004000, 0x00800},
10845 { 0x00006000, 0x09800},
10846 { 0x00010000, 0x0a000},
10847 { 0xffffffff, 0x00000}
10849 struct mem_entry
*mem_tbl
;
10853 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
||
10854 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
)
10855 mem_tbl
= mem_tbl_5717
;
10856 else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57765
)
10857 mem_tbl
= mem_tbl_57765
;
10858 else if (tp
->tg3_flags3
& TG3_FLG3_5755_PLUS
)
10859 mem_tbl
= mem_tbl_5755
;
10860 else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
)
10861 mem_tbl
= mem_tbl_5906
;
10862 else if (tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
)
10863 mem_tbl
= mem_tbl_5705
;
10865 mem_tbl
= mem_tbl_570x
;
10867 for (i
= 0; mem_tbl
[i
].offset
!= 0xffffffff; i
++) {
10868 err
= tg3_do_mem_test(tp
, mem_tbl
[i
].offset
, mem_tbl
[i
].len
);
10876 #define TG3_MAC_LOOPBACK 0
10877 #define TG3_PHY_LOOPBACK 1
10879 static int tg3_run_loopback(struct tg3
*tp
, int loopback_mode
)
10881 u32 mac_mode
, rx_start_idx
, rx_idx
, tx_idx
, opaque_key
;
10882 u32 desc_idx
, coal_now
;
10883 struct sk_buff
*skb
, *rx_skb
;
10886 int num_pkts
, tx_len
, rx_len
, i
, err
;
10887 struct tg3_rx_buffer_desc
*desc
;
10888 struct tg3_napi
*tnapi
, *rnapi
;
10889 struct tg3_rx_prodring_set
*tpr
= &tp
->napi
[0].prodring
;
10891 tnapi
= &tp
->napi
[0];
10892 rnapi
= &tp
->napi
[0];
10893 if (tp
->irq_cnt
> 1) {
10894 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_RSS
)
10895 rnapi
= &tp
->napi
[1];
10896 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_TSS
)
10897 tnapi
= &tp
->napi
[1];
10899 coal_now
= tnapi
->coal_now
| rnapi
->coal_now
;
10901 if (loopback_mode
== TG3_MAC_LOOPBACK
) {
10902 /* HW errata - mac loopback fails in some cases on 5780.
10903 * Normal traffic and PHY loopback are not affected by
10904 * errata. Also, the MAC loopback test is deprecated for
10905 * all newer ASIC revisions.
10907 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5780
||
10908 (tp
->tg3_flags
& TG3_FLAG_CPMU_PRESENT
))
10911 mac_mode
= tp
->mac_mode
&
10912 ~(MAC_MODE_PORT_MODE_MASK
| MAC_MODE_HALF_DUPLEX
);
10913 mac_mode
|= MAC_MODE_PORT_INT_LPBACK
;
10914 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
))
10915 mac_mode
|= MAC_MODE_LINK_POLARITY
;
10916 if (tp
->phy_flags
& TG3_PHYFLG_10_100_ONLY
)
10917 mac_mode
|= MAC_MODE_PORT_MODE_MII
;
10919 mac_mode
|= MAC_MODE_PORT_MODE_GMII
;
10920 tw32(MAC_MODE
, mac_mode
);
10921 } else if (loopback_mode
== TG3_PHY_LOOPBACK
) {
10924 if (tp
->phy_flags
& TG3_PHYFLG_IS_FET
) {
10925 tg3_phy_fet_toggle_apd(tp
, false);
10926 val
= BMCR_LOOPBACK
| BMCR_FULLDPLX
| BMCR_SPEED100
;
10928 val
= BMCR_LOOPBACK
| BMCR_FULLDPLX
| BMCR_SPEED1000
;
10930 tg3_phy_toggle_automdix(tp
, 0);
10932 tg3_writephy(tp
, MII_BMCR
, val
);
10935 mac_mode
= tp
->mac_mode
&
10936 ~(MAC_MODE_PORT_MODE_MASK
| MAC_MODE_HALF_DUPLEX
);
10937 if (tp
->phy_flags
& TG3_PHYFLG_IS_FET
) {
10938 tg3_writephy(tp
, MII_TG3_FET_PTEST
,
10939 MII_TG3_FET_PTEST_FRC_TX_LINK
|
10940 MII_TG3_FET_PTEST_FRC_TX_LOCK
);
10941 /* The write needs to be flushed for the AC131 */
10942 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
)
10943 tg3_readphy(tp
, MII_TG3_FET_PTEST
, &val
);
10944 mac_mode
|= MAC_MODE_PORT_MODE_MII
;
10946 mac_mode
|= MAC_MODE_PORT_MODE_GMII
;
10948 /* reset to prevent losing 1st rx packet intermittently */
10949 if (tp
->phy_flags
& TG3_PHYFLG_MII_SERDES
) {
10950 tw32_f(MAC_RX_MODE
, RX_MODE_RESET
);
10952 tw32_f(MAC_RX_MODE
, tp
->rx_mode
);
10954 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
) {
10955 u32 masked_phy_id
= tp
->phy_id
& TG3_PHY_ID_MASK
;
10956 if (masked_phy_id
== TG3_PHY_ID_BCM5401
)
10957 mac_mode
&= ~MAC_MODE_LINK_POLARITY
;
10958 else if (masked_phy_id
== TG3_PHY_ID_BCM5411
)
10959 mac_mode
|= MAC_MODE_LINK_POLARITY
;
10960 tg3_writephy(tp
, MII_TG3_EXT_CTRL
,
10961 MII_TG3_EXT_CTRL_LNK3_LED_MODE
);
10963 tw32(MAC_MODE
, mac_mode
);
10965 /* Wait for link */
10966 for (i
= 0; i
< 100; i
++) {
10967 if (tr32(MAC_TX_STATUS
) & TX_STATUS_LINK_UP
)
10978 skb
= netdev_alloc_skb(tp
->dev
, tx_len
);
10982 tx_data
= skb_put(skb
, tx_len
);
10983 memcpy(tx_data
, tp
->dev
->dev_addr
, 6);
10984 memset(tx_data
+ 6, 0x0, 8);
10986 tw32(MAC_RX_MTU_SIZE
, tx_len
+ 4);
10988 for (i
= 14; i
< tx_len
; i
++)
10989 tx_data
[i
] = (u8
) (i
& 0xff);
10991 map
= pci_map_single(tp
->pdev
, skb
->data
, tx_len
, PCI_DMA_TODEVICE
);
10992 if (pci_dma_mapping_error(tp
->pdev
, map
)) {
10993 dev_kfree_skb(skb
);
10997 tw32_f(HOSTCC_MODE
, tp
->coalesce_mode
| HOSTCC_MODE_ENABLE
|
11002 rx_start_idx
= rnapi
->hw_status
->idx
[0].rx_producer
;
11006 tg3_set_txd(tnapi
, tnapi
->tx_prod
, map
, tx_len
, 0, 1);
11011 tw32_tx_mbox(tnapi
->prodmbox
, tnapi
->tx_prod
);
11012 tr32_mailbox(tnapi
->prodmbox
);
11016 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11017 for (i
= 0; i
< 35; i
++) {
11018 tw32_f(HOSTCC_MODE
, tp
->coalesce_mode
| HOSTCC_MODE_ENABLE
|
11023 tx_idx
= tnapi
->hw_status
->idx
[0].tx_consumer
;
11024 rx_idx
= rnapi
->hw_status
->idx
[0].rx_producer
;
11025 if ((tx_idx
== tnapi
->tx_prod
) &&
11026 (rx_idx
== (rx_start_idx
+ num_pkts
)))
11030 pci_unmap_single(tp
->pdev
, map
, tx_len
, PCI_DMA_TODEVICE
);
11031 dev_kfree_skb(skb
);
11033 if (tx_idx
!= tnapi
->tx_prod
)
11036 if (rx_idx
!= rx_start_idx
+ num_pkts
)
11039 desc
= &rnapi
->rx_rcb
[rx_start_idx
];
11040 desc_idx
= desc
->opaque
& RXD_OPAQUE_INDEX_MASK
;
11041 opaque_key
= desc
->opaque
& RXD_OPAQUE_RING_MASK
;
11042 if (opaque_key
!= RXD_OPAQUE_RING_STD
)
11045 if ((desc
->err_vlan
& RXD_ERR_MASK
) != 0 &&
11046 (desc
->err_vlan
!= RXD_ERR_ODD_NIBBLE_RCVD_MII
))
11049 rx_len
= ((desc
->idx_len
& RXD_LEN_MASK
) >> RXD_LEN_SHIFT
) - 4;
11050 if (rx_len
!= tx_len
)
11053 rx_skb
= tpr
->rx_std_buffers
[desc_idx
].skb
;
11055 map
= dma_unmap_addr(&tpr
->rx_std_buffers
[desc_idx
], mapping
);
11056 pci_dma_sync_single_for_cpu(tp
->pdev
, map
, rx_len
, PCI_DMA_FROMDEVICE
);
11058 for (i
= 14; i
< tx_len
; i
++) {
11059 if (*(rx_skb
->data
+ i
) != (u8
) (i
& 0xff))
11064 /* tg3_free_rings will unmap and free the rx_skb */
11069 #define TG3_MAC_LOOPBACK_FAILED 1
11070 #define TG3_PHY_LOOPBACK_FAILED 2
11071 #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
11072 TG3_PHY_LOOPBACK_FAILED)
11074 static int tg3_test_loopback(struct tg3
*tp
)
11077 u32 eee_cap
, cpmuctrl
= 0;
11079 if (!netif_running(tp
->dev
))
11080 return TG3_LOOPBACK_FAILED
;
11082 eee_cap
= tp
->phy_flags
& TG3_PHYFLG_EEE_CAP
;
11083 tp
->phy_flags
&= ~TG3_PHYFLG_EEE_CAP
;
11085 err
= tg3_reset_hw(tp
, 1);
11087 err
= TG3_LOOPBACK_FAILED
;
11091 /* Turn off gphy autopowerdown. */
11092 if (tp
->phy_flags
& TG3_PHYFLG_ENABLE_APD
)
11093 tg3_phy_toggle_apd(tp
, false);
11095 if (tp
->tg3_flags
& TG3_FLAG_CPMU_PRESENT
) {
11099 tw32(TG3_CPMU_MUTEX_REQ
, CPMU_MUTEX_REQ_DRIVER
);
11101 /* Wait for up to 40 microseconds to acquire lock. */
11102 for (i
= 0; i
< 4; i
++) {
11103 status
= tr32(TG3_CPMU_MUTEX_GNT
);
11104 if (status
== CPMU_MUTEX_GNT_DRIVER
)
11109 if (status
!= CPMU_MUTEX_GNT_DRIVER
) {
11110 err
= TG3_LOOPBACK_FAILED
;
11114 /* Turn off link-based power management. */
11115 cpmuctrl
= tr32(TG3_CPMU_CTRL
);
11116 tw32(TG3_CPMU_CTRL
,
11117 cpmuctrl
& ~(CPMU_CTRL_LINK_SPEED_MODE
|
11118 CPMU_CTRL_LINK_AWARE_MODE
));
11121 if (tg3_run_loopback(tp
, TG3_MAC_LOOPBACK
))
11122 err
|= TG3_MAC_LOOPBACK_FAILED
;
11124 if (tp
->tg3_flags
& TG3_FLAG_CPMU_PRESENT
) {
11125 tw32(TG3_CPMU_CTRL
, cpmuctrl
);
11127 /* Release the mutex */
11128 tw32(TG3_CPMU_MUTEX_GNT
, CPMU_MUTEX_GNT_DRIVER
);
11131 if (!(tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
) &&
11132 !(tp
->tg3_flags3
& TG3_FLG3_USE_PHYLIB
)) {
11133 if (tg3_run_loopback(tp
, TG3_PHY_LOOPBACK
))
11134 err
|= TG3_PHY_LOOPBACK_FAILED
;
11137 /* Re-enable gphy autopowerdown. */
11138 if (tp
->phy_flags
& TG3_PHYFLG_ENABLE_APD
)
11139 tg3_phy_toggle_apd(tp
, true);
11142 tp
->phy_flags
|= eee_cap
;
11147 static void tg3_self_test(struct net_device
*dev
, struct ethtool_test
*etest
,
11150 struct tg3
*tp
= netdev_priv(dev
);
11152 if (tp
->phy_flags
& TG3_PHYFLG_IS_LOW_POWER
)
11155 memset(data
, 0, sizeof(u64
) * TG3_NUM_TEST
);
11157 if (tg3_test_nvram(tp
) != 0) {
11158 etest
->flags
|= ETH_TEST_FL_FAILED
;
11161 if (tg3_test_link(tp
) != 0) {
11162 etest
->flags
|= ETH_TEST_FL_FAILED
;
11165 if (etest
->flags
& ETH_TEST_FL_OFFLINE
) {
11166 int err
, err2
= 0, irq_sync
= 0;
11168 if (netif_running(dev
)) {
11170 tg3_netif_stop(tp
);
11174 tg3_full_lock(tp
, irq_sync
);
11176 tg3_halt(tp
, RESET_KIND_SUSPEND
, 1);
11177 err
= tg3_nvram_lock(tp
);
11178 tg3_halt_cpu(tp
, RX_CPU_BASE
);
11179 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
))
11180 tg3_halt_cpu(tp
, TX_CPU_BASE
);
11182 tg3_nvram_unlock(tp
);
11184 if (tp
->phy_flags
& TG3_PHYFLG_MII_SERDES
)
11187 if (tg3_test_registers(tp
) != 0) {
11188 etest
->flags
|= ETH_TEST_FL_FAILED
;
11191 if (tg3_test_memory(tp
) != 0) {
11192 etest
->flags
|= ETH_TEST_FL_FAILED
;
11195 if ((data
[4] = tg3_test_loopback(tp
)) != 0)
11196 etest
->flags
|= ETH_TEST_FL_FAILED
;
11198 tg3_full_unlock(tp
);
11200 if (tg3_test_interrupt(tp
) != 0) {
11201 etest
->flags
|= ETH_TEST_FL_FAILED
;
11205 tg3_full_lock(tp
, 0);
11207 tg3_halt(tp
, RESET_KIND_SHUTDOWN
, 1);
11208 if (netif_running(dev
)) {
11209 tp
->tg3_flags
|= TG3_FLAG_INIT_COMPLETE
;
11210 err2
= tg3_restart_hw(tp
, 1);
11212 tg3_netif_start(tp
);
11215 tg3_full_unlock(tp
);
11217 if (irq_sync
&& !err2
)
11220 if (tp
->phy_flags
& TG3_PHYFLG_IS_LOW_POWER
)
11221 tg3_power_down(tp
);
11225 static int tg3_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
)
11227 struct mii_ioctl_data
*data
= if_mii(ifr
);
11228 struct tg3
*tp
= netdev_priv(dev
);
11231 if (tp
->tg3_flags3
& TG3_FLG3_USE_PHYLIB
) {
11232 struct phy_device
*phydev
;
11233 if (!(tp
->phy_flags
& TG3_PHYFLG_IS_CONNECTED
))
11235 phydev
= tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
];
11236 return phy_mii_ioctl(phydev
, ifr
, cmd
);
11241 data
->phy_id
= tp
->phy_addr
;
11244 case SIOCGMIIREG
: {
11247 if (tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
)
11248 break; /* We have no PHY */
11250 if ((tp
->phy_flags
& TG3_PHYFLG_IS_LOW_POWER
) ||
11251 ((tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
) &&
11252 !netif_running(dev
)))
11255 spin_lock_bh(&tp
->lock
);
11256 err
= tg3_readphy(tp
, data
->reg_num
& 0x1f, &mii_regval
);
11257 spin_unlock_bh(&tp
->lock
);
11259 data
->val_out
= mii_regval
;
11265 if (tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
)
11266 break; /* We have no PHY */
11268 if ((tp
->phy_flags
& TG3_PHYFLG_IS_LOW_POWER
) ||
11269 ((tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
) &&
11270 !netif_running(dev
)))
11273 spin_lock_bh(&tp
->lock
);
11274 err
= tg3_writephy(tp
, data
->reg_num
& 0x1f, data
->val_in
);
11275 spin_unlock_bh(&tp
->lock
);
11283 return -EOPNOTSUPP
;
11286 static int tg3_get_coalesce(struct net_device
*dev
, struct ethtool_coalesce
*ec
)
11288 struct tg3
*tp
= netdev_priv(dev
);
11290 memcpy(ec
, &tp
->coal
, sizeof(*ec
));
11294 static int tg3_set_coalesce(struct net_device
*dev
, struct ethtool_coalesce
*ec
)
11296 struct tg3
*tp
= netdev_priv(dev
);
11297 u32 max_rxcoal_tick_int
= 0, max_txcoal_tick_int
= 0;
11298 u32 max_stat_coal_ticks
= 0, min_stat_coal_ticks
= 0;
11300 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
)) {
11301 max_rxcoal_tick_int
= MAX_RXCOAL_TICK_INT
;
11302 max_txcoal_tick_int
= MAX_TXCOAL_TICK_INT
;
11303 max_stat_coal_ticks
= MAX_STAT_COAL_TICKS
;
11304 min_stat_coal_ticks
= MIN_STAT_COAL_TICKS
;
11307 if ((ec
->rx_coalesce_usecs
> MAX_RXCOL_TICKS
) ||
11308 (ec
->tx_coalesce_usecs
> MAX_TXCOL_TICKS
) ||
11309 (ec
->rx_max_coalesced_frames
> MAX_RXMAX_FRAMES
) ||
11310 (ec
->tx_max_coalesced_frames
> MAX_TXMAX_FRAMES
) ||
11311 (ec
->rx_coalesce_usecs_irq
> max_rxcoal_tick_int
) ||
11312 (ec
->tx_coalesce_usecs_irq
> max_txcoal_tick_int
) ||
11313 (ec
->rx_max_coalesced_frames_irq
> MAX_RXCOAL_MAXF_INT
) ||
11314 (ec
->tx_max_coalesced_frames_irq
> MAX_TXCOAL_MAXF_INT
) ||
11315 (ec
->stats_block_coalesce_usecs
> max_stat_coal_ticks
) ||
11316 (ec
->stats_block_coalesce_usecs
< min_stat_coal_ticks
))
11319 /* No rx interrupts will be generated if both are zero */
11320 if ((ec
->rx_coalesce_usecs
== 0) &&
11321 (ec
->rx_max_coalesced_frames
== 0))
11324 /* No tx interrupts will be generated if both are zero */
11325 if ((ec
->tx_coalesce_usecs
== 0) &&
11326 (ec
->tx_max_coalesced_frames
== 0))
11329 /* Only copy relevant parameters, ignore all others. */
11330 tp
->coal
.rx_coalesce_usecs
= ec
->rx_coalesce_usecs
;
11331 tp
->coal
.tx_coalesce_usecs
= ec
->tx_coalesce_usecs
;
11332 tp
->coal
.rx_max_coalesced_frames
= ec
->rx_max_coalesced_frames
;
11333 tp
->coal
.tx_max_coalesced_frames
= ec
->tx_max_coalesced_frames
;
11334 tp
->coal
.rx_coalesce_usecs_irq
= ec
->rx_coalesce_usecs_irq
;
11335 tp
->coal
.tx_coalesce_usecs_irq
= ec
->tx_coalesce_usecs_irq
;
11336 tp
->coal
.rx_max_coalesced_frames_irq
= ec
->rx_max_coalesced_frames_irq
;
11337 tp
->coal
.tx_max_coalesced_frames_irq
= ec
->tx_max_coalesced_frames_irq
;
11338 tp
->coal
.stats_block_coalesce_usecs
= ec
->stats_block_coalesce_usecs
;
11340 if (netif_running(dev
)) {
11341 tg3_full_lock(tp
, 0);
11342 __tg3_set_coalesce(tp
, &tp
->coal
);
11343 tg3_full_unlock(tp
);
11348 static const struct ethtool_ops tg3_ethtool_ops
= {
11349 .get_settings
= tg3_get_settings
,
11350 .set_settings
= tg3_set_settings
,
11351 .get_drvinfo
= tg3_get_drvinfo
,
11352 .get_regs_len
= tg3_get_regs_len
,
11353 .get_regs
= tg3_get_regs
,
11354 .get_wol
= tg3_get_wol
,
11355 .set_wol
= tg3_set_wol
,
11356 .get_msglevel
= tg3_get_msglevel
,
11357 .set_msglevel
= tg3_set_msglevel
,
11358 .nway_reset
= tg3_nway_reset
,
11359 .get_link
= ethtool_op_get_link
,
11360 .get_eeprom_len
= tg3_get_eeprom_len
,
11361 .get_eeprom
= tg3_get_eeprom
,
11362 .set_eeprom
= tg3_set_eeprom
,
11363 .get_ringparam
= tg3_get_ringparam
,
11364 .set_ringparam
= tg3_set_ringparam
,
11365 .get_pauseparam
= tg3_get_pauseparam
,
11366 .set_pauseparam
= tg3_set_pauseparam
,
11367 .get_rx_csum
= tg3_get_rx_csum
,
11368 .set_rx_csum
= tg3_set_rx_csum
,
11369 .set_tx_csum
= tg3_set_tx_csum
,
11370 .set_sg
= ethtool_op_set_sg
,
11371 .set_tso
= tg3_set_tso
,
11372 .self_test
= tg3_self_test
,
11373 .get_strings
= tg3_get_strings
,
11374 .phys_id
= tg3_phys_id
,
11375 .get_ethtool_stats
= tg3_get_ethtool_stats
,
11376 .get_coalesce
= tg3_get_coalesce
,
11377 .set_coalesce
= tg3_set_coalesce
,
11378 .get_sset_count
= tg3_get_sset_count
,
11381 static void __devinit
tg3_get_eeprom_size(struct tg3
*tp
)
11383 u32 cursize
, val
, magic
;
11385 tp
->nvram_size
= EEPROM_CHIP_SIZE
;
11387 if (tg3_nvram_read(tp
, 0, &magic
) != 0)
11390 if ((magic
!= TG3_EEPROM_MAGIC
) &&
11391 ((magic
& TG3_EEPROM_MAGIC_FW_MSK
) != TG3_EEPROM_MAGIC_FW
) &&
11392 ((magic
& TG3_EEPROM_MAGIC_HW_MSK
) != TG3_EEPROM_MAGIC_HW
))
11396 * Size the chip by reading offsets at increasing powers of two.
11397 * When we encounter our validation signature, we know the addressing
11398 * has wrapped around, and thus have our chip size.
11402 while (cursize
< tp
->nvram_size
) {
11403 if (tg3_nvram_read(tp
, cursize
, &val
) != 0)
11412 tp
->nvram_size
= cursize
;
11415 static void __devinit
tg3_get_nvram_size(struct tg3
*tp
)
11419 if ((tp
->tg3_flags3
& TG3_FLG3_NO_NVRAM
) ||
11420 tg3_nvram_read(tp
, 0, &val
) != 0)
11423 /* Selfboot format */
11424 if (val
!= TG3_EEPROM_MAGIC
) {
11425 tg3_get_eeprom_size(tp
);
11429 if (tg3_nvram_read(tp
, 0xf0, &val
) == 0) {
11431 /* This is confusing. We want to operate on the
11432 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11433 * call will read from NVRAM and byteswap the data
11434 * according to the byteswapping settings for all
11435 * other register accesses. This ensures the data we
11436 * want will always reside in the lower 16-bits.
11437 * However, the data in NVRAM is in LE format, which
11438 * means the data from the NVRAM read will always be
11439 * opposite the endianness of the CPU. The 16-bit
11440 * byteswap then brings the data to CPU endianness.
11442 tp
->nvram_size
= swab16((u16
)(val
& 0x0000ffff)) * 1024;
11446 tp
->nvram_size
= TG3_NVRAM_SIZE_512KB
;
11449 static void __devinit
tg3_get_nvram_info(struct tg3
*tp
)
11453 nvcfg1
= tr32(NVRAM_CFG1
);
11454 if (nvcfg1
& NVRAM_CFG1_FLASHIF_ENAB
) {
11455 tp
->tg3_flags2
|= TG3_FLG2_FLASH
;
11457 nvcfg1
&= ~NVRAM_CFG1_COMPAT_BYPASS
;
11458 tw32(NVRAM_CFG1
, nvcfg1
);
11461 if ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5750
) ||
11462 (tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
)) {
11463 switch (nvcfg1
& NVRAM_CFG1_VENDOR_MASK
) {
11464 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED
:
11465 tp
->nvram_jedecnum
= JEDEC_ATMEL
;
11466 tp
->nvram_pagesize
= ATMEL_AT45DB0X1B_PAGE_SIZE
;
11467 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11469 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED
:
11470 tp
->nvram_jedecnum
= JEDEC_ATMEL
;
11471 tp
->nvram_pagesize
= ATMEL_AT25F512_PAGE_SIZE
;
11473 case FLASH_VENDOR_ATMEL_EEPROM
:
11474 tp
->nvram_jedecnum
= JEDEC_ATMEL
;
11475 tp
->nvram_pagesize
= ATMEL_AT24C512_CHIP_SIZE
;
11476 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11478 case FLASH_VENDOR_ST
:
11479 tp
->nvram_jedecnum
= JEDEC_ST
;
11480 tp
->nvram_pagesize
= ST_M45PEX0_PAGE_SIZE
;
11481 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11483 case FLASH_VENDOR_SAIFUN
:
11484 tp
->nvram_jedecnum
= JEDEC_SAIFUN
;
11485 tp
->nvram_pagesize
= SAIFUN_SA25F0XX_PAGE_SIZE
;
11487 case FLASH_VENDOR_SST_SMALL
:
11488 case FLASH_VENDOR_SST_LARGE
:
11489 tp
->nvram_jedecnum
= JEDEC_SST
;
11490 tp
->nvram_pagesize
= SST_25VF0X0_PAGE_SIZE
;
11494 tp
->nvram_jedecnum
= JEDEC_ATMEL
;
11495 tp
->nvram_pagesize
= ATMEL_AT45DB0X1B_PAGE_SIZE
;
11496 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11500 static void __devinit
tg3_nvram_get_pagesize(struct tg3
*tp
, u32 nvmcfg1
)
11502 switch (nvmcfg1
& NVRAM_CFG1_5752PAGE_SIZE_MASK
) {
11503 case FLASH_5752PAGE_SIZE_256
:
11504 tp
->nvram_pagesize
= 256;
11506 case FLASH_5752PAGE_SIZE_512
:
11507 tp
->nvram_pagesize
= 512;
11509 case FLASH_5752PAGE_SIZE_1K
:
11510 tp
->nvram_pagesize
= 1024;
11512 case FLASH_5752PAGE_SIZE_2K
:
11513 tp
->nvram_pagesize
= 2048;
11515 case FLASH_5752PAGE_SIZE_4K
:
11516 tp
->nvram_pagesize
= 4096;
11518 case FLASH_5752PAGE_SIZE_264
:
11519 tp
->nvram_pagesize
= 264;
11521 case FLASH_5752PAGE_SIZE_528
:
11522 tp
->nvram_pagesize
= 528;
11527 static void __devinit
tg3_get_5752_nvram_info(struct tg3
*tp
)
11531 nvcfg1
= tr32(NVRAM_CFG1
);
11533 /* NVRAM protection for TPM */
11534 if (nvcfg1
& (1 << 27))
11535 tp
->tg3_flags3
|= TG3_FLG3_PROTECTED_NVRAM
;
11537 switch (nvcfg1
& NVRAM_CFG1_5752VENDOR_MASK
) {
11538 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ
:
11539 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ
:
11540 tp
->nvram_jedecnum
= JEDEC_ATMEL
;
11541 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11543 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED
:
11544 tp
->nvram_jedecnum
= JEDEC_ATMEL
;
11545 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11546 tp
->tg3_flags2
|= TG3_FLG2_FLASH
;
11548 case FLASH_5752VENDOR_ST_M45PE10
:
11549 case FLASH_5752VENDOR_ST_M45PE20
:
11550 case FLASH_5752VENDOR_ST_M45PE40
:
11551 tp
->nvram_jedecnum
= JEDEC_ST
;
11552 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11553 tp
->tg3_flags2
|= TG3_FLG2_FLASH
;
11557 if (tp
->tg3_flags2
& TG3_FLG2_FLASH
) {
11558 tg3_nvram_get_pagesize(tp
, nvcfg1
);
11560 /* For eeprom, set pagesize to maximum eeprom size */
11561 tp
->nvram_pagesize
= ATMEL_AT24C512_CHIP_SIZE
;
11563 nvcfg1
&= ~NVRAM_CFG1_COMPAT_BYPASS
;
11564 tw32(NVRAM_CFG1
, nvcfg1
);
11568 static void __devinit
tg3_get_5755_nvram_info(struct tg3
*tp
)
11570 u32 nvcfg1
, protect
= 0;
11572 nvcfg1
= tr32(NVRAM_CFG1
);
11574 /* NVRAM protection for TPM */
11575 if (nvcfg1
& (1 << 27)) {
11576 tp
->tg3_flags3
|= TG3_FLG3_PROTECTED_NVRAM
;
11580 nvcfg1
&= NVRAM_CFG1_5752VENDOR_MASK
;
11582 case FLASH_5755VENDOR_ATMEL_FLASH_1
:
11583 case FLASH_5755VENDOR_ATMEL_FLASH_2
:
11584 case FLASH_5755VENDOR_ATMEL_FLASH_3
:
11585 case FLASH_5755VENDOR_ATMEL_FLASH_5
:
11586 tp
->nvram_jedecnum
= JEDEC_ATMEL
;
11587 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11588 tp
->tg3_flags2
|= TG3_FLG2_FLASH
;
11589 tp
->nvram_pagesize
= 264;
11590 if (nvcfg1
== FLASH_5755VENDOR_ATMEL_FLASH_1
||
11591 nvcfg1
== FLASH_5755VENDOR_ATMEL_FLASH_5
)
11592 tp
->nvram_size
= (protect
? 0x3e200 :
11593 TG3_NVRAM_SIZE_512KB
);
11594 else if (nvcfg1
== FLASH_5755VENDOR_ATMEL_FLASH_2
)
11595 tp
->nvram_size
= (protect
? 0x1f200 :
11596 TG3_NVRAM_SIZE_256KB
);
11598 tp
->nvram_size
= (protect
? 0x1f200 :
11599 TG3_NVRAM_SIZE_128KB
);
11601 case FLASH_5752VENDOR_ST_M45PE10
:
11602 case FLASH_5752VENDOR_ST_M45PE20
:
11603 case FLASH_5752VENDOR_ST_M45PE40
:
11604 tp
->nvram_jedecnum
= JEDEC_ST
;
11605 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11606 tp
->tg3_flags2
|= TG3_FLG2_FLASH
;
11607 tp
->nvram_pagesize
= 256;
11608 if (nvcfg1
== FLASH_5752VENDOR_ST_M45PE10
)
11609 tp
->nvram_size
= (protect
?
11610 TG3_NVRAM_SIZE_64KB
:
11611 TG3_NVRAM_SIZE_128KB
);
11612 else if (nvcfg1
== FLASH_5752VENDOR_ST_M45PE20
)
11613 tp
->nvram_size
= (protect
?
11614 TG3_NVRAM_SIZE_64KB
:
11615 TG3_NVRAM_SIZE_256KB
);
11617 tp
->nvram_size
= (protect
?
11618 TG3_NVRAM_SIZE_128KB
:
11619 TG3_NVRAM_SIZE_512KB
);
11624 static void __devinit
tg3_get_5787_nvram_info(struct tg3
*tp
)
11628 nvcfg1
= tr32(NVRAM_CFG1
);
11630 switch (nvcfg1
& NVRAM_CFG1_5752VENDOR_MASK
) {
11631 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ
:
11632 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ
:
11633 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ
:
11634 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ
:
11635 tp
->nvram_jedecnum
= JEDEC_ATMEL
;
11636 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11637 tp
->nvram_pagesize
= ATMEL_AT24C512_CHIP_SIZE
;
11639 nvcfg1
&= ~NVRAM_CFG1_COMPAT_BYPASS
;
11640 tw32(NVRAM_CFG1
, nvcfg1
);
11642 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED
:
11643 case FLASH_5755VENDOR_ATMEL_FLASH_1
:
11644 case FLASH_5755VENDOR_ATMEL_FLASH_2
:
11645 case FLASH_5755VENDOR_ATMEL_FLASH_3
:
11646 tp
->nvram_jedecnum
= JEDEC_ATMEL
;
11647 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11648 tp
->tg3_flags2
|= TG3_FLG2_FLASH
;
11649 tp
->nvram_pagesize
= 264;
11651 case FLASH_5752VENDOR_ST_M45PE10
:
11652 case FLASH_5752VENDOR_ST_M45PE20
:
11653 case FLASH_5752VENDOR_ST_M45PE40
:
11654 tp
->nvram_jedecnum
= JEDEC_ST
;
11655 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11656 tp
->tg3_flags2
|= TG3_FLG2_FLASH
;
11657 tp
->nvram_pagesize
= 256;
11662 static void __devinit
tg3_get_5761_nvram_info(struct tg3
*tp
)
11664 u32 nvcfg1
, protect
= 0;
11666 nvcfg1
= tr32(NVRAM_CFG1
);
11668 /* NVRAM protection for TPM */
11669 if (nvcfg1
& (1 << 27)) {
11670 tp
->tg3_flags3
|= TG3_FLG3_PROTECTED_NVRAM
;
11674 nvcfg1
&= NVRAM_CFG1_5752VENDOR_MASK
;
11676 case FLASH_5761VENDOR_ATMEL_ADB021D
:
11677 case FLASH_5761VENDOR_ATMEL_ADB041D
:
11678 case FLASH_5761VENDOR_ATMEL_ADB081D
:
11679 case FLASH_5761VENDOR_ATMEL_ADB161D
:
11680 case FLASH_5761VENDOR_ATMEL_MDB021D
:
11681 case FLASH_5761VENDOR_ATMEL_MDB041D
:
11682 case FLASH_5761VENDOR_ATMEL_MDB081D
:
11683 case FLASH_5761VENDOR_ATMEL_MDB161D
:
11684 tp
->nvram_jedecnum
= JEDEC_ATMEL
;
11685 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11686 tp
->tg3_flags2
|= TG3_FLG2_FLASH
;
11687 tp
->tg3_flags3
|= TG3_FLG3_NO_NVRAM_ADDR_TRANS
;
11688 tp
->nvram_pagesize
= 256;
11690 case FLASH_5761VENDOR_ST_A_M45PE20
:
11691 case FLASH_5761VENDOR_ST_A_M45PE40
:
11692 case FLASH_5761VENDOR_ST_A_M45PE80
:
11693 case FLASH_5761VENDOR_ST_A_M45PE16
:
11694 case FLASH_5761VENDOR_ST_M_M45PE20
:
11695 case FLASH_5761VENDOR_ST_M_M45PE40
:
11696 case FLASH_5761VENDOR_ST_M_M45PE80
:
11697 case FLASH_5761VENDOR_ST_M_M45PE16
:
11698 tp
->nvram_jedecnum
= JEDEC_ST
;
11699 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11700 tp
->tg3_flags2
|= TG3_FLG2_FLASH
;
11701 tp
->nvram_pagesize
= 256;
11706 tp
->nvram_size
= tr32(NVRAM_ADDR_LOCKOUT
);
11709 case FLASH_5761VENDOR_ATMEL_ADB161D
:
11710 case FLASH_5761VENDOR_ATMEL_MDB161D
:
11711 case FLASH_5761VENDOR_ST_A_M45PE16
:
11712 case FLASH_5761VENDOR_ST_M_M45PE16
:
11713 tp
->nvram_size
= TG3_NVRAM_SIZE_2MB
;
11715 case FLASH_5761VENDOR_ATMEL_ADB081D
:
11716 case FLASH_5761VENDOR_ATMEL_MDB081D
:
11717 case FLASH_5761VENDOR_ST_A_M45PE80
:
11718 case FLASH_5761VENDOR_ST_M_M45PE80
:
11719 tp
->nvram_size
= TG3_NVRAM_SIZE_1MB
;
11721 case FLASH_5761VENDOR_ATMEL_ADB041D
:
11722 case FLASH_5761VENDOR_ATMEL_MDB041D
:
11723 case FLASH_5761VENDOR_ST_A_M45PE40
:
11724 case FLASH_5761VENDOR_ST_M_M45PE40
:
11725 tp
->nvram_size
= TG3_NVRAM_SIZE_512KB
;
11727 case FLASH_5761VENDOR_ATMEL_ADB021D
:
11728 case FLASH_5761VENDOR_ATMEL_MDB021D
:
11729 case FLASH_5761VENDOR_ST_A_M45PE20
:
11730 case FLASH_5761VENDOR_ST_M_M45PE20
:
11731 tp
->nvram_size
= TG3_NVRAM_SIZE_256KB
;
11737 static void __devinit
tg3_get_5906_nvram_info(struct tg3
*tp
)
11739 tp
->nvram_jedecnum
= JEDEC_ATMEL
;
11740 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11741 tp
->nvram_pagesize
= ATMEL_AT24C512_CHIP_SIZE
;
11744 static void __devinit
tg3_get_57780_nvram_info(struct tg3
*tp
)
11748 nvcfg1
= tr32(NVRAM_CFG1
);
11750 switch (nvcfg1
& NVRAM_CFG1_5752VENDOR_MASK
) {
11751 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ
:
11752 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ
:
11753 tp
->nvram_jedecnum
= JEDEC_ATMEL
;
11754 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11755 tp
->nvram_pagesize
= ATMEL_AT24C512_CHIP_SIZE
;
11757 nvcfg1
&= ~NVRAM_CFG1_COMPAT_BYPASS
;
11758 tw32(NVRAM_CFG1
, nvcfg1
);
11760 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED
:
11761 case FLASH_57780VENDOR_ATMEL_AT45DB011D
:
11762 case FLASH_57780VENDOR_ATMEL_AT45DB011B
:
11763 case FLASH_57780VENDOR_ATMEL_AT45DB021D
:
11764 case FLASH_57780VENDOR_ATMEL_AT45DB021B
:
11765 case FLASH_57780VENDOR_ATMEL_AT45DB041D
:
11766 case FLASH_57780VENDOR_ATMEL_AT45DB041B
:
11767 tp
->nvram_jedecnum
= JEDEC_ATMEL
;
11768 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11769 tp
->tg3_flags2
|= TG3_FLG2_FLASH
;
11771 switch (nvcfg1
& NVRAM_CFG1_5752VENDOR_MASK
) {
11772 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED
:
11773 case FLASH_57780VENDOR_ATMEL_AT45DB011D
:
11774 case FLASH_57780VENDOR_ATMEL_AT45DB011B
:
11775 tp
->nvram_size
= TG3_NVRAM_SIZE_128KB
;
11777 case FLASH_57780VENDOR_ATMEL_AT45DB021D
:
11778 case FLASH_57780VENDOR_ATMEL_AT45DB021B
:
11779 tp
->nvram_size
= TG3_NVRAM_SIZE_256KB
;
11781 case FLASH_57780VENDOR_ATMEL_AT45DB041D
:
11782 case FLASH_57780VENDOR_ATMEL_AT45DB041B
:
11783 tp
->nvram_size
= TG3_NVRAM_SIZE_512KB
;
11787 case FLASH_5752VENDOR_ST_M45PE10
:
11788 case FLASH_5752VENDOR_ST_M45PE20
:
11789 case FLASH_5752VENDOR_ST_M45PE40
:
11790 tp
->nvram_jedecnum
= JEDEC_ST
;
11791 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11792 tp
->tg3_flags2
|= TG3_FLG2_FLASH
;
11794 switch (nvcfg1
& NVRAM_CFG1_5752VENDOR_MASK
) {
11795 case FLASH_5752VENDOR_ST_M45PE10
:
11796 tp
->nvram_size
= TG3_NVRAM_SIZE_128KB
;
11798 case FLASH_5752VENDOR_ST_M45PE20
:
11799 tp
->nvram_size
= TG3_NVRAM_SIZE_256KB
;
11801 case FLASH_5752VENDOR_ST_M45PE40
:
11802 tp
->nvram_size
= TG3_NVRAM_SIZE_512KB
;
11807 tp
->tg3_flags3
|= TG3_FLG3_NO_NVRAM
;
11811 tg3_nvram_get_pagesize(tp
, nvcfg1
);
11812 if (tp
->nvram_pagesize
!= 264 && tp
->nvram_pagesize
!= 528)
11813 tp
->tg3_flags3
|= TG3_FLG3_NO_NVRAM_ADDR_TRANS
;
11817 static void __devinit
tg3_get_5717_nvram_info(struct tg3
*tp
)
11821 nvcfg1
= tr32(NVRAM_CFG1
);
11823 switch (nvcfg1
& NVRAM_CFG1_5752VENDOR_MASK
) {
11824 case FLASH_5717VENDOR_ATMEL_EEPROM
:
11825 case FLASH_5717VENDOR_MICRO_EEPROM
:
11826 tp
->nvram_jedecnum
= JEDEC_ATMEL
;
11827 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11828 tp
->nvram_pagesize
= ATMEL_AT24C512_CHIP_SIZE
;
11830 nvcfg1
&= ~NVRAM_CFG1_COMPAT_BYPASS
;
11831 tw32(NVRAM_CFG1
, nvcfg1
);
11833 case FLASH_5717VENDOR_ATMEL_MDB011D
:
11834 case FLASH_5717VENDOR_ATMEL_ADB011B
:
11835 case FLASH_5717VENDOR_ATMEL_ADB011D
:
11836 case FLASH_5717VENDOR_ATMEL_MDB021D
:
11837 case FLASH_5717VENDOR_ATMEL_ADB021B
:
11838 case FLASH_5717VENDOR_ATMEL_ADB021D
:
11839 case FLASH_5717VENDOR_ATMEL_45USPT
:
11840 tp
->nvram_jedecnum
= JEDEC_ATMEL
;
11841 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11842 tp
->tg3_flags2
|= TG3_FLG2_FLASH
;
11844 switch (nvcfg1
& NVRAM_CFG1_5752VENDOR_MASK
) {
11845 case FLASH_5717VENDOR_ATMEL_MDB021D
:
11846 case FLASH_5717VENDOR_ATMEL_ADB021B
:
11847 case FLASH_5717VENDOR_ATMEL_ADB021D
:
11848 tp
->nvram_size
= TG3_NVRAM_SIZE_256KB
;
11851 tp
->nvram_size
= TG3_NVRAM_SIZE_128KB
;
11855 case FLASH_5717VENDOR_ST_M_M25PE10
:
11856 case FLASH_5717VENDOR_ST_A_M25PE10
:
11857 case FLASH_5717VENDOR_ST_M_M45PE10
:
11858 case FLASH_5717VENDOR_ST_A_M45PE10
:
11859 case FLASH_5717VENDOR_ST_M_M25PE20
:
11860 case FLASH_5717VENDOR_ST_A_M25PE20
:
11861 case FLASH_5717VENDOR_ST_M_M45PE20
:
11862 case FLASH_5717VENDOR_ST_A_M45PE20
:
11863 case FLASH_5717VENDOR_ST_25USPT
:
11864 case FLASH_5717VENDOR_ST_45USPT
:
11865 tp
->nvram_jedecnum
= JEDEC_ST
;
11866 tp
->tg3_flags
|= TG3_FLAG_NVRAM_BUFFERED
;
11867 tp
->tg3_flags2
|= TG3_FLG2_FLASH
;
11869 switch (nvcfg1
& NVRAM_CFG1_5752VENDOR_MASK
) {
11870 case FLASH_5717VENDOR_ST_M_M25PE20
:
11871 case FLASH_5717VENDOR_ST_A_M25PE20
:
11872 case FLASH_5717VENDOR_ST_M_M45PE20
:
11873 case FLASH_5717VENDOR_ST_A_M45PE20
:
11874 tp
->nvram_size
= TG3_NVRAM_SIZE_256KB
;
11877 tp
->nvram_size
= TG3_NVRAM_SIZE_128KB
;
11882 tp
->tg3_flags3
|= TG3_FLG3_NO_NVRAM
;
11886 tg3_nvram_get_pagesize(tp
, nvcfg1
);
11887 if (tp
->nvram_pagesize
!= 264 && tp
->nvram_pagesize
!= 528)
11888 tp
->tg3_flags3
|= TG3_FLG3_NO_NVRAM_ADDR_TRANS
;
11891 /* Chips other than 5700/5701 use the NVRAM for fetching info. */
11892 static void __devinit
tg3_nvram_init(struct tg3
*tp
)
11894 tw32_f(GRC_EEPROM_ADDR
,
11895 (EEPROM_ADDR_FSM_RESET
|
11896 (EEPROM_DEFAULT_CLOCK_PERIOD
<<
11897 EEPROM_ADDR_CLKPERD_SHIFT
)));
11901 /* Enable seeprom accesses. */
11902 tw32_f(GRC_LOCAL_CTRL
,
11903 tr32(GRC_LOCAL_CTRL
) | GRC_LCLCTRL_AUTO_SEEPROM
);
11906 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5700
&&
11907 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5701
) {
11908 tp
->tg3_flags
|= TG3_FLAG_NVRAM
;
11910 if (tg3_nvram_lock(tp
)) {
11911 netdev_warn(tp
->dev
,
11912 "Cannot get nvram lock, %s failed\n",
11916 tg3_enable_nvram_access(tp
);
11918 tp
->nvram_size
= 0;
11920 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5752
)
11921 tg3_get_5752_nvram_info(tp
);
11922 else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5755
)
11923 tg3_get_5755_nvram_info(tp
);
11924 else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5787
||
11925 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5784
||
11926 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
)
11927 tg3_get_5787_nvram_info(tp
);
11928 else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5761
)
11929 tg3_get_5761_nvram_info(tp
);
11930 else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
)
11931 tg3_get_5906_nvram_info(tp
);
11932 else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57780
||
11933 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57765
)
11934 tg3_get_57780_nvram_info(tp
);
11935 else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
||
11936 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
)
11937 tg3_get_5717_nvram_info(tp
);
11939 tg3_get_nvram_info(tp
);
11941 if (tp
->nvram_size
== 0)
11942 tg3_get_nvram_size(tp
);
11944 tg3_disable_nvram_access(tp
);
11945 tg3_nvram_unlock(tp
);
11948 tp
->tg3_flags
&= ~(TG3_FLAG_NVRAM
| TG3_FLAG_NVRAM_BUFFERED
);
11950 tg3_get_eeprom_size(tp
);
11954 static int tg3_nvram_write_block_using_eeprom(struct tg3
*tp
,
11955 u32 offset
, u32 len
, u8
*buf
)
11960 for (i
= 0; i
< len
; i
+= 4) {
11966 memcpy(&data
, buf
+ i
, 4);
11969 * The SEEPROM interface expects the data to always be opposite
11970 * the native endian format. We accomplish this by reversing
11971 * all the operations that would have been performed on the
11972 * data from a call to tg3_nvram_read_be32().
11974 tw32(GRC_EEPROM_DATA
, swab32(be32_to_cpu(data
)));
11976 val
= tr32(GRC_EEPROM_ADDR
);
11977 tw32(GRC_EEPROM_ADDR
, val
| EEPROM_ADDR_COMPLETE
);
11979 val
&= ~(EEPROM_ADDR_ADDR_MASK
| EEPROM_ADDR_DEVID_MASK
|
11981 tw32(GRC_EEPROM_ADDR
, val
|
11982 (0 << EEPROM_ADDR_DEVID_SHIFT
) |
11983 (addr
& EEPROM_ADDR_ADDR_MASK
) |
11984 EEPROM_ADDR_START
|
11985 EEPROM_ADDR_WRITE
);
11987 for (j
= 0; j
< 1000; j
++) {
11988 val
= tr32(GRC_EEPROM_ADDR
);
11990 if (val
& EEPROM_ADDR_COMPLETE
)
11994 if (!(val
& EEPROM_ADDR_COMPLETE
)) {
12003 /* offset and length are dword aligned */
12004 static int tg3_nvram_write_block_unbuffered(struct tg3
*tp
, u32 offset
, u32 len
,
12008 u32 pagesize
= tp
->nvram_pagesize
;
12009 u32 pagemask
= pagesize
- 1;
12013 tmp
= kmalloc(pagesize
, GFP_KERNEL
);
12019 u32 phy_addr
, page_off
, size
;
12021 phy_addr
= offset
& ~pagemask
;
12023 for (j
= 0; j
< pagesize
; j
+= 4) {
12024 ret
= tg3_nvram_read_be32(tp
, phy_addr
+ j
,
12025 (__be32
*) (tmp
+ j
));
12032 page_off
= offset
& pagemask
;
12039 memcpy(tmp
+ page_off
, buf
, size
);
12041 offset
= offset
+ (pagesize
- page_off
);
12043 tg3_enable_nvram_access(tp
);
12046 * Before we can erase the flash page, we need
12047 * to issue a special "write enable" command.
12049 nvram_cmd
= NVRAM_CMD_WREN
| NVRAM_CMD_GO
| NVRAM_CMD_DONE
;
12051 if (tg3_nvram_exec_cmd(tp
, nvram_cmd
))
12054 /* Erase the target page */
12055 tw32(NVRAM_ADDR
, phy_addr
);
12057 nvram_cmd
= NVRAM_CMD_GO
| NVRAM_CMD_DONE
| NVRAM_CMD_WR
|
12058 NVRAM_CMD_FIRST
| NVRAM_CMD_LAST
| NVRAM_CMD_ERASE
;
12060 if (tg3_nvram_exec_cmd(tp
, nvram_cmd
))
12063 /* Issue another write enable to start the write. */
12064 nvram_cmd
= NVRAM_CMD_WREN
| NVRAM_CMD_GO
| NVRAM_CMD_DONE
;
12066 if (tg3_nvram_exec_cmd(tp
, nvram_cmd
))
12069 for (j
= 0; j
< pagesize
; j
+= 4) {
12072 data
= *((__be32
*) (tmp
+ j
));
12074 tw32(NVRAM_WRDATA
, be32_to_cpu(data
));
12076 tw32(NVRAM_ADDR
, phy_addr
+ j
);
12078 nvram_cmd
= NVRAM_CMD_GO
| NVRAM_CMD_DONE
|
12082 nvram_cmd
|= NVRAM_CMD_FIRST
;
12083 else if (j
== (pagesize
- 4))
12084 nvram_cmd
|= NVRAM_CMD_LAST
;
12086 if ((ret
= tg3_nvram_exec_cmd(tp
, nvram_cmd
)))
12093 nvram_cmd
= NVRAM_CMD_WRDI
| NVRAM_CMD_GO
| NVRAM_CMD_DONE
;
12094 tg3_nvram_exec_cmd(tp
, nvram_cmd
);
12101 /* offset and length are dword aligned */
12102 static int tg3_nvram_write_block_buffered(struct tg3
*tp
, u32 offset
, u32 len
,
12107 for (i
= 0; i
< len
; i
+= 4, offset
+= 4) {
12108 u32 page_off
, phy_addr
, nvram_cmd
;
12111 memcpy(&data
, buf
+ i
, 4);
12112 tw32(NVRAM_WRDATA
, be32_to_cpu(data
));
12114 page_off
= offset
% tp
->nvram_pagesize
;
12116 phy_addr
= tg3_nvram_phys_addr(tp
, offset
);
12118 tw32(NVRAM_ADDR
, phy_addr
);
12120 nvram_cmd
= NVRAM_CMD_GO
| NVRAM_CMD_DONE
| NVRAM_CMD_WR
;
12122 if (page_off
== 0 || i
== 0)
12123 nvram_cmd
|= NVRAM_CMD_FIRST
;
12124 if (page_off
== (tp
->nvram_pagesize
- 4))
12125 nvram_cmd
|= NVRAM_CMD_LAST
;
12127 if (i
== (len
- 4))
12128 nvram_cmd
|= NVRAM_CMD_LAST
;
12130 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5752
&&
12131 !(tp
->tg3_flags3
& TG3_FLG3_5755_PLUS
) &&
12132 (tp
->nvram_jedecnum
== JEDEC_ST
) &&
12133 (nvram_cmd
& NVRAM_CMD_FIRST
)) {
12135 if ((ret
= tg3_nvram_exec_cmd(tp
,
12136 NVRAM_CMD_WREN
| NVRAM_CMD_GO
|
12141 if (!(tp
->tg3_flags2
& TG3_FLG2_FLASH
)) {
12142 /* We always do complete word writes to eeprom. */
12143 nvram_cmd
|= (NVRAM_CMD_FIRST
| NVRAM_CMD_LAST
);
12146 if ((ret
= tg3_nvram_exec_cmd(tp
, nvram_cmd
)))
12152 /* offset and length are dword aligned */
12153 static int tg3_nvram_write_block(struct tg3
*tp
, u32 offset
, u32 len
, u8
*buf
)
12157 if (tp
->tg3_flags
& TG3_FLAG_EEPROM_WRITE_PROT
) {
12158 tw32_f(GRC_LOCAL_CTRL
, tp
->grc_local_ctrl
&
12159 ~GRC_LCLCTRL_GPIO_OUTPUT1
);
12163 if (!(tp
->tg3_flags
& TG3_FLAG_NVRAM
)) {
12164 ret
= tg3_nvram_write_block_using_eeprom(tp
, offset
, len
, buf
);
12168 ret
= tg3_nvram_lock(tp
);
12172 tg3_enable_nvram_access(tp
);
12173 if ((tp
->tg3_flags2
& TG3_FLG2_5750_PLUS
) &&
12174 !(tp
->tg3_flags3
& TG3_FLG3_PROTECTED_NVRAM
))
12175 tw32(NVRAM_WRITE1
, 0x406);
12177 grc_mode
= tr32(GRC_MODE
);
12178 tw32(GRC_MODE
, grc_mode
| GRC_MODE_NVRAM_WR_ENABLE
);
12180 if ((tp
->tg3_flags
& TG3_FLAG_NVRAM_BUFFERED
) ||
12181 !(tp
->tg3_flags2
& TG3_FLG2_FLASH
)) {
12183 ret
= tg3_nvram_write_block_buffered(tp
, offset
, len
,
12186 ret
= tg3_nvram_write_block_unbuffered(tp
, offset
, len
,
12190 grc_mode
= tr32(GRC_MODE
);
12191 tw32(GRC_MODE
, grc_mode
& ~GRC_MODE_NVRAM_WR_ENABLE
);
12193 tg3_disable_nvram_access(tp
);
12194 tg3_nvram_unlock(tp
);
12197 if (tp
->tg3_flags
& TG3_FLAG_EEPROM_WRITE_PROT
) {
12198 tw32_f(GRC_LOCAL_CTRL
, tp
->grc_local_ctrl
);
12205 struct subsys_tbl_ent
{
12206 u16 subsys_vendor
, subsys_devid
;
12210 static struct subsys_tbl_ent subsys_id_to_phy_id
[] __devinitdata
= {
12211 /* Broadcom boards. */
12212 { TG3PCI_SUBVENDOR_ID_BROADCOM
,
12213 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6
, TG3_PHY_ID_BCM5401
},
12214 { TG3PCI_SUBVENDOR_ID_BROADCOM
,
12215 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5
, TG3_PHY_ID_BCM5701
},
12216 { TG3PCI_SUBVENDOR_ID_BROADCOM
,
12217 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6
, TG3_PHY_ID_BCM8002
},
12218 { TG3PCI_SUBVENDOR_ID_BROADCOM
,
12219 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9
, 0 },
12220 { TG3PCI_SUBVENDOR_ID_BROADCOM
,
12221 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1
, TG3_PHY_ID_BCM5701
},
12222 { TG3PCI_SUBVENDOR_ID_BROADCOM
,
12223 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8
, TG3_PHY_ID_BCM5701
},
12224 { TG3PCI_SUBVENDOR_ID_BROADCOM
,
12225 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7
, 0 },
12226 { TG3PCI_SUBVENDOR_ID_BROADCOM
,
12227 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10
, TG3_PHY_ID_BCM5701
},
12228 { TG3PCI_SUBVENDOR_ID_BROADCOM
,
12229 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12
, TG3_PHY_ID_BCM5701
},
12230 { TG3PCI_SUBVENDOR_ID_BROADCOM
,
12231 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1
, TG3_PHY_ID_BCM5703
},
12232 { TG3PCI_SUBVENDOR_ID_BROADCOM
,
12233 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2
, TG3_PHY_ID_BCM5703
},
12236 { TG3PCI_SUBVENDOR_ID_3COM
,
12237 TG3PCI_SUBDEVICE_ID_3COM_3C996T
, TG3_PHY_ID_BCM5401
},
12238 { TG3PCI_SUBVENDOR_ID_3COM
,
12239 TG3PCI_SUBDEVICE_ID_3COM_3C996BT
, TG3_PHY_ID_BCM5701
},
12240 { TG3PCI_SUBVENDOR_ID_3COM
,
12241 TG3PCI_SUBDEVICE_ID_3COM_3C996SX
, 0 },
12242 { TG3PCI_SUBVENDOR_ID_3COM
,
12243 TG3PCI_SUBDEVICE_ID_3COM_3C1000T
, TG3_PHY_ID_BCM5701
},
12244 { TG3PCI_SUBVENDOR_ID_3COM
,
12245 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01
, TG3_PHY_ID_BCM5701
},
12248 { TG3PCI_SUBVENDOR_ID_DELL
,
12249 TG3PCI_SUBDEVICE_ID_DELL_VIPER
, TG3_PHY_ID_BCM5401
},
12250 { TG3PCI_SUBVENDOR_ID_DELL
,
12251 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR
, TG3_PHY_ID_BCM5401
},
12252 { TG3PCI_SUBVENDOR_ID_DELL
,
12253 TG3PCI_SUBDEVICE_ID_DELL_MERLOT
, TG3_PHY_ID_BCM5411
},
12254 { TG3PCI_SUBVENDOR_ID_DELL
,
12255 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT
, TG3_PHY_ID_BCM5411
},
12257 /* Compaq boards. */
12258 { TG3PCI_SUBVENDOR_ID_COMPAQ
,
12259 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE
, TG3_PHY_ID_BCM5701
},
12260 { TG3PCI_SUBVENDOR_ID_COMPAQ
,
12261 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2
, TG3_PHY_ID_BCM5701
},
12262 { TG3PCI_SUBVENDOR_ID_COMPAQ
,
12263 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING
, 0 },
12264 { TG3PCI_SUBVENDOR_ID_COMPAQ
,
12265 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780
, TG3_PHY_ID_BCM5701
},
12266 { TG3PCI_SUBVENDOR_ID_COMPAQ
,
12267 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2
, TG3_PHY_ID_BCM5701
},
12270 { TG3PCI_SUBVENDOR_ID_IBM
,
12271 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2
, 0 }
12274 static struct subsys_tbl_ent
* __devinit
tg3_lookup_by_subsys(struct tg3
*tp
)
12278 for (i
= 0; i
< ARRAY_SIZE(subsys_id_to_phy_id
); i
++) {
12279 if ((subsys_id_to_phy_id
[i
].subsys_vendor
==
12280 tp
->pdev
->subsystem_vendor
) &&
12281 (subsys_id_to_phy_id
[i
].subsys_devid
==
12282 tp
->pdev
->subsystem_device
))
12283 return &subsys_id_to_phy_id
[i
];
12288 static void __devinit
tg3_get_eeprom_hw_cfg(struct tg3
*tp
)
12293 /* On some early chips the SRAM cannot be accessed in D3hot state,
12294 * so need make sure we're in D0.
12296 pci_read_config_word(tp
->pdev
, tp
->pm_cap
+ PCI_PM_CTRL
, &pmcsr
);
12297 pmcsr
&= ~PCI_PM_CTRL_STATE_MASK
;
12298 pci_write_config_word(tp
->pdev
, tp
->pm_cap
+ PCI_PM_CTRL
, pmcsr
);
12301 /* Make sure register accesses (indirect or otherwise)
12302 * will function correctly.
12304 pci_write_config_dword(tp
->pdev
, TG3PCI_MISC_HOST_CTRL
,
12305 tp
->misc_host_ctrl
);
12307 /* The memory arbiter has to be enabled in order for SRAM accesses
12308 * to succeed. Normally on powerup the tg3 chip firmware will make
12309 * sure it is enabled, but other entities such as system netboot
12310 * code might disable it.
12312 val
= tr32(MEMARB_MODE
);
12313 tw32(MEMARB_MODE
, val
| MEMARB_MODE_ENABLE
);
12315 tp
->phy_id
= TG3_PHY_ID_INVALID
;
12316 tp
->led_ctrl
= LED_CTRL_MODE_PHY_1
;
12318 /* Assume an onboard device and WOL capable by default. */
12319 tp
->tg3_flags
|= TG3_FLAG_EEPROM_WRITE_PROT
| TG3_FLAG_WOL_CAP
;
12321 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
) {
12322 if (!(tr32(PCIE_TRANSACTION_CFG
) & PCIE_TRANS_CFG_LOM
)) {
12323 tp
->tg3_flags
&= ~TG3_FLAG_EEPROM_WRITE_PROT
;
12324 tp
->tg3_flags2
|= TG3_FLG2_IS_NIC
;
12326 val
= tr32(VCPU_CFGSHDW
);
12327 if (val
& VCPU_CFGSHDW_ASPM_DBNC
)
12328 tp
->tg3_flags
|= TG3_FLAG_ASPM_WORKAROUND
;
12329 if ((val
& VCPU_CFGSHDW_WOL_ENABLE
) &&
12330 (val
& VCPU_CFGSHDW_WOL_MAGPKT
)) {
12331 tp
->tg3_flags
|= TG3_FLAG_WOL_ENABLE
;
12332 device_set_wakeup_enable(&tp
->pdev
->dev
, true);
12337 tg3_read_mem(tp
, NIC_SRAM_DATA_SIG
, &val
);
12338 if (val
== NIC_SRAM_DATA_SIG_MAGIC
) {
12339 u32 nic_cfg
, led_cfg
;
12340 u32 nic_phy_id
, ver
, cfg2
= 0, cfg4
= 0, eeprom_phy_id
;
12341 int eeprom_phy_serdes
= 0;
12343 tg3_read_mem(tp
, NIC_SRAM_DATA_CFG
, &nic_cfg
);
12344 tp
->nic_sram_data_cfg
= nic_cfg
;
12346 tg3_read_mem(tp
, NIC_SRAM_DATA_VER
, &ver
);
12347 ver
>>= NIC_SRAM_DATA_VER_SHIFT
;
12348 if ((GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5700
) &&
12349 (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5701
) &&
12350 (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5703
) &&
12351 (ver
> 0) && (ver
< 0x100))
12352 tg3_read_mem(tp
, NIC_SRAM_DATA_CFG_2
, &cfg2
);
12354 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
)
12355 tg3_read_mem(tp
, NIC_SRAM_DATA_CFG_4
, &cfg4
);
12357 if ((nic_cfg
& NIC_SRAM_DATA_CFG_PHY_TYPE_MASK
) ==
12358 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER
)
12359 eeprom_phy_serdes
= 1;
12361 tg3_read_mem(tp
, NIC_SRAM_DATA_PHY_ID
, &nic_phy_id
);
12362 if (nic_phy_id
!= 0) {
12363 u32 id1
= nic_phy_id
& NIC_SRAM_DATA_PHY_ID1_MASK
;
12364 u32 id2
= nic_phy_id
& NIC_SRAM_DATA_PHY_ID2_MASK
;
12366 eeprom_phy_id
= (id1
>> 16) << 10;
12367 eeprom_phy_id
|= (id2
& 0xfc00) << 16;
12368 eeprom_phy_id
|= (id2
& 0x03ff) << 0;
12372 tp
->phy_id
= eeprom_phy_id
;
12373 if (eeprom_phy_serdes
) {
12374 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
))
12375 tp
->phy_flags
|= TG3_PHYFLG_PHY_SERDES
;
12377 tp
->phy_flags
|= TG3_PHYFLG_MII_SERDES
;
12380 if (tp
->tg3_flags2
& TG3_FLG2_5750_PLUS
)
12381 led_cfg
= cfg2
& (NIC_SRAM_DATA_CFG_LED_MODE_MASK
|
12382 SHASTA_EXT_LED_MODE_MASK
);
12384 led_cfg
= nic_cfg
& NIC_SRAM_DATA_CFG_LED_MODE_MASK
;
12388 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1
:
12389 tp
->led_ctrl
= LED_CTRL_MODE_PHY_1
;
12392 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2
:
12393 tp
->led_ctrl
= LED_CTRL_MODE_PHY_2
;
12396 case NIC_SRAM_DATA_CFG_LED_MODE_MAC
:
12397 tp
->led_ctrl
= LED_CTRL_MODE_MAC
;
12399 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12400 * read on some older 5700/5701 bootcode.
12402 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) ==
12404 GET_ASIC_REV(tp
->pci_chip_rev_id
) ==
12406 tp
->led_ctrl
= LED_CTRL_MODE_PHY_1
;
12410 case SHASTA_EXT_LED_SHARED
:
12411 tp
->led_ctrl
= LED_CTRL_MODE_SHARED
;
12412 if (tp
->pci_chip_rev_id
!= CHIPREV_ID_5750_A0
&&
12413 tp
->pci_chip_rev_id
!= CHIPREV_ID_5750_A1
)
12414 tp
->led_ctrl
|= (LED_CTRL_MODE_PHY_1
|
12415 LED_CTRL_MODE_PHY_2
);
12418 case SHASTA_EXT_LED_MAC
:
12419 tp
->led_ctrl
= LED_CTRL_MODE_SHASTA_MAC
;
12422 case SHASTA_EXT_LED_COMBO
:
12423 tp
->led_ctrl
= LED_CTRL_MODE_COMBO
;
12424 if (tp
->pci_chip_rev_id
!= CHIPREV_ID_5750_A0
)
12425 tp
->led_ctrl
|= (LED_CTRL_MODE_PHY_1
|
12426 LED_CTRL_MODE_PHY_2
);
12431 if ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
||
12432 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5701
) &&
12433 tp
->pdev
->subsystem_vendor
== PCI_VENDOR_ID_DELL
)
12434 tp
->led_ctrl
= LED_CTRL_MODE_PHY_2
;
12436 if (GET_CHIP_REV(tp
->pci_chip_rev_id
) == CHIPREV_5784_AX
)
12437 tp
->led_ctrl
= LED_CTRL_MODE_PHY_1
;
12439 if (nic_cfg
& NIC_SRAM_DATA_CFG_EEPROM_WP
) {
12440 tp
->tg3_flags
|= TG3_FLAG_EEPROM_WRITE_PROT
;
12441 if ((tp
->pdev
->subsystem_vendor
==
12442 PCI_VENDOR_ID_ARIMA
) &&
12443 (tp
->pdev
->subsystem_device
== 0x205a ||
12444 tp
->pdev
->subsystem_device
== 0x2063))
12445 tp
->tg3_flags
&= ~TG3_FLAG_EEPROM_WRITE_PROT
;
12447 tp
->tg3_flags
&= ~TG3_FLAG_EEPROM_WRITE_PROT
;
12448 tp
->tg3_flags2
|= TG3_FLG2_IS_NIC
;
12451 if (nic_cfg
& NIC_SRAM_DATA_CFG_ASF_ENABLE
) {
12452 tp
->tg3_flags
|= TG3_FLAG_ENABLE_ASF
;
12453 if (tp
->tg3_flags2
& TG3_FLG2_5750_PLUS
)
12454 tp
->tg3_flags2
|= TG3_FLG2_ASF_NEW_HANDSHAKE
;
12457 if ((nic_cfg
& NIC_SRAM_DATA_CFG_APE_ENABLE
) &&
12458 (tp
->tg3_flags2
& TG3_FLG2_5750_PLUS
))
12459 tp
->tg3_flags3
|= TG3_FLG3_ENABLE_APE
;
12461 if (tp
->phy_flags
& TG3_PHYFLG_ANY_SERDES
&&
12462 !(nic_cfg
& NIC_SRAM_DATA_CFG_FIBER_WOL
))
12463 tp
->tg3_flags
&= ~TG3_FLAG_WOL_CAP
;
12465 if ((tp
->tg3_flags
& TG3_FLAG_WOL_CAP
) &&
12466 (nic_cfg
& NIC_SRAM_DATA_CFG_WOL_ENABLE
)) {
12467 tp
->tg3_flags
|= TG3_FLAG_WOL_ENABLE
;
12468 device_set_wakeup_enable(&tp
->pdev
->dev
, true);
12471 if (cfg2
& (1 << 17))
12472 tp
->phy_flags
|= TG3_PHYFLG_CAPACITIVE_COUPLING
;
12474 /* serdes signal pre-emphasis in register 0x590 set by */
12475 /* bootcode if bit 18 is set */
12476 if (cfg2
& (1 << 18))
12477 tp
->phy_flags
|= TG3_PHYFLG_SERDES_PREEMPHASIS
;
12479 if (((tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
) ||
12480 ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5784
&&
12481 GET_CHIP_REV(tp
->pci_chip_rev_id
) != CHIPREV_5784_AX
))) &&
12482 (cfg2
& NIC_SRAM_DATA_CFG_2_APD_EN
))
12483 tp
->phy_flags
|= TG3_PHYFLG_ENABLE_APD
;
12485 if ((tp
->tg3_flags2
& TG3_FLG2_PCI_EXPRESS
) &&
12486 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5785
&&
12487 !(tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
)) {
12490 tg3_read_mem(tp
, NIC_SRAM_DATA_CFG_3
, &cfg3
);
12491 if (cfg3
& NIC_SRAM_ASPM_DEBOUNCE
)
12492 tp
->tg3_flags
|= TG3_FLAG_ASPM_WORKAROUND
;
12495 if (cfg4
& NIC_SRAM_RGMII_INBAND_DISABLE
)
12496 tp
->tg3_flags3
|= TG3_FLG3_RGMII_INBAND_DISABLE
;
12497 if (cfg4
& NIC_SRAM_RGMII_EXT_IBND_RX_EN
)
12498 tp
->tg3_flags3
|= TG3_FLG3_RGMII_EXT_IBND_RX_EN
;
12499 if (cfg4
& NIC_SRAM_RGMII_EXT_IBND_TX_EN
)
12500 tp
->tg3_flags3
|= TG3_FLG3_RGMII_EXT_IBND_TX_EN
;
12503 if (tp
->tg3_flags
& TG3_FLAG_WOL_CAP
)
12504 device_set_wakeup_enable(&tp
->pdev
->dev
,
12505 tp
->tg3_flags
& TG3_FLAG_WOL_ENABLE
);
12507 device_set_wakeup_capable(&tp
->pdev
->dev
, false);
12510 static int __devinit
tg3_issue_otp_command(struct tg3
*tp
, u32 cmd
)
12515 tw32(OTP_CTRL
, cmd
| OTP_CTRL_OTP_CMD_START
);
12516 tw32(OTP_CTRL
, cmd
);
12518 /* Wait for up to 1 ms for command to execute. */
12519 for (i
= 0; i
< 100; i
++) {
12520 val
= tr32(OTP_STATUS
);
12521 if (val
& OTP_STATUS_CMD_DONE
)
12526 return (val
& OTP_STATUS_CMD_DONE
) ? 0 : -EBUSY
;
12529 /* Read the gphy configuration from the OTP region of the chip. The gphy
12530 * configuration is a 32-bit value that straddles the alignment boundary.
12531 * We do two 32-bit reads and then shift and merge the results.
12533 static u32 __devinit
tg3_read_otp_phycfg(struct tg3
*tp
)
12535 u32 bhalf_otp
, thalf_otp
;
12537 tw32(OTP_MODE
, OTP_MODE_OTP_THRU_GRC
);
12539 if (tg3_issue_otp_command(tp
, OTP_CTRL_OTP_CMD_INIT
))
12542 tw32(OTP_ADDRESS
, OTP_ADDRESS_MAGIC1
);
12544 if (tg3_issue_otp_command(tp
, OTP_CTRL_OTP_CMD_READ
))
12547 thalf_otp
= tr32(OTP_READ_DATA
);
12549 tw32(OTP_ADDRESS
, OTP_ADDRESS_MAGIC2
);
12551 if (tg3_issue_otp_command(tp
, OTP_CTRL_OTP_CMD_READ
))
12554 bhalf_otp
= tr32(OTP_READ_DATA
);
12556 return ((thalf_otp
& 0x0000ffff) << 16) | (bhalf_otp
>> 16);
12559 static void __devinit
tg3_phy_init_link_config(struct tg3
*tp
)
12561 u32 adv
= ADVERTISED_Autoneg
|
12564 if (!(tp
->phy_flags
& TG3_PHYFLG_10_100_ONLY
))
12565 adv
|= ADVERTISED_1000baseT_Half
|
12566 ADVERTISED_1000baseT_Full
;
12568 if (!(tp
->phy_flags
& TG3_PHYFLG_ANY_SERDES
))
12569 adv
|= ADVERTISED_100baseT_Half
|
12570 ADVERTISED_100baseT_Full
|
12571 ADVERTISED_10baseT_Half
|
12572 ADVERTISED_10baseT_Full
|
12575 adv
|= ADVERTISED_FIBRE
;
12577 tp
->link_config
.advertising
= adv
;
12578 tp
->link_config
.speed
= SPEED_INVALID
;
12579 tp
->link_config
.duplex
= DUPLEX_INVALID
;
12580 tp
->link_config
.autoneg
= AUTONEG_ENABLE
;
12581 tp
->link_config
.active_speed
= SPEED_INVALID
;
12582 tp
->link_config
.active_duplex
= DUPLEX_INVALID
;
12583 tp
->link_config
.orig_speed
= SPEED_INVALID
;
12584 tp
->link_config
.orig_duplex
= DUPLEX_INVALID
;
12585 tp
->link_config
.orig_autoneg
= AUTONEG_INVALID
;
12588 static int __devinit
tg3_phy_probe(struct tg3
*tp
)
12590 u32 hw_phy_id_1
, hw_phy_id_2
;
12591 u32 hw_phy_id
, hw_phy_id_masked
;
12594 /* flow control autonegotiation is default behavior */
12595 tp
->tg3_flags
|= TG3_FLAG_PAUSE_AUTONEG
;
12596 tp
->link_config
.flowctrl
= FLOW_CTRL_TX
| FLOW_CTRL_RX
;
12598 if (tp
->tg3_flags3
& TG3_FLG3_USE_PHYLIB
)
12599 return tg3_phy_init(tp
);
12601 /* Reading the PHY ID register can conflict with ASF
12602 * firmware access to the PHY hardware.
12605 if ((tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
) ||
12606 (tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
)) {
12607 hw_phy_id
= hw_phy_id_masked
= TG3_PHY_ID_INVALID
;
12609 /* Now read the physical PHY_ID from the chip and verify
12610 * that it is sane. If it doesn't look good, we fall back
12611 * to either the hard-coded table based PHY_ID and failing
12612 * that the value found in the eeprom area.
12614 err
|= tg3_readphy(tp
, MII_PHYSID1
, &hw_phy_id_1
);
12615 err
|= tg3_readphy(tp
, MII_PHYSID2
, &hw_phy_id_2
);
12617 hw_phy_id
= (hw_phy_id_1
& 0xffff) << 10;
12618 hw_phy_id
|= (hw_phy_id_2
& 0xfc00) << 16;
12619 hw_phy_id
|= (hw_phy_id_2
& 0x03ff) << 0;
12621 hw_phy_id_masked
= hw_phy_id
& TG3_PHY_ID_MASK
;
12624 if (!err
&& TG3_KNOWN_PHY_ID(hw_phy_id_masked
)) {
12625 tp
->phy_id
= hw_phy_id
;
12626 if (hw_phy_id_masked
== TG3_PHY_ID_BCM8002
)
12627 tp
->phy_flags
|= TG3_PHYFLG_PHY_SERDES
;
12629 tp
->phy_flags
&= ~TG3_PHYFLG_PHY_SERDES
;
12631 if (tp
->phy_id
!= TG3_PHY_ID_INVALID
) {
12632 /* Do nothing, phy ID already set up in
12633 * tg3_get_eeprom_hw_cfg().
12636 struct subsys_tbl_ent
*p
;
12638 /* No eeprom signature? Try the hardcoded
12639 * subsys device table.
12641 p
= tg3_lookup_by_subsys(tp
);
12645 tp
->phy_id
= p
->phy_id
;
12647 tp
->phy_id
== TG3_PHY_ID_BCM8002
)
12648 tp
->phy_flags
|= TG3_PHYFLG_PHY_SERDES
;
12652 if (!(tp
->phy_flags
& TG3_PHYFLG_ANY_SERDES
) &&
12653 ((tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_5718
&&
12654 tp
->pci_chip_rev_id
!= CHIPREV_ID_5717_A0
) ||
12655 (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57765
&&
12656 tp
->pci_chip_rev_id
!= CHIPREV_ID_57765_A0
)))
12657 tp
->phy_flags
|= TG3_PHYFLG_EEE_CAP
;
12659 tg3_phy_init_link_config(tp
);
12661 if (!(tp
->phy_flags
& TG3_PHYFLG_ANY_SERDES
) &&
12662 !(tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
) &&
12663 !(tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
)) {
12664 u32 bmsr
, adv_reg
, tg3_ctrl
, mask
;
12666 tg3_readphy(tp
, MII_BMSR
, &bmsr
);
12667 if (!tg3_readphy(tp
, MII_BMSR
, &bmsr
) &&
12668 (bmsr
& BMSR_LSTATUS
))
12669 goto skip_phy_reset
;
12671 err
= tg3_phy_reset(tp
);
12675 adv_reg
= (ADVERTISE_10HALF
| ADVERTISE_10FULL
|
12676 ADVERTISE_100HALF
| ADVERTISE_100FULL
|
12677 ADVERTISE_CSMA
| ADVERTISE_PAUSE_CAP
);
12679 if (!(tp
->phy_flags
& TG3_PHYFLG_10_100_ONLY
)) {
12680 tg3_ctrl
= (MII_TG3_CTRL_ADV_1000_HALF
|
12681 MII_TG3_CTRL_ADV_1000_FULL
);
12682 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5701_A0
||
12683 tp
->pci_chip_rev_id
== CHIPREV_ID_5701_B0
)
12684 tg3_ctrl
|= (MII_TG3_CTRL_AS_MASTER
|
12685 MII_TG3_CTRL_ENABLE_AS_MASTER
);
12688 mask
= (ADVERTISED_10baseT_Half
| ADVERTISED_10baseT_Full
|
12689 ADVERTISED_100baseT_Half
| ADVERTISED_100baseT_Full
|
12690 ADVERTISED_1000baseT_Half
| ADVERTISED_1000baseT_Full
);
12691 if (!tg3_copper_is_advertising_all(tp
, mask
)) {
12692 tg3_writephy(tp
, MII_ADVERTISE
, adv_reg
);
12694 if (!(tp
->phy_flags
& TG3_PHYFLG_10_100_ONLY
))
12695 tg3_writephy(tp
, MII_TG3_CTRL
, tg3_ctrl
);
12697 tg3_writephy(tp
, MII_BMCR
,
12698 BMCR_ANENABLE
| BMCR_ANRESTART
);
12700 tg3_phy_set_wirespeed(tp
);
12702 tg3_writephy(tp
, MII_ADVERTISE
, adv_reg
);
12703 if (!(tp
->phy_flags
& TG3_PHYFLG_10_100_ONLY
))
12704 tg3_writephy(tp
, MII_TG3_CTRL
, tg3_ctrl
);
12708 if ((tp
->phy_id
& TG3_PHY_ID_MASK
) == TG3_PHY_ID_BCM5401
) {
12709 err
= tg3_init_5401phy_dsp(tp
);
12713 err
= tg3_init_5401phy_dsp(tp
);
12719 static void __devinit
tg3_read_vpd(struct tg3
*tp
)
12722 unsigned int block_end
, rosize
, len
;
12726 if ((tp
->tg3_flags3
& TG3_FLG3_NO_NVRAM
) ||
12727 tg3_nvram_read(tp
, 0x0, &magic
))
12730 vpd_data
= kmalloc(TG3_NVM_VPD_LEN
, GFP_KERNEL
);
12734 if (magic
== TG3_EEPROM_MAGIC
) {
12735 for (i
= 0; i
< TG3_NVM_VPD_LEN
; i
+= 4) {
12738 /* The data is in little-endian format in NVRAM.
12739 * Use the big-endian read routines to preserve
12740 * the byte order as it exists in NVRAM.
12742 if (tg3_nvram_read_be32(tp
, TG3_NVM_VPD_OFF
+ i
, &tmp
))
12743 goto out_not_found
;
12745 memcpy(&vpd_data
[i
], &tmp
, sizeof(tmp
));
12749 unsigned int pos
= 0;
12751 for (; pos
< TG3_NVM_VPD_LEN
&& i
< 3; i
++, pos
+= cnt
) {
12752 cnt
= pci_read_vpd(tp
->pdev
, pos
,
12753 TG3_NVM_VPD_LEN
- pos
,
12755 if (cnt
== -ETIMEDOUT
|| cnt
== -EINTR
)
12758 goto out_not_found
;
12760 if (pos
!= TG3_NVM_VPD_LEN
)
12761 goto out_not_found
;
12764 i
= pci_vpd_find_tag(vpd_data
, 0, TG3_NVM_VPD_LEN
,
12765 PCI_VPD_LRDT_RO_DATA
);
12767 goto out_not_found
;
12769 rosize
= pci_vpd_lrdt_size(&vpd_data
[i
]);
12770 block_end
= i
+ PCI_VPD_LRDT_TAG_SIZE
+ rosize
;
12771 i
+= PCI_VPD_LRDT_TAG_SIZE
;
12773 if (block_end
> TG3_NVM_VPD_LEN
)
12774 goto out_not_found
;
12776 j
= pci_vpd_find_info_keyword(vpd_data
, i
, rosize
,
12777 PCI_VPD_RO_KEYWORD_MFR_ID
);
12779 len
= pci_vpd_info_field_size(&vpd_data
[j
]);
12781 j
+= PCI_VPD_INFO_FLD_HDR_SIZE
;
12782 if (j
+ len
> block_end
|| len
!= 4 ||
12783 memcmp(&vpd_data
[j
], "1028", 4))
12786 j
= pci_vpd_find_info_keyword(vpd_data
, i
, rosize
,
12787 PCI_VPD_RO_KEYWORD_VENDOR0
);
12791 len
= pci_vpd_info_field_size(&vpd_data
[j
]);
12793 j
+= PCI_VPD_INFO_FLD_HDR_SIZE
;
12794 if (j
+ len
> block_end
)
12797 memcpy(tp
->fw_ver
, &vpd_data
[j
], len
);
12798 strncat(tp
->fw_ver
, " bc ", TG3_NVM_VPD_LEN
- len
- 1);
12802 i
= pci_vpd_find_info_keyword(vpd_data
, i
, rosize
,
12803 PCI_VPD_RO_KEYWORD_PARTNO
);
12805 goto out_not_found
;
12807 len
= pci_vpd_info_field_size(&vpd_data
[i
]);
12809 i
+= PCI_VPD_INFO_FLD_HDR_SIZE
;
12810 if (len
> TG3_BPN_SIZE
||
12811 (len
+ i
) > TG3_NVM_VPD_LEN
)
12812 goto out_not_found
;
12814 memcpy(tp
->board_part_number
, &vpd_data
[i
], len
);
12818 if (tp
->board_part_number
[0])
12822 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
) {
12823 if (tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_5717
)
12824 strcpy(tp
->board_part_number
, "BCM5717");
12825 else if (tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_5718
)
12826 strcpy(tp
->board_part_number
, "BCM5718");
12829 } else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57780
) {
12830 if (tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57780
)
12831 strcpy(tp
->board_part_number
, "BCM57780");
12832 else if (tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57760
)
12833 strcpy(tp
->board_part_number
, "BCM57760");
12834 else if (tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57790
)
12835 strcpy(tp
->board_part_number
, "BCM57790");
12836 else if (tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57788
)
12837 strcpy(tp
->board_part_number
, "BCM57788");
12840 } else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57765
) {
12841 if (tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57761
)
12842 strcpy(tp
->board_part_number
, "BCM57761");
12843 else if (tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57765
)
12844 strcpy(tp
->board_part_number
, "BCM57765");
12845 else if (tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57781
)
12846 strcpy(tp
->board_part_number
, "BCM57781");
12847 else if (tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57785
)
12848 strcpy(tp
->board_part_number
, "BCM57785");
12849 else if (tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57791
)
12850 strcpy(tp
->board_part_number
, "BCM57791");
12851 else if (tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57795
)
12852 strcpy(tp
->board_part_number
, "BCM57795");
12855 } else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
) {
12856 strcpy(tp
->board_part_number
, "BCM95906");
12859 strcpy(tp
->board_part_number
, "none");
12863 static int __devinit
tg3_fw_img_is_valid(struct tg3
*tp
, u32 offset
)
12867 if (tg3_nvram_read(tp
, offset
, &val
) ||
12868 (val
& 0xfc000000) != 0x0c000000 ||
12869 tg3_nvram_read(tp
, offset
+ 4, &val
) ||
12876 static void __devinit
tg3_read_bc_ver(struct tg3
*tp
)
12878 u32 val
, offset
, start
, ver_offset
;
12880 bool newver
= false;
12882 if (tg3_nvram_read(tp
, 0xc, &offset
) ||
12883 tg3_nvram_read(tp
, 0x4, &start
))
12886 offset
= tg3_nvram_logical_addr(tp
, offset
);
12888 if (tg3_nvram_read(tp
, offset
, &val
))
12891 if ((val
& 0xfc000000) == 0x0c000000) {
12892 if (tg3_nvram_read(tp
, offset
+ 4, &val
))
12899 dst_off
= strlen(tp
->fw_ver
);
12902 if (TG3_VER_SIZE
- dst_off
< 16 ||
12903 tg3_nvram_read(tp
, offset
+ 8, &ver_offset
))
12906 offset
= offset
+ ver_offset
- start
;
12907 for (i
= 0; i
< 16; i
+= 4) {
12909 if (tg3_nvram_read_be32(tp
, offset
+ i
, &v
))
12912 memcpy(tp
->fw_ver
+ dst_off
+ i
, &v
, sizeof(v
));
12917 if (tg3_nvram_read(tp
, TG3_NVM_PTREV_BCVER
, &ver_offset
))
12920 major
= (ver_offset
& TG3_NVM_BCVER_MAJMSK
) >>
12921 TG3_NVM_BCVER_MAJSFT
;
12922 minor
= ver_offset
& TG3_NVM_BCVER_MINMSK
;
12923 snprintf(&tp
->fw_ver
[dst_off
], TG3_VER_SIZE
- dst_off
,
12924 "v%d.%02d", major
, minor
);
12928 static void __devinit
tg3_read_hwsb_ver(struct tg3
*tp
)
12930 u32 val
, major
, minor
;
12932 /* Use native endian representation */
12933 if (tg3_nvram_read(tp
, TG3_NVM_HWSB_CFG1
, &val
))
12936 major
= (val
& TG3_NVM_HWSB_CFG1_MAJMSK
) >>
12937 TG3_NVM_HWSB_CFG1_MAJSFT
;
12938 minor
= (val
& TG3_NVM_HWSB_CFG1_MINMSK
) >>
12939 TG3_NVM_HWSB_CFG1_MINSFT
;
12941 snprintf(&tp
->fw_ver
[0], 32, "sb v%d.%02d", major
, minor
);
12944 static void __devinit
tg3_read_sb_ver(struct tg3
*tp
, u32 val
)
12946 u32 offset
, major
, minor
, build
;
12948 strncat(tp
->fw_ver
, "sb", TG3_VER_SIZE
- strlen(tp
->fw_ver
) - 1);
12950 if ((val
& TG3_EEPROM_SB_FORMAT_MASK
) != TG3_EEPROM_SB_FORMAT_1
)
12953 switch (val
& TG3_EEPROM_SB_REVISION_MASK
) {
12954 case TG3_EEPROM_SB_REVISION_0
:
12955 offset
= TG3_EEPROM_SB_F1R0_EDH_OFF
;
12957 case TG3_EEPROM_SB_REVISION_2
:
12958 offset
= TG3_EEPROM_SB_F1R2_EDH_OFF
;
12960 case TG3_EEPROM_SB_REVISION_3
:
12961 offset
= TG3_EEPROM_SB_F1R3_EDH_OFF
;
12963 case TG3_EEPROM_SB_REVISION_4
:
12964 offset
= TG3_EEPROM_SB_F1R4_EDH_OFF
;
12966 case TG3_EEPROM_SB_REVISION_5
:
12967 offset
= TG3_EEPROM_SB_F1R5_EDH_OFF
;
12969 case TG3_EEPROM_SB_REVISION_6
:
12970 offset
= TG3_EEPROM_SB_F1R6_EDH_OFF
;
12976 if (tg3_nvram_read(tp
, offset
, &val
))
12979 build
= (val
& TG3_EEPROM_SB_EDH_BLD_MASK
) >>
12980 TG3_EEPROM_SB_EDH_BLD_SHFT
;
12981 major
= (val
& TG3_EEPROM_SB_EDH_MAJ_MASK
) >>
12982 TG3_EEPROM_SB_EDH_MAJ_SHFT
;
12983 minor
= val
& TG3_EEPROM_SB_EDH_MIN_MASK
;
12985 if (minor
> 99 || build
> 26)
12988 offset
= strlen(tp
->fw_ver
);
12989 snprintf(&tp
->fw_ver
[offset
], TG3_VER_SIZE
- offset
,
12990 " v%d.%02d", major
, minor
);
12993 offset
= strlen(tp
->fw_ver
);
12994 if (offset
< TG3_VER_SIZE
- 1)
12995 tp
->fw_ver
[offset
] = 'a' + build
- 1;
12999 static void __devinit
tg3_read_mgmtfw_ver(struct tg3
*tp
)
13001 u32 val
, offset
, start
;
13004 for (offset
= TG3_NVM_DIR_START
;
13005 offset
< TG3_NVM_DIR_END
;
13006 offset
+= TG3_NVM_DIRENT_SIZE
) {
13007 if (tg3_nvram_read(tp
, offset
, &val
))
13010 if ((val
>> TG3_NVM_DIRTYPE_SHIFT
) == TG3_NVM_DIRTYPE_ASFINI
)
13014 if (offset
== TG3_NVM_DIR_END
)
13017 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
))
13018 start
= 0x08000000;
13019 else if (tg3_nvram_read(tp
, offset
- 4, &start
))
13022 if (tg3_nvram_read(tp
, offset
+ 4, &offset
) ||
13023 !tg3_fw_img_is_valid(tp
, offset
) ||
13024 tg3_nvram_read(tp
, offset
+ 8, &val
))
13027 offset
+= val
- start
;
13029 vlen
= strlen(tp
->fw_ver
);
13031 tp
->fw_ver
[vlen
++] = ',';
13032 tp
->fw_ver
[vlen
++] = ' ';
13034 for (i
= 0; i
< 4; i
++) {
13036 if (tg3_nvram_read_be32(tp
, offset
, &v
))
13039 offset
+= sizeof(v
);
13041 if (vlen
> TG3_VER_SIZE
- sizeof(v
)) {
13042 memcpy(&tp
->fw_ver
[vlen
], &v
, TG3_VER_SIZE
- vlen
);
13046 memcpy(&tp
->fw_ver
[vlen
], &v
, sizeof(v
));
13051 static void __devinit
tg3_read_dash_ver(struct tg3
*tp
)
13057 if (!(tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
) ||
13058 !(tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
))
13061 apedata
= tg3_ape_read32(tp
, TG3_APE_SEG_SIG
);
13062 if (apedata
!= APE_SEG_SIG_MAGIC
)
13065 apedata
= tg3_ape_read32(tp
, TG3_APE_FW_STATUS
);
13066 if (!(apedata
& APE_FW_STATUS_READY
))
13069 apedata
= tg3_ape_read32(tp
, TG3_APE_FW_VERSION
);
13071 if (tg3_ape_read32(tp
, TG3_APE_FW_FEATURES
) & TG3_APE_FW_FEATURE_NCSI
) {
13072 tp
->tg3_flags3
|= TG3_FLG3_APE_HAS_NCSI
;
13078 vlen
= strlen(tp
->fw_ver
);
13080 snprintf(&tp
->fw_ver
[vlen
], TG3_VER_SIZE
- vlen
, " %s v%d.%d.%d.%d",
13082 (apedata
& APE_FW_VERSION_MAJMSK
) >> APE_FW_VERSION_MAJSFT
,
13083 (apedata
& APE_FW_VERSION_MINMSK
) >> APE_FW_VERSION_MINSFT
,
13084 (apedata
& APE_FW_VERSION_REVMSK
) >> APE_FW_VERSION_REVSFT
,
13085 (apedata
& APE_FW_VERSION_BLDMSK
));
13088 static void __devinit
tg3_read_fw_ver(struct tg3
*tp
)
13091 bool vpd_vers
= false;
13093 if (tp
->fw_ver
[0] != 0)
13096 if (tp
->tg3_flags3
& TG3_FLG3_NO_NVRAM
) {
13097 strcat(tp
->fw_ver
, "sb");
13101 if (tg3_nvram_read(tp
, 0, &val
))
13104 if (val
== TG3_EEPROM_MAGIC
)
13105 tg3_read_bc_ver(tp
);
13106 else if ((val
& TG3_EEPROM_MAGIC_FW_MSK
) == TG3_EEPROM_MAGIC_FW
)
13107 tg3_read_sb_ver(tp
, val
);
13108 else if ((val
& TG3_EEPROM_MAGIC_HW_MSK
) == TG3_EEPROM_MAGIC_HW
)
13109 tg3_read_hwsb_ver(tp
);
13113 if (!(tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
) ||
13114 (tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
) || vpd_vers
)
13117 tg3_read_mgmtfw_ver(tp
);
13120 tp
->fw_ver
[TG3_VER_SIZE
- 1] = 0;
13123 static struct pci_dev
* __devinit
tg3_find_peer(struct tg3
*);
13125 static inline void vlan_features_add(struct net_device
*dev
, unsigned long flags
)
13127 dev
->vlan_features
|= flags
;
13130 static inline u32
tg3_rx_ret_ring_size(struct tg3
*tp
)
13132 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
||
13133 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
)
13135 else if ((tp
->tg3_flags
& TG3_FLAG_JUMBO_CAPABLE
) &&
13136 !(tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
))
13142 static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets
) = {
13143 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_FE_GATE_700C
) },
13144 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
) },
13145 { PCI_DEVICE(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8385_0
) },
13149 static int __devinit
tg3_get_invariants(struct tg3
*tp
)
13152 u32 pci_state_reg
, grc_misc_cfg
;
13157 /* Force memory write invalidate off. If we leave it on,
13158 * then on 5700_BX chips we have to enable a workaround.
13159 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13160 * to match the cacheline size. The Broadcom driver have this
13161 * workaround but turns MWI off all the times so never uses
13162 * it. This seems to suggest that the workaround is insufficient.
13164 pci_read_config_word(tp
->pdev
, PCI_COMMAND
, &pci_cmd
);
13165 pci_cmd
&= ~PCI_COMMAND_INVALIDATE
;
13166 pci_write_config_word(tp
->pdev
, PCI_COMMAND
, pci_cmd
);
13168 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
13169 * has the register indirect write enable bit set before
13170 * we try to access any of the MMIO registers. It is also
13171 * critical that the PCI-X hw workaround situation is decided
13172 * before that as well.
13174 pci_read_config_dword(tp
->pdev
, TG3PCI_MISC_HOST_CTRL
,
13177 tp
->pci_chip_rev_id
= (misc_ctrl_reg
>>
13178 MISC_HOST_CTRL_CHIPREV_SHIFT
);
13179 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_USE_PROD_ID_REG
) {
13180 u32 prod_id_asic_rev
;
13182 if (tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_5717
||
13183 tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_5718
||
13184 tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_5719
)
13185 pci_read_config_dword(tp
->pdev
,
13186 TG3PCI_GEN2_PRODID_ASICREV
,
13187 &prod_id_asic_rev
);
13188 else if (tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57781
||
13189 tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57785
||
13190 tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57761
||
13191 tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57765
||
13192 tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57791
||
13193 tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57795
)
13194 pci_read_config_dword(tp
->pdev
,
13195 TG3PCI_GEN15_PRODID_ASICREV
,
13196 &prod_id_asic_rev
);
13198 pci_read_config_dword(tp
->pdev
, TG3PCI_PRODID_ASICREV
,
13199 &prod_id_asic_rev
);
13201 tp
->pci_chip_rev_id
= prod_id_asic_rev
;
13204 /* Wrong chip ID in 5752 A0. This code can be removed later
13205 * as A0 is not in production.
13207 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5752_A0_HW
)
13208 tp
->pci_chip_rev_id
= CHIPREV_ID_5752_A0
;
13210 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13211 * we need to disable memory and use config. cycles
13212 * only to access all registers. The 5702/03 chips
13213 * can mistakenly decode the special cycles from the
13214 * ICH chipsets as memory write cycles, causing corruption
13215 * of register and memory space. Only certain ICH bridges
13216 * will drive special cycles with non-zero data during the
13217 * address phase which can fall within the 5703's address
13218 * range. This is not an ICH bug as the PCI spec allows
13219 * non-zero address during special cycles. However, only
13220 * these ICH bridges are known to drive non-zero addresses
13221 * during special cycles.
13223 * Since special cycles do not cross PCI bridges, we only
13224 * enable this workaround if the 5703 is on the secondary
13225 * bus of these ICH bridges.
13227 if ((tp
->pci_chip_rev_id
== CHIPREV_ID_5703_A1
) ||
13228 (tp
->pci_chip_rev_id
== CHIPREV_ID_5703_A2
)) {
13229 static struct tg3_dev_id
{
13233 } ich_chipsets
[] = {
13234 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_8
,
13236 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AB_8
,
13238 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_11
,
13240 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_6
,
13244 struct tg3_dev_id
*pci_id
= &ich_chipsets
[0];
13245 struct pci_dev
*bridge
= NULL
;
13247 while (pci_id
->vendor
!= 0) {
13248 bridge
= pci_get_device(pci_id
->vendor
, pci_id
->device
,
13254 if (pci_id
->rev
!= PCI_ANY_ID
) {
13255 if (bridge
->revision
> pci_id
->rev
)
13258 if (bridge
->subordinate
&&
13259 (bridge
->subordinate
->number
==
13260 tp
->pdev
->bus
->number
)) {
13262 tp
->tg3_flags2
|= TG3_FLG2_ICH_WORKAROUND
;
13263 pci_dev_put(bridge
);
13269 if ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5701
)) {
13270 static struct tg3_dev_id
{
13273 } bridge_chipsets
[] = {
13274 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
},
13275 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
},
13278 struct tg3_dev_id
*pci_id
= &bridge_chipsets
[0];
13279 struct pci_dev
*bridge
= NULL
;
13281 while (pci_id
->vendor
!= 0) {
13282 bridge
= pci_get_device(pci_id
->vendor
,
13289 if (bridge
->subordinate
&&
13290 (bridge
->subordinate
->number
<=
13291 tp
->pdev
->bus
->number
) &&
13292 (bridge
->subordinate
->subordinate
>=
13293 tp
->pdev
->bus
->number
)) {
13294 tp
->tg3_flags3
|= TG3_FLG3_5701_DMA_BUG
;
13295 pci_dev_put(bridge
);
13301 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13302 * DMA addresses > 40-bit. This bridge may have other additional
13303 * 57xx devices behind it in some 4-port NIC designs for example.
13304 * Any tg3 device found behind the bridge will also need the 40-bit
13307 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5780
||
13308 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5714
) {
13309 tp
->tg3_flags2
|= TG3_FLG2_5780_CLASS
;
13310 tp
->tg3_flags
|= TG3_FLAG_40BIT_DMA_BUG
;
13311 tp
->msi_cap
= pci_find_capability(tp
->pdev
, PCI_CAP_ID_MSI
);
13313 struct pci_dev
*bridge
= NULL
;
13316 bridge
= pci_get_device(PCI_VENDOR_ID_SERVERWORKS
,
13317 PCI_DEVICE_ID_SERVERWORKS_EPB
,
13319 if (bridge
&& bridge
->subordinate
&&
13320 (bridge
->subordinate
->number
<=
13321 tp
->pdev
->bus
->number
) &&
13322 (bridge
->subordinate
->subordinate
>=
13323 tp
->pdev
->bus
->number
)) {
13324 tp
->tg3_flags
|= TG3_FLAG_40BIT_DMA_BUG
;
13325 pci_dev_put(bridge
);
13331 /* Initialize misc host control in PCI block. */
13332 tp
->misc_host_ctrl
|= (misc_ctrl_reg
&
13333 MISC_HOST_CTRL_CHIPREV
);
13334 pci_write_config_dword(tp
->pdev
, TG3PCI_MISC_HOST_CTRL
,
13335 tp
->misc_host_ctrl
);
13337 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
||
13338 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5714
||
13339 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
)
13340 tp
->pdev_peer
= tg3_find_peer(tp
);
13342 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
||
13343 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
||
13344 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57765
)
13345 tp
->tg3_flags3
|= TG3_FLG3_5717_PLUS
;
13347 /* Intentionally exclude ASIC_REV_5906 */
13348 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5755
||
13349 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5787
||
13350 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5784
||
13351 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5761
||
13352 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
||
13353 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57780
||
13354 (tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
))
13355 tp
->tg3_flags3
|= TG3_FLG3_5755_PLUS
;
13357 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5750
||
13358 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5752
||
13359 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
||
13360 (tp
->tg3_flags3
& TG3_FLG3_5755_PLUS
) ||
13361 (tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
))
13362 tp
->tg3_flags2
|= TG3_FLG2_5750_PLUS
;
13364 if ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5705
) ||
13365 (tp
->tg3_flags2
& TG3_FLG2_5750_PLUS
))
13366 tp
->tg3_flags2
|= TG3_FLG2_5705_PLUS
;
13368 /* 5700 B0 chips do not support checksumming correctly due
13369 * to hardware bugs.
13371 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5700_B0
)
13372 tp
->tg3_flags
|= TG3_FLAG_BROKEN_CHECKSUMS
;
13374 unsigned long features
= NETIF_F_IP_CSUM
| NETIF_F_SG
| NETIF_F_GRO
;
13376 tp
->tg3_flags
|= TG3_FLAG_RX_CHECKSUMS
;
13377 if (tp
->tg3_flags3
& TG3_FLG3_5755_PLUS
)
13378 features
|= NETIF_F_IPV6_CSUM
;
13379 tp
->dev
->features
|= features
;
13380 vlan_features_add(tp
->dev
, features
);
13383 /* Determine TSO capabilities */
13384 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
)
13385 ; /* Do nothing. HW bug. */
13386 else if (tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
)
13387 tp
->tg3_flags2
|= TG3_FLG2_HW_TSO_3
;
13388 else if ((tp
->tg3_flags3
& TG3_FLG3_5755_PLUS
) ||
13389 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
)
13390 tp
->tg3_flags2
|= TG3_FLG2_HW_TSO_2
;
13391 else if (tp
->tg3_flags2
& TG3_FLG2_5750_PLUS
) {
13392 tp
->tg3_flags2
|= TG3_FLG2_HW_TSO_1
| TG3_FLG2_TSO_BUG
;
13393 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5750
&&
13394 tp
->pci_chip_rev_id
>= CHIPREV_ID_5750_C2
)
13395 tp
->tg3_flags2
&= ~TG3_FLG2_TSO_BUG
;
13396 } else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5700
&&
13397 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5701
&&
13398 tp
->pci_chip_rev_id
!= CHIPREV_ID_5705_A0
) {
13399 tp
->tg3_flags2
|= TG3_FLG2_TSO_BUG
;
13400 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5705
)
13401 tp
->fw_needed
= FIRMWARE_TG3TSO5
;
13403 tp
->fw_needed
= FIRMWARE_TG3TSO
;
13408 if (tp
->tg3_flags2
& TG3_FLG2_5750_PLUS
) {
13409 tp
->tg3_flags
|= TG3_FLAG_SUPPORT_MSI
;
13410 if (GET_CHIP_REV(tp
->pci_chip_rev_id
) == CHIPREV_5750_AX
||
13411 GET_CHIP_REV(tp
->pci_chip_rev_id
) == CHIPREV_5750_BX
||
13412 (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5714
&&
13413 tp
->pci_chip_rev_id
<= CHIPREV_ID_5714_A2
&&
13414 tp
->pdev_peer
== tp
->pdev
))
13415 tp
->tg3_flags
&= ~TG3_FLAG_SUPPORT_MSI
;
13417 if ((tp
->tg3_flags3
& TG3_FLG3_5755_PLUS
) ||
13418 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
) {
13419 tp
->tg3_flags2
|= TG3_FLG2_1SHOT_MSI
;
13422 if (tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
) {
13423 tp
->tg3_flags
|= TG3_FLAG_SUPPORT_MSIX
;
13424 tp
->irq_max
= TG3_IRQ_MAX_VECS
;
13428 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
||
13429 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
||
13430 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
)
13431 tp
->tg3_flags3
|= TG3_FLG3_SHORT_DMA_BUG
;
13432 else if (!(tp
->tg3_flags3
& TG3_FLG3_5755_PLUS
)) {
13433 tp
->tg3_flags3
|= TG3_FLG3_4G_DMA_BNDRY_BUG
;
13434 tp
->tg3_flags3
|= TG3_FLG3_40BIT_DMA_LIMIT_BUG
;
13437 if ((tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
) &&
13438 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5719
)
13439 tp
->tg3_flags3
|= TG3_FLG3_USE_JUMBO_BDFLAG
;
13441 if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
) ||
13442 (tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
) ||
13443 (tp
->tg3_flags3
& TG3_FLG3_USE_JUMBO_BDFLAG
))
13444 tp
->tg3_flags
|= TG3_FLAG_JUMBO_CAPABLE
;
13446 pci_read_config_dword(tp
->pdev
, TG3PCI_PCISTATE
,
13449 tp
->pcie_cap
= pci_find_capability(tp
->pdev
, PCI_CAP_ID_EXP
);
13450 if (tp
->pcie_cap
!= 0) {
13453 tp
->tg3_flags2
|= TG3_FLG2_PCI_EXPRESS
;
13455 tp
->pcie_readrq
= 4096;
13456 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
)
13457 tp
->pcie_readrq
= 2048;
13459 pcie_set_readrq(tp
->pdev
, tp
->pcie_readrq
);
13461 pci_read_config_word(tp
->pdev
,
13462 tp
->pcie_cap
+ PCI_EXP_LNKCTL
,
13464 if (lnkctl
& PCI_EXP_LNKCTL_CLKREQ_EN
) {
13465 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
)
13466 tp
->tg3_flags2
&= ~TG3_FLG2_HW_TSO_2
;
13467 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5784
||
13468 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5761
||
13469 tp
->pci_chip_rev_id
== CHIPREV_ID_57780_A0
||
13470 tp
->pci_chip_rev_id
== CHIPREV_ID_57780_A1
)
13471 tp
->tg3_flags3
|= TG3_FLG3_CLKREQ_BUG
;
13472 } else if (tp
->pci_chip_rev_id
== CHIPREV_ID_5717_A0
) {
13473 tp
->tg3_flags3
|= TG3_FLG3_L1PLLPD_EN
;
13475 } else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
) {
13476 tp
->tg3_flags2
|= TG3_FLG2_PCI_EXPRESS
;
13477 } else if (!(tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
) ||
13478 (tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
)) {
13479 tp
->pcix_cap
= pci_find_capability(tp
->pdev
, PCI_CAP_ID_PCIX
);
13480 if (!tp
->pcix_cap
) {
13481 dev_err(&tp
->pdev
->dev
,
13482 "Cannot find PCI-X capability, aborting\n");
13486 if (!(pci_state_reg
& PCISTATE_CONV_PCI_MODE
))
13487 tp
->tg3_flags
|= TG3_FLAG_PCIX_MODE
;
13490 /* If we have an AMD 762 or VIA K8T800 chipset, write
13491 * reordering to the mailbox registers done by the host
13492 * controller can cause major troubles. We read back from
13493 * every mailbox register write to force the writes to be
13494 * posted to the chip in order.
13496 if (pci_dev_present(tg3_write_reorder_chipsets
) &&
13497 !(tp
->tg3_flags2
& TG3_FLG2_PCI_EXPRESS
))
13498 tp
->tg3_flags
|= TG3_FLAG_MBOX_WRITE_REORDER
;
13500 pci_read_config_byte(tp
->pdev
, PCI_CACHE_LINE_SIZE
,
13501 &tp
->pci_cacheline_sz
);
13502 pci_read_config_byte(tp
->pdev
, PCI_LATENCY_TIMER
,
13503 &tp
->pci_lat_timer
);
13504 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5703
&&
13505 tp
->pci_lat_timer
< 64) {
13506 tp
->pci_lat_timer
= 64;
13507 pci_write_config_byte(tp
->pdev
, PCI_LATENCY_TIMER
,
13508 tp
->pci_lat_timer
);
13511 if (GET_CHIP_REV(tp
->pci_chip_rev_id
) == CHIPREV_5700_BX
) {
13512 /* 5700 BX chips need to have their TX producer index
13513 * mailboxes written twice to workaround a bug.
13515 tp
->tg3_flags
|= TG3_FLAG_TXD_MBOX_HWBUG
;
13517 /* If we are in PCI-X mode, enable register write workaround.
13519 * The workaround is to use indirect register accesses
13520 * for all chip writes not to mailbox registers.
13522 if (tp
->tg3_flags
& TG3_FLAG_PCIX_MODE
) {
13525 tp
->tg3_flags
|= TG3_FLAG_PCIX_TARGET_HWBUG
;
13527 /* The chip can have it's power management PCI config
13528 * space registers clobbered due to this bug.
13529 * So explicitly force the chip into D0 here.
13531 pci_read_config_dword(tp
->pdev
,
13532 tp
->pm_cap
+ PCI_PM_CTRL
,
13534 pm_reg
&= ~PCI_PM_CTRL_STATE_MASK
;
13535 pm_reg
|= PCI_PM_CTRL_PME_ENABLE
| 0 /* D0 */;
13536 pci_write_config_dword(tp
->pdev
,
13537 tp
->pm_cap
+ PCI_PM_CTRL
,
13540 /* Also, force SERR#/PERR# in PCI command. */
13541 pci_read_config_word(tp
->pdev
, PCI_COMMAND
, &pci_cmd
);
13542 pci_cmd
|= PCI_COMMAND_PARITY
| PCI_COMMAND_SERR
;
13543 pci_write_config_word(tp
->pdev
, PCI_COMMAND
, pci_cmd
);
13547 if ((pci_state_reg
& PCISTATE_BUS_SPEED_HIGH
) != 0)
13548 tp
->tg3_flags
|= TG3_FLAG_PCI_HIGH_SPEED
;
13549 if ((pci_state_reg
& PCISTATE_BUS_32BIT
) != 0)
13550 tp
->tg3_flags
|= TG3_FLAG_PCI_32BIT
;
13552 /* Chip-specific fixup from Broadcom driver */
13553 if ((tp
->pci_chip_rev_id
== CHIPREV_ID_5704_A0
) &&
13554 (!(pci_state_reg
& PCISTATE_RETRY_SAME_DMA
))) {
13555 pci_state_reg
|= PCISTATE_RETRY_SAME_DMA
;
13556 pci_write_config_dword(tp
->pdev
, TG3PCI_PCISTATE
, pci_state_reg
);
13559 /* Default fast path register access methods */
13560 tp
->read32
= tg3_read32
;
13561 tp
->write32
= tg3_write32
;
13562 tp
->read32_mbox
= tg3_read32
;
13563 tp
->write32_mbox
= tg3_write32
;
13564 tp
->write32_tx_mbox
= tg3_write32
;
13565 tp
->write32_rx_mbox
= tg3_write32
;
13567 /* Various workaround register access methods */
13568 if (tp
->tg3_flags
& TG3_FLAG_PCIX_TARGET_HWBUG
)
13569 tp
->write32
= tg3_write_indirect_reg32
;
13570 else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5701
||
13571 ((tp
->tg3_flags2
& TG3_FLG2_PCI_EXPRESS
) &&
13572 tp
->pci_chip_rev_id
== CHIPREV_ID_5750_A0
)) {
13574 * Back to back register writes can cause problems on these
13575 * chips, the workaround is to read back all reg writes
13576 * except those to mailbox regs.
13578 * See tg3_write_indirect_reg32().
13580 tp
->write32
= tg3_write_flush_reg32
;
13583 if ((tp
->tg3_flags
& TG3_FLAG_TXD_MBOX_HWBUG
) ||
13584 (tp
->tg3_flags
& TG3_FLAG_MBOX_WRITE_REORDER
)) {
13585 tp
->write32_tx_mbox
= tg3_write32_tx_mbox
;
13586 if (tp
->tg3_flags
& TG3_FLAG_MBOX_WRITE_REORDER
)
13587 tp
->write32_rx_mbox
= tg3_write_flush_reg32
;
13590 if (tp
->tg3_flags2
& TG3_FLG2_ICH_WORKAROUND
) {
13591 tp
->read32
= tg3_read_indirect_reg32
;
13592 tp
->write32
= tg3_write_indirect_reg32
;
13593 tp
->read32_mbox
= tg3_read_indirect_mbox
;
13594 tp
->write32_mbox
= tg3_write_indirect_mbox
;
13595 tp
->write32_tx_mbox
= tg3_write_indirect_mbox
;
13596 tp
->write32_rx_mbox
= tg3_write_indirect_mbox
;
13601 pci_read_config_word(tp
->pdev
, PCI_COMMAND
, &pci_cmd
);
13602 pci_cmd
&= ~PCI_COMMAND_MEMORY
;
13603 pci_write_config_word(tp
->pdev
, PCI_COMMAND
, pci_cmd
);
13605 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
) {
13606 tp
->read32_mbox
= tg3_read32_mbox_5906
;
13607 tp
->write32_mbox
= tg3_write32_mbox_5906
;
13608 tp
->write32_tx_mbox
= tg3_write32_mbox_5906
;
13609 tp
->write32_rx_mbox
= tg3_write32_mbox_5906
;
13612 if (tp
->write32
== tg3_write_indirect_reg32
||
13613 ((tp
->tg3_flags
& TG3_FLAG_PCIX_MODE
) &&
13614 (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
||
13615 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5701
)))
13616 tp
->tg3_flags
|= TG3_FLAG_SRAM_USE_CONFIG
;
13618 /* Get eeprom hw config before calling tg3_set_power_state().
13619 * In particular, the TG3_FLG2_IS_NIC flag must be
13620 * determined before calling tg3_set_power_state() so that
13621 * we know whether or not to switch out of Vaux power.
13622 * When the flag is set, it means that GPIO1 is used for eeprom
13623 * write protect and also implies that it is a LOM where GPIOs
13624 * are not used to switch power.
13626 tg3_get_eeprom_hw_cfg(tp
);
13628 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
) {
13629 /* Allow reads and writes to the
13630 * APE register and memory space.
13632 pci_state_reg
|= PCISTATE_ALLOW_APE_CTLSPC_WR
|
13633 PCISTATE_ALLOW_APE_SHMEM_WR
|
13634 PCISTATE_ALLOW_APE_PSPACE_WR
;
13635 pci_write_config_dword(tp
->pdev
, TG3PCI_PCISTATE
,
13639 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5784
||
13640 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5761
||
13641 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
||
13642 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57780
||
13643 (tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
))
13644 tp
->tg3_flags
|= TG3_FLAG_CPMU_PRESENT
;
13646 /* Set up tp->grc_local_ctrl before calling tg_power_up().
13647 * GPIO1 driven high will bring 5700's external PHY out of reset.
13648 * It is also used as eeprom write protect on LOMs.
13650 tp
->grc_local_ctrl
= GRC_LCLCTRL_INT_ON_ATTN
| GRC_LCLCTRL_AUTO_SEEPROM
;
13651 if ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
) ||
13652 (tp
->tg3_flags
& TG3_FLAG_EEPROM_WRITE_PROT
))
13653 tp
->grc_local_ctrl
|= (GRC_LCLCTRL_GPIO_OE1
|
13654 GRC_LCLCTRL_GPIO_OUTPUT1
);
13655 /* Unused GPIO3 must be driven as output on 5752 because there
13656 * are no pull-up resistors on unused GPIO pins.
13658 else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5752
)
13659 tp
->grc_local_ctrl
|= GRC_LCLCTRL_GPIO_OE3
;
13661 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5755
||
13662 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57780
||
13663 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57765
)
13664 tp
->grc_local_ctrl
|= GRC_LCLCTRL_GPIO_UART_SEL
;
13666 if (tp
->pdev
->device
== PCI_DEVICE_ID_TIGON3_5761
||
13667 tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_5761S
) {
13668 /* Turn off the debug UART. */
13669 tp
->grc_local_ctrl
|= GRC_LCLCTRL_GPIO_UART_SEL
;
13670 if (tp
->tg3_flags2
& TG3_FLG2_IS_NIC
)
13671 /* Keep VMain power. */
13672 tp
->grc_local_ctrl
|= GRC_LCLCTRL_GPIO_OE0
|
13673 GRC_LCLCTRL_GPIO_OUTPUT0
;
13676 /* Force the chip into D0. */
13677 err
= tg3_power_up(tp
);
13679 dev_err(&tp
->pdev
->dev
, "Transition to D0 failed\n");
13683 /* Derive initial jumbo mode from MTU assigned in
13684 * ether_setup() via the alloc_etherdev() call
13686 if (tp
->dev
->mtu
> ETH_DATA_LEN
&&
13687 !(tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
))
13688 tp
->tg3_flags
|= TG3_FLAG_JUMBO_RING_ENABLE
;
13690 /* Determine WakeOnLan speed to use. */
13691 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
||
13692 tp
->pci_chip_rev_id
== CHIPREV_ID_5701_A0
||
13693 tp
->pci_chip_rev_id
== CHIPREV_ID_5701_B0
||
13694 tp
->pci_chip_rev_id
== CHIPREV_ID_5701_B2
) {
13695 tp
->tg3_flags
&= ~(TG3_FLAG_WOL_SPEED_100MB
);
13697 tp
->tg3_flags
|= TG3_FLAG_WOL_SPEED_100MB
;
13700 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
)
13701 tp
->phy_flags
|= TG3_PHYFLG_IS_FET
;
13703 /* A few boards don't want Ethernet@WireSpeed phy feature */
13704 if ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
) ||
13705 ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5705
) &&
13706 (tp
->pci_chip_rev_id
!= CHIPREV_ID_5705_A0
) &&
13707 (tp
->pci_chip_rev_id
!= CHIPREV_ID_5705_A1
)) ||
13708 (tp
->phy_flags
& TG3_PHYFLG_IS_FET
) ||
13709 (tp
->phy_flags
& TG3_PHYFLG_ANY_SERDES
))
13710 tp
->phy_flags
|= TG3_PHYFLG_NO_ETH_WIRE_SPEED
;
13712 if (GET_CHIP_REV(tp
->pci_chip_rev_id
) == CHIPREV_5703_AX
||
13713 GET_CHIP_REV(tp
->pci_chip_rev_id
) == CHIPREV_5704_AX
)
13714 tp
->phy_flags
|= TG3_PHYFLG_ADC_BUG
;
13715 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5704_A0
)
13716 tp
->phy_flags
|= TG3_PHYFLG_5704_A0_BUG
;
13718 if ((tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
) &&
13719 !(tp
->phy_flags
& TG3_PHYFLG_IS_FET
) &&
13720 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5785
&&
13721 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_57780
&&
13722 !(tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
)) {
13723 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5755
||
13724 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5787
||
13725 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5784
||
13726 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5761
) {
13727 if (tp
->pdev
->device
!= PCI_DEVICE_ID_TIGON3_5756
&&
13728 tp
->pdev
->device
!= PCI_DEVICE_ID_TIGON3_5722
)
13729 tp
->phy_flags
|= TG3_PHYFLG_JITTER_BUG
;
13730 if (tp
->pdev
->device
== PCI_DEVICE_ID_TIGON3_5755M
)
13731 tp
->phy_flags
|= TG3_PHYFLG_ADJUST_TRIM
;
13733 tp
->phy_flags
|= TG3_PHYFLG_BER_BUG
;
13736 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5784
&&
13737 GET_CHIP_REV(tp
->pci_chip_rev_id
) != CHIPREV_5784_AX
) {
13738 tp
->phy_otp
= tg3_read_otp_phycfg(tp
);
13739 if (tp
->phy_otp
== 0)
13740 tp
->phy_otp
= TG3_OTP_DEFAULT
;
13743 if (tp
->tg3_flags
& TG3_FLAG_CPMU_PRESENT
)
13744 tp
->mi_mode
= MAC_MI_MODE_500KHZ_CONST
;
13746 tp
->mi_mode
= MAC_MI_MODE_BASE
;
13748 tp
->coalesce_mode
= 0;
13749 if (GET_CHIP_REV(tp
->pci_chip_rev_id
) != CHIPREV_5700_AX
&&
13750 GET_CHIP_REV(tp
->pci_chip_rev_id
) != CHIPREV_5700_BX
)
13751 tp
->coalesce_mode
|= HOSTCC_MODE_32BYTE
;
13753 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
||
13754 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57780
)
13755 tp
->tg3_flags3
|= TG3_FLG3_USE_PHYLIB
;
13757 err
= tg3_mdio_init(tp
);
13761 /* Initialize data/descriptor byte/word swapping. */
13762 val
= tr32(GRC_MODE
);
13763 val
&= GRC_MODE_HOST_STACKUP
;
13764 tw32(GRC_MODE
, val
| tp
->grc_mode
);
13766 tg3_switch_clocks(tp
);
13768 /* Clear this out for sanity. */
13769 tw32(TG3PCI_MEM_WIN_BASE_ADDR
, 0);
13771 pci_read_config_dword(tp
->pdev
, TG3PCI_PCISTATE
,
13773 if ((pci_state_reg
& PCISTATE_CONV_PCI_MODE
) == 0 &&
13774 (tp
->tg3_flags
& TG3_FLAG_PCIX_TARGET_HWBUG
) == 0) {
13775 u32 chiprevid
= GET_CHIP_REV_ID(tp
->misc_host_ctrl
);
13777 if (chiprevid
== CHIPREV_ID_5701_A0
||
13778 chiprevid
== CHIPREV_ID_5701_B0
||
13779 chiprevid
== CHIPREV_ID_5701_B2
||
13780 chiprevid
== CHIPREV_ID_5701_B5
) {
13781 void __iomem
*sram_base
;
13783 /* Write some dummy words into the SRAM status block
13784 * area, see if it reads back correctly. If the return
13785 * value is bad, force enable the PCIX workaround.
13787 sram_base
= tp
->regs
+ NIC_SRAM_WIN_BASE
+ NIC_SRAM_STATS_BLK
;
13789 writel(0x00000000, sram_base
);
13790 writel(0x00000000, sram_base
+ 4);
13791 writel(0xffffffff, sram_base
+ 4);
13792 if (readl(sram_base
) != 0x00000000)
13793 tp
->tg3_flags
|= TG3_FLAG_PCIX_TARGET_HWBUG
;
13798 tg3_nvram_init(tp
);
13800 grc_misc_cfg
= tr32(GRC_MISC_CFG
);
13801 grc_misc_cfg
&= GRC_MISC_CFG_BOARD_ID_MASK
;
13803 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5705
&&
13804 (grc_misc_cfg
== GRC_MISC_CFG_BOARD_ID_5788
||
13805 grc_misc_cfg
== GRC_MISC_CFG_BOARD_ID_5788M
))
13806 tp
->tg3_flags2
|= TG3_FLG2_IS_5788
;
13808 if (!(tp
->tg3_flags2
& TG3_FLG2_IS_5788
) &&
13809 (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5700
))
13810 tp
->tg3_flags
|= TG3_FLAG_TAGGED_STATUS
;
13811 if (tp
->tg3_flags
& TG3_FLAG_TAGGED_STATUS
) {
13812 tp
->coalesce_mode
|= (HOSTCC_MODE_CLRTICK_RXBD
|
13813 HOSTCC_MODE_CLRTICK_TXBD
);
13815 tp
->misc_host_ctrl
|= MISC_HOST_CTRL_TAGGED_STATUS
;
13816 pci_write_config_dword(tp
->pdev
, TG3PCI_MISC_HOST_CTRL
,
13817 tp
->misc_host_ctrl
);
13820 /* Preserve the APE MAC_MODE bits */
13821 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
)
13822 tp
->mac_mode
= MAC_MODE_APE_TX_EN
| MAC_MODE_APE_RX_EN
;
13824 tp
->mac_mode
= TG3_DEF_MAC_MODE
;
13826 /* these are limited to 10/100 only */
13827 if ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5703
&&
13828 (grc_misc_cfg
== 0x8000 || grc_misc_cfg
== 0x4000)) ||
13829 (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5705
&&
13830 tp
->pdev
->vendor
== PCI_VENDOR_ID_BROADCOM
&&
13831 (tp
->pdev
->device
== PCI_DEVICE_ID_TIGON3_5901
||
13832 tp
->pdev
->device
== PCI_DEVICE_ID_TIGON3_5901_2
||
13833 tp
->pdev
->device
== PCI_DEVICE_ID_TIGON3_5705F
)) ||
13834 (tp
->pdev
->vendor
== PCI_VENDOR_ID_BROADCOM
&&
13835 (tp
->pdev
->device
== PCI_DEVICE_ID_TIGON3_5751F
||
13836 tp
->pdev
->device
== PCI_DEVICE_ID_TIGON3_5753F
||
13837 tp
->pdev
->device
== PCI_DEVICE_ID_TIGON3_5787F
)) ||
13838 tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57790
||
13839 tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57791
||
13840 tp
->pdev
->device
== TG3PCI_DEVICE_TIGON3_57795
||
13841 (tp
->phy_flags
& TG3_PHYFLG_IS_FET
))
13842 tp
->phy_flags
|= TG3_PHYFLG_10_100_ONLY
;
13844 err
= tg3_phy_probe(tp
);
13846 dev_err(&tp
->pdev
->dev
, "phy probe failed, err %d\n", err
);
13847 /* ... but do not return immediately ... */
13852 tg3_read_fw_ver(tp
);
13854 if (tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
) {
13855 tp
->phy_flags
&= ~TG3_PHYFLG_USE_MI_INTERRUPT
;
13857 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
)
13858 tp
->phy_flags
|= TG3_PHYFLG_USE_MI_INTERRUPT
;
13860 tp
->phy_flags
&= ~TG3_PHYFLG_USE_MI_INTERRUPT
;
13863 /* 5700 {AX,BX} chips have a broken status block link
13864 * change bit implementation, so we must use the
13865 * status register in those cases.
13867 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
)
13868 tp
->tg3_flags
|= TG3_FLAG_USE_LINKCHG_REG
;
13870 tp
->tg3_flags
&= ~TG3_FLAG_USE_LINKCHG_REG
;
13872 /* The led_ctrl is set during tg3_phy_probe, here we might
13873 * have to force the link status polling mechanism based
13874 * upon subsystem IDs.
13876 if (tp
->pdev
->subsystem_vendor
== PCI_VENDOR_ID_DELL
&&
13877 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5701
&&
13878 !(tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
)) {
13879 tp
->phy_flags
|= TG3_PHYFLG_USE_MI_INTERRUPT
;
13880 tp
->tg3_flags
|= TG3_FLAG_USE_LINKCHG_REG
;
13883 /* For all SERDES we poll the MAC status register. */
13884 if (tp
->phy_flags
& TG3_PHYFLG_PHY_SERDES
)
13885 tp
->tg3_flags
|= TG3_FLAG_POLL_SERDES
;
13887 tp
->tg3_flags
&= ~TG3_FLAG_POLL_SERDES
;
13889 tp
->rx_offset
= NET_IP_ALIGN
;
13890 tp
->rx_copy_thresh
= TG3_RX_COPY_THRESHOLD
;
13891 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5701
&&
13892 (tp
->tg3_flags
& TG3_FLAG_PCIX_MODE
) != 0) {
13894 #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
13895 tp
->rx_copy_thresh
= ~(u16
)0;
13899 tp
->rx_std_ring_mask
= TG3_RX_STD_RING_SIZE(tp
) - 1;
13900 tp
->rx_jmb_ring_mask
= TG3_RX_JMB_RING_SIZE(tp
) - 1;
13901 tp
->rx_ret_ring_mask
= tg3_rx_ret_ring_size(tp
) - 1;
13903 tp
->rx_std_max_post
= tp
->rx_std_ring_mask
+ 1;
13905 /* Increment the rx prod index on the rx std ring by at most
13906 * 8 for these chips to workaround hw errata.
13908 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5750
||
13909 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5752
||
13910 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5755
)
13911 tp
->rx_std_max_post
= 8;
13913 if (tp
->tg3_flags
& TG3_FLAG_ASPM_WORKAROUND
)
13914 tp
->pwrmgmt_thresh
= tr32(PCIE_PWR_MGMT_THRESH
) &
13915 PCIE_PWR_MGMT_L1_THRESH_MSK
;
13920 #ifdef CONFIG_SPARC
13921 static int __devinit
tg3_get_macaddr_sparc(struct tg3
*tp
)
13923 struct net_device
*dev
= tp
->dev
;
13924 struct pci_dev
*pdev
= tp
->pdev
;
13925 struct device_node
*dp
= pci_device_to_OF_node(pdev
);
13926 const unsigned char *addr
;
13929 addr
= of_get_property(dp
, "local-mac-address", &len
);
13930 if (addr
&& len
== 6) {
13931 memcpy(dev
->dev_addr
, addr
, 6);
13932 memcpy(dev
->perm_addr
, dev
->dev_addr
, 6);
13938 static int __devinit
tg3_get_default_macaddr_sparc(struct tg3
*tp
)
13940 struct net_device
*dev
= tp
->dev
;
13942 memcpy(dev
->dev_addr
, idprom
->id_ethaddr
, 6);
13943 memcpy(dev
->perm_addr
, idprom
->id_ethaddr
, 6);
13948 static int __devinit
tg3_get_device_address(struct tg3
*tp
)
13950 struct net_device
*dev
= tp
->dev
;
13951 u32 hi
, lo
, mac_offset
;
13954 #ifdef CONFIG_SPARC
13955 if (!tg3_get_macaddr_sparc(tp
))
13960 if ((GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
) ||
13961 (tp
->tg3_flags2
& TG3_FLG2_5780_CLASS
)) {
13962 if (tr32(TG3PCI_DUAL_MAC_CTRL
) & DUAL_MAC_CTRL_ID
)
13964 if (tg3_nvram_lock(tp
))
13965 tw32_f(NVRAM_CMD
, NVRAM_CMD_RESET
);
13967 tg3_nvram_unlock(tp
);
13968 } else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5717
||
13969 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5719
) {
13970 if (PCI_FUNC(tp
->pdev
->devfn
) & 1)
13972 if (PCI_FUNC(tp
->pdev
->devfn
) > 1)
13973 mac_offset
+= 0x18c;
13974 } else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
)
13977 /* First try to get it from MAC address mailbox. */
13978 tg3_read_mem(tp
, NIC_SRAM_MAC_ADDR_HIGH_MBOX
, &hi
);
13979 if ((hi
>> 16) == 0x484b) {
13980 dev
->dev_addr
[0] = (hi
>> 8) & 0xff;
13981 dev
->dev_addr
[1] = (hi
>> 0) & 0xff;
13983 tg3_read_mem(tp
, NIC_SRAM_MAC_ADDR_LOW_MBOX
, &lo
);
13984 dev
->dev_addr
[2] = (lo
>> 24) & 0xff;
13985 dev
->dev_addr
[3] = (lo
>> 16) & 0xff;
13986 dev
->dev_addr
[4] = (lo
>> 8) & 0xff;
13987 dev
->dev_addr
[5] = (lo
>> 0) & 0xff;
13989 /* Some old bootcode may report a 0 MAC address in SRAM */
13990 addr_ok
= is_valid_ether_addr(&dev
->dev_addr
[0]);
13993 /* Next, try NVRAM. */
13994 if (!(tp
->tg3_flags3
& TG3_FLG3_NO_NVRAM
) &&
13995 !tg3_nvram_read_be32(tp
, mac_offset
+ 0, &hi
) &&
13996 !tg3_nvram_read_be32(tp
, mac_offset
+ 4, &lo
)) {
13997 memcpy(&dev
->dev_addr
[0], ((char *)&hi
) + 2, 2);
13998 memcpy(&dev
->dev_addr
[2], (char *)&lo
, sizeof(lo
));
14000 /* Finally just fetch it out of the MAC control regs. */
14002 hi
= tr32(MAC_ADDR_0_HIGH
);
14003 lo
= tr32(MAC_ADDR_0_LOW
);
14005 dev
->dev_addr
[5] = lo
& 0xff;
14006 dev
->dev_addr
[4] = (lo
>> 8) & 0xff;
14007 dev
->dev_addr
[3] = (lo
>> 16) & 0xff;
14008 dev
->dev_addr
[2] = (lo
>> 24) & 0xff;
14009 dev
->dev_addr
[1] = hi
& 0xff;
14010 dev
->dev_addr
[0] = (hi
>> 8) & 0xff;
14014 if (!is_valid_ether_addr(&dev
->dev_addr
[0])) {
14015 #ifdef CONFIG_SPARC
14016 if (!tg3_get_default_macaddr_sparc(tp
))
14021 memcpy(dev
->perm_addr
, dev
->dev_addr
, dev
->addr_len
);
14025 #define BOUNDARY_SINGLE_CACHELINE 1
14026 #define BOUNDARY_MULTI_CACHELINE 2
14028 static u32 __devinit
tg3_calc_dma_bndry(struct tg3
*tp
, u32 val
)
14030 int cacheline_size
;
14034 pci_read_config_byte(tp
->pdev
, PCI_CACHE_LINE_SIZE
, &byte
);
14036 cacheline_size
= 1024;
14038 cacheline_size
= (int) byte
* 4;
14040 /* On 5703 and later chips, the boundary bits have no
14043 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5700
&&
14044 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5701
&&
14045 !(tp
->tg3_flags2
& TG3_FLG2_PCI_EXPRESS
))
14048 #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14049 goal
= BOUNDARY_MULTI_CACHELINE
;
14051 #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14052 goal
= BOUNDARY_SINGLE_CACHELINE
;
14058 if (tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
) {
14059 val
= goal
? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT
;
14066 /* PCI controllers on most RISC systems tend to disconnect
14067 * when a device tries to burst across a cache-line boundary.
14068 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14070 * Unfortunately, for PCI-E there are only limited
14071 * write-side controls for this, and thus for reads
14072 * we will still get the disconnects. We'll also waste
14073 * these PCI cycles for both read and write for chips
14074 * other than 5700 and 5701 which do not implement the
14077 if ((tp
->tg3_flags
& TG3_FLAG_PCIX_MODE
) &&
14078 !(tp
->tg3_flags2
& TG3_FLG2_PCI_EXPRESS
)) {
14079 switch (cacheline_size
) {
14084 if (goal
== BOUNDARY_SINGLE_CACHELINE
) {
14085 val
|= (DMA_RWCTRL_READ_BNDRY_128_PCIX
|
14086 DMA_RWCTRL_WRITE_BNDRY_128_PCIX
);
14088 val
|= (DMA_RWCTRL_READ_BNDRY_384_PCIX
|
14089 DMA_RWCTRL_WRITE_BNDRY_384_PCIX
);
14094 val
|= (DMA_RWCTRL_READ_BNDRY_256_PCIX
|
14095 DMA_RWCTRL_WRITE_BNDRY_256_PCIX
);
14099 val
|= (DMA_RWCTRL_READ_BNDRY_384_PCIX
|
14100 DMA_RWCTRL_WRITE_BNDRY_384_PCIX
);
14103 } else if (tp
->tg3_flags2
& TG3_FLG2_PCI_EXPRESS
) {
14104 switch (cacheline_size
) {
14108 if (goal
== BOUNDARY_SINGLE_CACHELINE
) {
14109 val
&= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE
;
14110 val
|= DMA_RWCTRL_WRITE_BNDRY_64_PCIE
;
14116 val
&= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE
;
14117 val
|= DMA_RWCTRL_WRITE_BNDRY_128_PCIE
;
14121 switch (cacheline_size
) {
14123 if (goal
== BOUNDARY_SINGLE_CACHELINE
) {
14124 val
|= (DMA_RWCTRL_READ_BNDRY_16
|
14125 DMA_RWCTRL_WRITE_BNDRY_16
);
14130 if (goal
== BOUNDARY_SINGLE_CACHELINE
) {
14131 val
|= (DMA_RWCTRL_READ_BNDRY_32
|
14132 DMA_RWCTRL_WRITE_BNDRY_32
);
14137 if (goal
== BOUNDARY_SINGLE_CACHELINE
) {
14138 val
|= (DMA_RWCTRL_READ_BNDRY_64
|
14139 DMA_RWCTRL_WRITE_BNDRY_64
);
14144 if (goal
== BOUNDARY_SINGLE_CACHELINE
) {
14145 val
|= (DMA_RWCTRL_READ_BNDRY_128
|
14146 DMA_RWCTRL_WRITE_BNDRY_128
);
14151 val
|= (DMA_RWCTRL_READ_BNDRY_256
|
14152 DMA_RWCTRL_WRITE_BNDRY_256
);
14155 val
|= (DMA_RWCTRL_READ_BNDRY_512
|
14156 DMA_RWCTRL_WRITE_BNDRY_512
);
14160 val
|= (DMA_RWCTRL_READ_BNDRY_1024
|
14161 DMA_RWCTRL_WRITE_BNDRY_1024
);
14170 static int __devinit
tg3_do_test_dma(struct tg3
*tp
, u32
*buf
, dma_addr_t buf_dma
, int size
, int to_device
)
14172 struct tg3_internal_buffer_desc test_desc
;
14173 u32 sram_dma_descs
;
14176 sram_dma_descs
= NIC_SRAM_DMA_DESC_POOL_BASE
;
14178 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ
, 0);
14179 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ
, 0);
14180 tw32(RDMAC_STATUS
, 0);
14181 tw32(WDMAC_STATUS
, 0);
14183 tw32(BUFMGR_MODE
, 0);
14184 tw32(FTQ_RESET
, 0);
14186 test_desc
.addr_hi
= ((u64
) buf_dma
) >> 32;
14187 test_desc
.addr_lo
= buf_dma
& 0xffffffff;
14188 test_desc
.nic_mbuf
= 0x00002100;
14189 test_desc
.len
= size
;
14192 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14193 * the *second* time the tg3 driver was getting loaded after an
14196 * Broadcom tells me:
14197 * ...the DMA engine is connected to the GRC block and a DMA
14198 * reset may affect the GRC block in some unpredictable way...
14199 * The behavior of resets to individual blocks has not been tested.
14201 * Broadcom noted the GRC reset will also reset all sub-components.
14204 test_desc
.cqid_sqid
= (13 << 8) | 2;
14206 tw32_f(RDMAC_MODE
, RDMAC_MODE_ENABLE
);
14209 test_desc
.cqid_sqid
= (16 << 8) | 7;
14211 tw32_f(WDMAC_MODE
, WDMAC_MODE_ENABLE
);
14214 test_desc
.flags
= 0x00000005;
14216 for (i
= 0; i
< (sizeof(test_desc
) / sizeof(u32
)); i
++) {
14219 val
= *(((u32
*)&test_desc
) + i
);
14220 pci_write_config_dword(tp
->pdev
, TG3PCI_MEM_WIN_BASE_ADDR
,
14221 sram_dma_descs
+ (i
* sizeof(u32
)));
14222 pci_write_config_dword(tp
->pdev
, TG3PCI_MEM_WIN_DATA
, val
);
14224 pci_write_config_dword(tp
->pdev
, TG3PCI_MEM_WIN_BASE_ADDR
, 0);
14227 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ
, sram_dma_descs
);
14229 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ
, sram_dma_descs
);
14232 for (i
= 0; i
< 40; i
++) {
14236 val
= tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ
);
14238 val
= tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ
);
14239 if ((val
& 0xffff) == sram_dma_descs
) {
14250 #define TEST_BUFFER_SIZE 0x2000
14252 static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets
) = {
14253 { PCI_DEVICE(PCI_VENDOR_ID_APPLE
, PCI_DEVICE_ID_APPLE_UNI_N_PCI15
) },
14257 static int __devinit
tg3_test_dma(struct tg3
*tp
)
14259 dma_addr_t buf_dma
;
14260 u32
*buf
, saved_dma_rwctrl
;
14263 buf
= dma_alloc_coherent(&tp
->pdev
->dev
, TEST_BUFFER_SIZE
,
14264 &buf_dma
, GFP_KERNEL
);
14270 tp
->dma_rwctrl
= ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT
) |
14271 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT
));
14273 tp
->dma_rwctrl
= tg3_calc_dma_bndry(tp
, tp
->dma_rwctrl
);
14275 if (tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
)
14278 if (tp
->tg3_flags2
& TG3_FLG2_PCI_EXPRESS
) {
14279 /* DMA read watermark not used on PCIE */
14280 tp
->dma_rwctrl
|= 0x00180000;
14281 } else if (!(tp
->tg3_flags
& TG3_FLAG_PCIX_MODE
)) {
14282 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5705
||
14283 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5750
)
14284 tp
->dma_rwctrl
|= 0x003f0000;
14286 tp
->dma_rwctrl
|= 0x003f000f;
14288 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5703
||
14289 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
) {
14290 u32 ccval
= (tr32(TG3PCI_CLOCK_CTRL
) & 0x1f);
14291 u32 read_water
= 0x7;
14293 /* If the 5704 is behind the EPB bridge, we can
14294 * do the less restrictive ONE_DMA workaround for
14295 * better performance.
14297 if ((tp
->tg3_flags
& TG3_FLAG_40BIT_DMA_BUG
) &&
14298 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
)
14299 tp
->dma_rwctrl
|= 0x8000;
14300 else if (ccval
== 0x6 || ccval
== 0x7)
14301 tp
->dma_rwctrl
|= DMA_RWCTRL_ONE_DMA
;
14303 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5703
)
14305 /* Set bit 23 to enable PCIX hw bug fix */
14307 (read_water
<< DMA_RWCTRL_READ_WATER_SHIFT
) |
14308 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT
) |
14310 } else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5780
) {
14311 /* 5780 always in PCIX mode */
14312 tp
->dma_rwctrl
|= 0x00144000;
14313 } else if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5714
) {
14314 /* 5714 always in PCIX mode */
14315 tp
->dma_rwctrl
|= 0x00148000;
14317 tp
->dma_rwctrl
|= 0x001b000f;
14321 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5703
||
14322 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5704
)
14323 tp
->dma_rwctrl
&= 0xfffffff0;
14325 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5700
||
14326 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5701
) {
14327 /* Remove this if it causes problems for some boards. */
14328 tp
->dma_rwctrl
|= DMA_RWCTRL_USE_MEM_READ_MULT
;
14330 /* On 5700/5701 chips, we need to set this bit.
14331 * Otherwise the chip will issue cacheline transactions
14332 * to streamable DMA memory with not all the byte
14333 * enables turned on. This is an error on several
14334 * RISC PCI controllers, in particular sparc64.
14336 * On 5703/5704 chips, this bit has been reassigned
14337 * a different meaning. In particular, it is used
14338 * on those chips to enable a PCI-X workaround.
14340 tp
->dma_rwctrl
|= DMA_RWCTRL_ASSERT_ALL_BE
;
14343 tw32(TG3PCI_DMA_RW_CTRL
, tp
->dma_rwctrl
);
14346 /* Unneeded, already done by tg3_get_invariants. */
14347 tg3_switch_clocks(tp
);
14350 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5700
&&
14351 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5701
)
14354 /* It is best to perform DMA test with maximum write burst size
14355 * to expose the 5700/5701 write DMA bug.
14357 saved_dma_rwctrl
= tp
->dma_rwctrl
;
14358 tp
->dma_rwctrl
&= ~DMA_RWCTRL_WRITE_BNDRY_MASK
;
14359 tw32(TG3PCI_DMA_RW_CTRL
, tp
->dma_rwctrl
);
14364 for (i
= 0; i
< TEST_BUFFER_SIZE
/ sizeof(u32
); i
++)
14367 /* Send the buffer to the chip. */
14368 ret
= tg3_do_test_dma(tp
, buf
, buf_dma
, TEST_BUFFER_SIZE
, 1);
14370 dev_err(&tp
->pdev
->dev
,
14371 "%s: Buffer write failed. err = %d\n",
14377 /* validate data reached card RAM correctly. */
14378 for (i
= 0; i
< TEST_BUFFER_SIZE
/ sizeof(u32
); i
++) {
14380 tg3_read_mem(tp
, 0x2100 + (i
*4), &val
);
14381 if (le32_to_cpu(val
) != p
[i
]) {
14382 dev_err(&tp
->pdev
->dev
,
14383 "%s: Buffer corrupted on device! "
14384 "(%d != %d)\n", __func__
, val
, i
);
14385 /* ret = -ENODEV here? */
14390 /* Now read it back. */
14391 ret
= tg3_do_test_dma(tp
, buf
, buf_dma
, TEST_BUFFER_SIZE
, 0);
14393 dev_err(&tp
->pdev
->dev
, "%s: Buffer read failed. "
14394 "err = %d\n", __func__
, ret
);
14399 for (i
= 0; i
< TEST_BUFFER_SIZE
/ sizeof(u32
); i
++) {
14403 if ((tp
->dma_rwctrl
& DMA_RWCTRL_WRITE_BNDRY_MASK
) !=
14404 DMA_RWCTRL_WRITE_BNDRY_16
) {
14405 tp
->dma_rwctrl
&= ~DMA_RWCTRL_WRITE_BNDRY_MASK
;
14406 tp
->dma_rwctrl
|= DMA_RWCTRL_WRITE_BNDRY_16
;
14407 tw32(TG3PCI_DMA_RW_CTRL
, tp
->dma_rwctrl
);
14410 dev_err(&tp
->pdev
->dev
,
14411 "%s: Buffer corrupted on read back! "
14412 "(%d != %d)\n", __func__
, p
[i
], i
);
14418 if (i
== (TEST_BUFFER_SIZE
/ sizeof(u32
))) {
14424 if ((tp
->dma_rwctrl
& DMA_RWCTRL_WRITE_BNDRY_MASK
) !=
14425 DMA_RWCTRL_WRITE_BNDRY_16
) {
14427 /* DMA test passed without adjusting DMA boundary,
14428 * now look for chipsets that are known to expose the
14429 * DMA bug without failing the test.
14431 if (pci_dev_present(tg3_dma_wait_state_chipsets
)) {
14432 tp
->dma_rwctrl
&= ~DMA_RWCTRL_WRITE_BNDRY_MASK
;
14433 tp
->dma_rwctrl
|= DMA_RWCTRL_WRITE_BNDRY_16
;
14435 /* Safe to use the calculated DMA boundary. */
14436 tp
->dma_rwctrl
= saved_dma_rwctrl
;
14439 tw32(TG3PCI_DMA_RW_CTRL
, tp
->dma_rwctrl
);
14443 dma_free_coherent(&tp
->pdev
->dev
, TEST_BUFFER_SIZE
, buf
, buf_dma
);
14448 static void __devinit
tg3_init_bufmgr_config(struct tg3
*tp
)
14450 if (tp
->tg3_flags3
& TG3_FLG3_5717_PLUS
) {
14451 tp
->bufmgr_config
.mbuf_read_dma_low_water
=
14452 DEFAULT_MB_RDMA_LOW_WATER_5705
;
14453 tp
->bufmgr_config
.mbuf_mac_rx_low_water
=
14454 DEFAULT_MB_MACRX_LOW_WATER_57765
;
14455 tp
->bufmgr_config
.mbuf_high_water
=
14456 DEFAULT_MB_HIGH_WATER_57765
;
14458 tp
->bufmgr_config
.mbuf_read_dma_low_water_jumbo
=
14459 DEFAULT_MB_RDMA_LOW_WATER_5705
;
14460 tp
->bufmgr_config
.mbuf_mac_rx_low_water_jumbo
=
14461 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765
;
14462 tp
->bufmgr_config
.mbuf_high_water_jumbo
=
14463 DEFAULT_MB_HIGH_WATER_JUMBO_57765
;
14464 } else if (tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
) {
14465 tp
->bufmgr_config
.mbuf_read_dma_low_water
=
14466 DEFAULT_MB_RDMA_LOW_WATER_5705
;
14467 tp
->bufmgr_config
.mbuf_mac_rx_low_water
=
14468 DEFAULT_MB_MACRX_LOW_WATER_5705
;
14469 tp
->bufmgr_config
.mbuf_high_water
=
14470 DEFAULT_MB_HIGH_WATER_5705
;
14471 if (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5906
) {
14472 tp
->bufmgr_config
.mbuf_mac_rx_low_water
=
14473 DEFAULT_MB_MACRX_LOW_WATER_5906
;
14474 tp
->bufmgr_config
.mbuf_high_water
=
14475 DEFAULT_MB_HIGH_WATER_5906
;
14478 tp
->bufmgr_config
.mbuf_read_dma_low_water_jumbo
=
14479 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780
;
14480 tp
->bufmgr_config
.mbuf_mac_rx_low_water_jumbo
=
14481 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780
;
14482 tp
->bufmgr_config
.mbuf_high_water_jumbo
=
14483 DEFAULT_MB_HIGH_WATER_JUMBO_5780
;
14485 tp
->bufmgr_config
.mbuf_read_dma_low_water
=
14486 DEFAULT_MB_RDMA_LOW_WATER
;
14487 tp
->bufmgr_config
.mbuf_mac_rx_low_water
=
14488 DEFAULT_MB_MACRX_LOW_WATER
;
14489 tp
->bufmgr_config
.mbuf_high_water
=
14490 DEFAULT_MB_HIGH_WATER
;
14492 tp
->bufmgr_config
.mbuf_read_dma_low_water_jumbo
=
14493 DEFAULT_MB_RDMA_LOW_WATER_JUMBO
;
14494 tp
->bufmgr_config
.mbuf_mac_rx_low_water_jumbo
=
14495 DEFAULT_MB_MACRX_LOW_WATER_JUMBO
;
14496 tp
->bufmgr_config
.mbuf_high_water_jumbo
=
14497 DEFAULT_MB_HIGH_WATER_JUMBO
;
14500 tp
->bufmgr_config
.dma_low_water
= DEFAULT_DMA_LOW_WATER
;
14501 tp
->bufmgr_config
.dma_high_water
= DEFAULT_DMA_HIGH_WATER
;
14504 static char * __devinit
tg3_phy_string(struct tg3
*tp
)
14506 switch (tp
->phy_id
& TG3_PHY_ID_MASK
) {
14507 case TG3_PHY_ID_BCM5400
: return "5400";
14508 case TG3_PHY_ID_BCM5401
: return "5401";
14509 case TG3_PHY_ID_BCM5411
: return "5411";
14510 case TG3_PHY_ID_BCM5701
: return "5701";
14511 case TG3_PHY_ID_BCM5703
: return "5703";
14512 case TG3_PHY_ID_BCM5704
: return "5704";
14513 case TG3_PHY_ID_BCM5705
: return "5705";
14514 case TG3_PHY_ID_BCM5750
: return "5750";
14515 case TG3_PHY_ID_BCM5752
: return "5752";
14516 case TG3_PHY_ID_BCM5714
: return "5714";
14517 case TG3_PHY_ID_BCM5780
: return "5780";
14518 case TG3_PHY_ID_BCM5755
: return "5755";
14519 case TG3_PHY_ID_BCM5787
: return "5787";
14520 case TG3_PHY_ID_BCM5784
: return "5784";
14521 case TG3_PHY_ID_BCM5756
: return "5722/5756";
14522 case TG3_PHY_ID_BCM5906
: return "5906";
14523 case TG3_PHY_ID_BCM5761
: return "5761";
14524 case TG3_PHY_ID_BCM5718C
: return "5718C";
14525 case TG3_PHY_ID_BCM5718S
: return "5718S";
14526 case TG3_PHY_ID_BCM57765
: return "57765";
14527 case TG3_PHY_ID_BCM5719C
: return "5719C";
14528 case TG3_PHY_ID_BCM8002
: return "8002/serdes";
14529 case 0: return "serdes";
14530 default: return "unknown";
14534 static char * __devinit
tg3_bus_string(struct tg3
*tp
, char *str
)
14536 if (tp
->tg3_flags2
& TG3_FLG2_PCI_EXPRESS
) {
14537 strcpy(str
, "PCI Express");
14539 } else if (tp
->tg3_flags
& TG3_FLAG_PCIX_MODE
) {
14540 u32 clock_ctrl
= tr32(TG3PCI_CLOCK_CTRL
) & 0x1f;
14542 strcpy(str
, "PCIX:");
14544 if ((clock_ctrl
== 7) ||
14545 ((tr32(GRC_MISC_CFG
) & GRC_MISC_CFG_BOARD_ID_MASK
) ==
14546 GRC_MISC_CFG_BOARD_ID_5704CIOBE
))
14547 strcat(str
, "133MHz");
14548 else if (clock_ctrl
== 0)
14549 strcat(str
, "33MHz");
14550 else if (clock_ctrl
== 2)
14551 strcat(str
, "50MHz");
14552 else if (clock_ctrl
== 4)
14553 strcat(str
, "66MHz");
14554 else if (clock_ctrl
== 6)
14555 strcat(str
, "100MHz");
14557 strcpy(str
, "PCI:");
14558 if (tp
->tg3_flags
& TG3_FLAG_PCI_HIGH_SPEED
)
14559 strcat(str
, "66MHz");
14561 strcat(str
, "33MHz");
14563 if (tp
->tg3_flags
& TG3_FLAG_PCI_32BIT
)
14564 strcat(str
, ":32-bit");
14566 strcat(str
, ":64-bit");
14570 static struct pci_dev
* __devinit
tg3_find_peer(struct tg3
*tp
)
14572 struct pci_dev
*peer
;
14573 unsigned int func
, devnr
= tp
->pdev
->devfn
& ~7;
14575 for (func
= 0; func
< 8; func
++) {
14576 peer
= pci_get_slot(tp
->pdev
->bus
, devnr
| func
);
14577 if (peer
&& peer
!= tp
->pdev
)
14581 /* 5704 can be configured in single-port mode, set peer to
14582 * tp->pdev in that case.
14590 * We don't need to keep the refcount elevated; there's no way
14591 * to remove one half of this device without removing the other
14598 static void __devinit
tg3_init_coal(struct tg3
*tp
)
14600 struct ethtool_coalesce
*ec
= &tp
->coal
;
14602 memset(ec
, 0, sizeof(*ec
));
14603 ec
->cmd
= ETHTOOL_GCOALESCE
;
14604 ec
->rx_coalesce_usecs
= LOW_RXCOL_TICKS
;
14605 ec
->tx_coalesce_usecs
= LOW_TXCOL_TICKS
;
14606 ec
->rx_max_coalesced_frames
= LOW_RXMAX_FRAMES
;
14607 ec
->tx_max_coalesced_frames
= LOW_TXMAX_FRAMES
;
14608 ec
->rx_coalesce_usecs_irq
= DEFAULT_RXCOAL_TICK_INT
;
14609 ec
->tx_coalesce_usecs_irq
= DEFAULT_TXCOAL_TICK_INT
;
14610 ec
->rx_max_coalesced_frames_irq
= DEFAULT_RXCOAL_MAXF_INT
;
14611 ec
->tx_max_coalesced_frames_irq
= DEFAULT_TXCOAL_MAXF_INT
;
14612 ec
->stats_block_coalesce_usecs
= DEFAULT_STAT_COAL_TICKS
;
14614 if (tp
->coalesce_mode
& (HOSTCC_MODE_CLRTICK_RXBD
|
14615 HOSTCC_MODE_CLRTICK_TXBD
)) {
14616 ec
->rx_coalesce_usecs
= LOW_RXCOL_TICKS_CLRTCKS
;
14617 ec
->rx_coalesce_usecs_irq
= DEFAULT_RXCOAL_TICK_INT_CLRTCKS
;
14618 ec
->tx_coalesce_usecs
= LOW_TXCOL_TICKS_CLRTCKS
;
14619 ec
->tx_coalesce_usecs_irq
= DEFAULT_TXCOAL_TICK_INT_CLRTCKS
;
14622 if (tp
->tg3_flags2
& TG3_FLG2_5705_PLUS
) {
14623 ec
->rx_coalesce_usecs_irq
= 0;
14624 ec
->tx_coalesce_usecs_irq
= 0;
14625 ec
->stats_block_coalesce_usecs
= 0;
14629 static const struct net_device_ops tg3_netdev_ops
= {
14630 .ndo_open
= tg3_open
,
14631 .ndo_stop
= tg3_close
,
14632 .ndo_start_xmit
= tg3_start_xmit
,
14633 .ndo_get_stats64
= tg3_get_stats64
,
14634 .ndo_validate_addr
= eth_validate_addr
,
14635 .ndo_set_multicast_list
= tg3_set_rx_mode
,
14636 .ndo_set_mac_address
= tg3_set_mac_addr
,
14637 .ndo_do_ioctl
= tg3_ioctl
,
14638 .ndo_tx_timeout
= tg3_tx_timeout
,
14639 .ndo_change_mtu
= tg3_change_mtu
,
14640 #ifdef CONFIG_NET_POLL_CONTROLLER
14641 .ndo_poll_controller
= tg3_poll_controller
,
14645 static const struct net_device_ops tg3_netdev_ops_dma_bug
= {
14646 .ndo_open
= tg3_open
,
14647 .ndo_stop
= tg3_close
,
14648 .ndo_start_xmit
= tg3_start_xmit_dma_bug
,
14649 .ndo_get_stats64
= tg3_get_stats64
,
14650 .ndo_validate_addr
= eth_validate_addr
,
14651 .ndo_set_multicast_list
= tg3_set_rx_mode
,
14652 .ndo_set_mac_address
= tg3_set_mac_addr
,
14653 .ndo_do_ioctl
= tg3_ioctl
,
14654 .ndo_tx_timeout
= tg3_tx_timeout
,
14655 .ndo_change_mtu
= tg3_change_mtu
,
14656 #ifdef CONFIG_NET_POLL_CONTROLLER
14657 .ndo_poll_controller
= tg3_poll_controller
,
14661 static int __devinit
tg3_init_one(struct pci_dev
*pdev
,
14662 const struct pci_device_id
*ent
)
14664 struct net_device
*dev
;
14666 int i
, err
, pm_cap
;
14667 u32 sndmbx
, rcvmbx
, intmbx
;
14669 u64 dma_mask
, persist_dma_mask
;
14671 printk_once(KERN_INFO
"%s\n", version
);
14673 err
= pci_enable_device(pdev
);
14675 dev_err(&pdev
->dev
, "Cannot enable PCI device, aborting\n");
14679 err
= pci_request_regions(pdev
, DRV_MODULE_NAME
);
14681 dev_err(&pdev
->dev
, "Cannot obtain PCI resources, aborting\n");
14682 goto err_out_disable_pdev
;
14685 pci_set_master(pdev
);
14687 /* Find power-management capability. */
14688 pm_cap
= pci_find_capability(pdev
, PCI_CAP_ID_PM
);
14690 dev_err(&pdev
->dev
,
14691 "Cannot find Power Management capability, aborting\n");
14693 goto err_out_free_res
;
14696 dev
= alloc_etherdev_mq(sizeof(*tp
), TG3_IRQ_MAX_VECS
);
14698 dev_err(&pdev
->dev
, "Etherdev alloc failed, aborting\n");
14700 goto err_out_free_res
;
14703 SET_NETDEV_DEV(dev
, &pdev
->dev
);
14705 dev
->features
|= NETIF_F_HW_VLAN_TX
| NETIF_F_HW_VLAN_RX
;
14707 tp
= netdev_priv(dev
);
14710 tp
->pm_cap
= pm_cap
;
14711 tp
->rx_mode
= TG3_DEF_RX_MODE
;
14712 tp
->tx_mode
= TG3_DEF_TX_MODE
;
14715 tp
->msg_enable
= tg3_debug
;
14717 tp
->msg_enable
= TG3_DEF_MSG_ENABLE
;
14719 /* The word/byte swap controls here control register access byte
14720 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14723 tp
->misc_host_ctrl
=
14724 MISC_HOST_CTRL_MASK_PCI_INT
|
14725 MISC_HOST_CTRL_WORD_SWAP
|
14726 MISC_HOST_CTRL_INDIR_ACCESS
|
14727 MISC_HOST_CTRL_PCISTATE_RW
;
14729 /* The NONFRM (non-frame) byte/word swap controls take effect
14730 * on descriptor entries, anything which isn't packet data.
14732 * The StrongARM chips on the board (one for tx, one for rx)
14733 * are running in big-endian mode.
14735 tp
->grc_mode
= (GRC_MODE_WSWAP_DATA
| GRC_MODE_BSWAP_DATA
|
14736 GRC_MODE_WSWAP_NONFRM_DATA
);
14737 #ifdef __BIG_ENDIAN
14738 tp
->grc_mode
|= GRC_MODE_BSWAP_NONFRM_DATA
;
14740 spin_lock_init(&tp
->lock
);
14741 spin_lock_init(&tp
->indirect_lock
);
14742 INIT_WORK(&tp
->reset_task
, tg3_reset_task
);
14744 tp
->regs
= pci_ioremap_bar(pdev
, BAR_0
);
14746 dev_err(&pdev
->dev
, "Cannot map device registers, aborting\n");
14748 goto err_out_free_dev
;
14751 tp
->rx_pending
= TG3_DEF_RX_RING_PENDING
;
14752 tp
->rx_jumbo_pending
= TG3_DEF_RX_JUMBO_RING_PENDING
;
14754 dev
->ethtool_ops
= &tg3_ethtool_ops
;
14755 dev
->watchdog_timeo
= TG3_TX_TIMEOUT
;
14756 dev
->irq
= pdev
->irq
;
14758 err
= tg3_get_invariants(tp
);
14760 dev_err(&pdev
->dev
,
14761 "Problem fetching invariants of chip, aborting\n");
14762 goto err_out_iounmap
;
14765 if ((tp
->tg3_flags3
& TG3_FLG3_5755_PLUS
) &&
14766 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5717
&&
14767 GET_ASIC_REV(tp
->pci_chip_rev_id
) != ASIC_REV_5719
)
14768 dev
->netdev_ops
= &tg3_netdev_ops
;
14770 dev
->netdev_ops
= &tg3_netdev_ops_dma_bug
;
14773 /* The EPB bridge inside 5714, 5715, and 5780 and any
14774 * device behind the EPB cannot support DMA addresses > 40-bit.
14775 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14776 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14777 * do DMA address check in tg3_start_xmit().
14779 if (tp
->tg3_flags2
& TG3_FLG2_IS_5788
)
14780 persist_dma_mask
= dma_mask
= DMA_BIT_MASK(32);
14781 else if (tp
->tg3_flags
& TG3_FLAG_40BIT_DMA_BUG
) {
14782 persist_dma_mask
= dma_mask
= DMA_BIT_MASK(40);
14783 #ifdef CONFIG_HIGHMEM
14784 dma_mask
= DMA_BIT_MASK(64);
14787 persist_dma_mask
= dma_mask
= DMA_BIT_MASK(64);
14789 /* Configure DMA attributes. */
14790 if (dma_mask
> DMA_BIT_MASK(32)) {
14791 err
= pci_set_dma_mask(pdev
, dma_mask
);
14793 dev
->features
|= NETIF_F_HIGHDMA
;
14794 err
= pci_set_consistent_dma_mask(pdev
,
14797 dev_err(&pdev
->dev
, "Unable to obtain 64 bit "
14798 "DMA for consistent allocations\n");
14799 goto err_out_iounmap
;
14803 if (err
|| dma_mask
== DMA_BIT_MASK(32)) {
14804 err
= pci_set_dma_mask(pdev
, DMA_BIT_MASK(32));
14806 dev_err(&pdev
->dev
,
14807 "No usable DMA configuration, aborting\n");
14808 goto err_out_iounmap
;
14812 tg3_init_bufmgr_config(tp
);
14814 /* Selectively allow TSO based on operating conditions */
14815 if ((tp
->tg3_flags2
& TG3_FLG2_HW_TSO
) ||
14816 (tp
->fw_needed
&& !(tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
)))
14817 tp
->tg3_flags2
|= TG3_FLG2_TSO_CAPABLE
;
14819 tp
->tg3_flags2
&= ~(TG3_FLG2_TSO_CAPABLE
| TG3_FLG2_TSO_BUG
);
14820 tp
->fw_needed
= NULL
;
14823 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5701_A0
)
14824 tp
->fw_needed
= FIRMWARE_TG3
;
14826 /* TSO is on by default on chips that support hardware TSO.
14827 * Firmware TSO on older chips gives lower performance, so it
14828 * is off by default, but can be enabled using ethtool.
14830 if ((tp
->tg3_flags2
& TG3_FLG2_HW_TSO
) &&
14831 (dev
->features
& NETIF_F_IP_CSUM
)) {
14832 dev
->features
|= NETIF_F_TSO
;
14833 vlan_features_add(dev
, NETIF_F_TSO
);
14835 if ((tp
->tg3_flags2
& TG3_FLG2_HW_TSO_2
) ||
14836 (tp
->tg3_flags2
& TG3_FLG2_HW_TSO_3
)) {
14837 if (dev
->features
& NETIF_F_IPV6_CSUM
) {
14838 dev
->features
|= NETIF_F_TSO6
;
14839 vlan_features_add(dev
, NETIF_F_TSO6
);
14841 if ((tp
->tg3_flags2
& TG3_FLG2_HW_TSO_3
) ||
14842 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5761
||
14843 (GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5784
&&
14844 GET_CHIP_REV(tp
->pci_chip_rev_id
) != CHIPREV_5784_AX
) ||
14845 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_5785
||
14846 GET_ASIC_REV(tp
->pci_chip_rev_id
) == ASIC_REV_57780
) {
14847 dev
->features
|= NETIF_F_TSO_ECN
;
14848 vlan_features_add(dev
, NETIF_F_TSO_ECN
);
14852 if (tp
->pci_chip_rev_id
== CHIPREV_ID_5705_A1
&&
14853 !(tp
->tg3_flags2
& TG3_FLG2_TSO_CAPABLE
) &&
14854 !(tr32(TG3PCI_PCISTATE
) & PCISTATE_BUS_SPEED_HIGH
)) {
14855 tp
->tg3_flags2
|= TG3_FLG2_MAX_RXPEND_64
;
14856 tp
->rx_pending
= 63;
14859 err
= tg3_get_device_address(tp
);
14861 dev_err(&pdev
->dev
,
14862 "Could not obtain valid ethernet address, aborting\n");
14863 goto err_out_iounmap
;
14866 if (tp
->tg3_flags3
& TG3_FLG3_ENABLE_APE
) {
14867 tp
->aperegs
= pci_ioremap_bar(pdev
, BAR_2
);
14868 if (!tp
->aperegs
) {
14869 dev_err(&pdev
->dev
,
14870 "Cannot map APE registers, aborting\n");
14872 goto err_out_iounmap
;
14875 tg3_ape_lock_init(tp
);
14877 if (tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
)
14878 tg3_read_dash_ver(tp
);
14882 * Reset chip in case UNDI or EFI driver did not shutdown
14883 * DMA self test will enable WDMAC and we'll see (spurious)
14884 * pending DMA on the PCI bus at that point.
14886 if ((tr32(HOSTCC_MODE
) & HOSTCC_MODE_ENABLE
) ||
14887 (tr32(WDMAC_MODE
) & WDMAC_MODE_ENABLE
)) {
14888 tw32(MEMARB_MODE
, MEMARB_MODE_ENABLE
);
14889 tg3_halt(tp
, RESET_KIND_SHUTDOWN
, 1);
14892 err
= tg3_test_dma(tp
);
14894 dev_err(&pdev
->dev
, "DMA engine test failed, aborting\n");
14895 goto err_out_apeunmap
;
14898 intmbx
= MAILBOX_INTERRUPT_0
+ TG3_64BIT_REG_LOW
;
14899 rcvmbx
= MAILBOX_RCVRET_CON_IDX_0
+ TG3_64BIT_REG_LOW
;
14900 sndmbx
= MAILBOX_SNDHOST_PROD_IDX_0
+ TG3_64BIT_REG_LOW
;
14901 for (i
= 0; i
< tp
->irq_max
; i
++) {
14902 struct tg3_napi
*tnapi
= &tp
->napi
[i
];
14905 tnapi
->tx_pending
= TG3_DEF_TX_RING_PENDING
;
14907 tnapi
->int_mbox
= intmbx
;
14913 tnapi
->consmbox
= rcvmbx
;
14914 tnapi
->prodmbox
= sndmbx
;
14917 tnapi
->coal_now
= HOSTCC_MODE_COAL_VEC1_NOW
<< (i
- 1);
14919 tnapi
->coal_now
= HOSTCC_MODE_NOW
;
14921 if (!(tp
->tg3_flags
& TG3_FLAG_SUPPORT_MSIX
))
14925 * If we support MSIX, we'll be using RSS. If we're using
14926 * RSS, the first vector only handles link interrupts and the
14927 * remaining vectors handle rx and tx interrupts. Reuse the
14928 * mailbox values for the next iteration. The values we setup
14929 * above are still useful for the single vectored mode.
14944 pci_set_drvdata(pdev
, dev
);
14946 err
= register_netdev(dev
);
14948 dev_err(&pdev
->dev
, "Cannot register net device, aborting\n");
14949 goto err_out_apeunmap
;
14952 netdev_info(dev
, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
14953 tp
->board_part_number
,
14954 tp
->pci_chip_rev_id
,
14955 tg3_bus_string(tp
, str
),
14958 if (tp
->phy_flags
& TG3_PHYFLG_IS_CONNECTED
) {
14959 struct phy_device
*phydev
;
14960 phydev
= tp
->mdio_bus
->phy_map
[TG3_PHY_MII_ADDR
];
14962 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
14963 phydev
->drv
->name
, dev_name(&phydev
->dev
));
14967 if (tp
->phy_flags
& TG3_PHYFLG_10_100_ONLY
)
14968 ethtype
= "10/100Base-TX";
14969 else if (tp
->phy_flags
& TG3_PHYFLG_ANY_SERDES
)
14970 ethtype
= "1000Base-SX";
14972 ethtype
= "10/100/1000Base-T";
14974 netdev_info(dev
, "attached PHY is %s (%s Ethernet) "
14975 "(WireSpeed[%d])\n", tg3_phy_string(tp
), ethtype
,
14976 (tp
->phy_flags
& TG3_PHYFLG_NO_ETH_WIRE_SPEED
) == 0);
14979 netdev_info(dev
, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
14980 (tp
->tg3_flags
& TG3_FLAG_RX_CHECKSUMS
) != 0,
14981 (tp
->tg3_flags
& TG3_FLAG_USE_LINKCHG_REG
) != 0,
14982 (tp
->phy_flags
& TG3_PHYFLG_USE_MI_INTERRUPT
) != 0,
14983 (tp
->tg3_flags
& TG3_FLAG_ENABLE_ASF
) != 0,
14984 (tp
->tg3_flags2
& TG3_FLG2_TSO_CAPABLE
) != 0);
14985 netdev_info(dev
, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
14987 pdev
->dma_mask
== DMA_BIT_MASK(32) ? 32 :
14988 ((u64
)pdev
->dma_mask
) == DMA_BIT_MASK(40) ? 40 : 64);
14994 iounmap(tp
->aperegs
);
14995 tp
->aperegs
= NULL
;
15008 pci_release_regions(pdev
);
15010 err_out_disable_pdev
:
15011 pci_disable_device(pdev
);
15012 pci_set_drvdata(pdev
, NULL
);
15016 static void __devexit
tg3_remove_one(struct pci_dev
*pdev
)
15018 struct net_device
*dev
= pci_get_drvdata(pdev
);
15021 struct tg3
*tp
= netdev_priv(dev
);
15024 release_firmware(tp
->fw
);
15026 cancel_work_sync(&tp
->reset_task
);
15028 if (tp
->tg3_flags3
& TG3_FLG3_USE_PHYLIB
) {
15033 unregister_netdev(dev
);
15035 iounmap(tp
->aperegs
);
15036 tp
->aperegs
= NULL
;
15043 pci_release_regions(pdev
);
15044 pci_disable_device(pdev
);
15045 pci_set_drvdata(pdev
, NULL
);
15049 #ifdef CONFIG_PM_SLEEP
15050 static int tg3_suspend(struct device
*device
)
15052 struct pci_dev
*pdev
= to_pci_dev(device
);
15053 struct net_device
*dev
= pci_get_drvdata(pdev
);
15054 struct tg3
*tp
= netdev_priv(dev
);
15057 if (!netif_running(dev
))
15060 flush_work_sync(&tp
->reset_task
);
15062 tg3_netif_stop(tp
);
15064 del_timer_sync(&tp
->timer
);
15066 tg3_full_lock(tp
, 1);
15067 tg3_disable_ints(tp
);
15068 tg3_full_unlock(tp
);
15070 netif_device_detach(dev
);
15072 tg3_full_lock(tp
, 0);
15073 tg3_halt(tp
, RESET_KIND_SHUTDOWN
, 1);
15074 tp
->tg3_flags
&= ~TG3_FLAG_INIT_COMPLETE
;
15075 tg3_full_unlock(tp
);
15077 err
= tg3_power_down_prepare(tp
);
15081 tg3_full_lock(tp
, 0);
15083 tp
->tg3_flags
|= TG3_FLAG_INIT_COMPLETE
;
15084 err2
= tg3_restart_hw(tp
, 1);
15088 tp
->timer
.expires
= jiffies
+ tp
->timer_offset
;
15089 add_timer(&tp
->timer
);
15091 netif_device_attach(dev
);
15092 tg3_netif_start(tp
);
15095 tg3_full_unlock(tp
);
15104 static int tg3_resume(struct device
*device
)
15106 struct pci_dev
*pdev
= to_pci_dev(device
);
15107 struct net_device
*dev
= pci_get_drvdata(pdev
);
15108 struct tg3
*tp
= netdev_priv(dev
);
15111 if (!netif_running(dev
))
15114 netif_device_attach(dev
);
15116 tg3_full_lock(tp
, 0);
15118 tp
->tg3_flags
|= TG3_FLAG_INIT_COMPLETE
;
15119 err
= tg3_restart_hw(tp
, 1);
15123 tp
->timer
.expires
= jiffies
+ tp
->timer_offset
;
15124 add_timer(&tp
->timer
);
15126 tg3_netif_start(tp
);
15129 tg3_full_unlock(tp
);
15137 static SIMPLE_DEV_PM_OPS(tg3_pm_ops
, tg3_suspend
, tg3_resume
);
15138 #define TG3_PM_OPS (&tg3_pm_ops)
15142 #define TG3_PM_OPS NULL
15144 #endif /* CONFIG_PM_SLEEP */
15146 static struct pci_driver tg3_driver
= {
15147 .name
= DRV_MODULE_NAME
,
15148 .id_table
= tg3_pci_tbl
,
15149 .probe
= tg3_init_one
,
15150 .remove
= __devexit_p(tg3_remove_one
),
15151 .driver
.pm
= TG3_PM_OPS
,
15154 static int __init
tg3_init(void)
15156 return pci_register_driver(&tg3_driver
);
15159 static void __exit
tg3_cleanup(void)
15161 pci_unregister_driver(&tg3_driver
);
15164 module_init(tg3_init
);
15165 module_exit(tg3_cleanup
);