2 * omap_udc.c -- for OMAP full speed udc; most chips support OTG.
4 * Copyright (C) 2004 Texas Instruments, Inc.
5 * Copyright (C) 2004-2005 David Brownell
7 * OMAP2 & DMA support by Kyungmin Park <kyungmin.park@samsung.com>
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
18 #include <linux/module.h>
19 #include <linux/kernel.h>
20 #include <linux/ioport.h>
21 #include <linux/types.h>
22 #include <linux/errno.h>
23 #include <linux/delay.h>
24 #include <linux/slab.h>
25 #include <linux/init.h>
26 #include <linux/timer.h>
27 #include <linux/list.h>
28 #include <linux/interrupt.h>
29 #include <linux/proc_fs.h>
31 #include <linux/moduleparam.h>
32 #include <linux/platform_device.h>
33 #include <linux/usb/ch9.h>
34 #include <linux/usb/gadget.h>
35 #include <linux/usb/otg.h>
36 #include <linux/dma-mapping.h>
37 #include <linux/clk.h>
38 #include <linux/prefetch.h>
40 #include <asm/byteorder.h>
43 #include <asm/system.h>
44 #include <asm/unaligned.h>
45 #include <asm/mach-types.h>
54 /* bulk DMA seems to be behaving for both IN and OUT */
60 #define DRIVER_DESC "OMAP UDC driver"
61 #define DRIVER_VERSION "4 October 2004"
63 #define DMA_ADDR_INVALID (~(dma_addr_t)0)
65 #define OMAP2_DMA_CH(ch) (((ch) - 1) << 1)
66 #define OMAP24XX_DMA(name, ch) (OMAP24XX_DMA_##name + OMAP2_DMA_CH(ch))
69 * The OMAP UDC needs _very_ early endpoint setup: before enabling the
70 * D+ pullup to allow enumeration. That's too early for the gadget
71 * framework to use from usb_endpoint_enable(), which happens after
72 * enumeration as part of activating an interface. (But if we add an
73 * optional new "UDC not yet running" state to the gadget driver model,
74 * even just during driver binding, the endpoint autoconfig logic is the
75 * natural spot to manufacture new endpoints.)
77 * So instead of using endpoint enable calls to control the hardware setup,
78 * this driver defines a "fifo mode" parameter. It's used during driver
79 * initialization to choose among a set of pre-defined endpoint configs.
80 * See omap_udc_setup() for available modes, or to add others. That code
81 * lives in an init section, so use this driver as a module if you need
82 * to change the fifo mode after the kernel boots.
84 * Gadget drivers normally ignore endpoints they don't care about, and
85 * won't include them in configuration descriptors. That means only
86 * misbehaving hosts would even notice they exist.
89 static unsigned fifo_mode
= 3;
91 static unsigned fifo_mode
= 0;
94 /* "modprobe omap_udc fifo_mode=42", or else as a kernel
95 * boot parameter "omap_udc:fifo_mode=42"
97 module_param (fifo_mode
, uint
, 0);
98 MODULE_PARM_DESC (fifo_mode
, "endpoint configuration");
101 static unsigned use_dma
= 1;
103 /* "modprobe omap_udc use_dma=y", or else as a kernel
104 * boot parameter "omap_udc:use_dma=y"
106 module_param (use_dma
, bool, 0);
107 MODULE_PARM_DESC (use_dma
, "enable/disable DMA");
110 /* save a bit of code */
112 #endif /* !USE_DMA */
115 static const char driver_name
[] = "omap_udc";
116 static const char driver_desc
[] = DRIVER_DESC
;
118 /*-------------------------------------------------------------------------*/
120 /* there's a notion of "current endpoint" for modifying endpoint
121 * state, and PIO access to its FIFO.
124 static void use_ep(struct omap_ep
*ep
, u16 select
)
126 u16 num
= ep
->bEndpointAddress
& 0x0f;
128 if (ep
->bEndpointAddress
& USB_DIR_IN
)
130 omap_writew(num
| select
, UDC_EP_NUM
);
131 /* when select, MUST deselect later !! */
134 static inline void deselect_ep(void)
138 w
= omap_readw(UDC_EP_NUM
);
140 omap_writew(w
, UDC_EP_NUM
);
141 /* 6 wait states before TX will happen */
144 static void dma_channel_claim(struct omap_ep
*ep
, unsigned preferred
);
146 /*-------------------------------------------------------------------------*/
148 static int omap_ep_enable(struct usb_ep
*_ep
,
149 const struct usb_endpoint_descriptor
*desc
)
151 struct omap_ep
*ep
= container_of(_ep
, struct omap_ep
, ep
);
152 struct omap_udc
*udc
;
156 /* catch various bogus parameters */
157 if (!_ep
|| !desc
|| ep
->desc
158 || desc
->bDescriptorType
!= USB_DT_ENDPOINT
159 || ep
->bEndpointAddress
!= desc
->bEndpointAddress
160 || ep
->maxpacket
< usb_endpoint_maxp(desc
)) {
161 DBG("%s, bad ep or descriptor\n", __func__
);
164 maxp
= usb_endpoint_maxp(desc
);
165 if ((desc
->bmAttributes
== USB_ENDPOINT_XFER_BULK
166 && maxp
!= ep
->maxpacket
)
167 || usb_endpoint_maxp(desc
) > ep
->maxpacket
168 || !desc
->wMaxPacketSize
) {
169 DBG("%s, bad %s maxpacket\n", __func__
, _ep
->name
);
174 if ((desc
->bmAttributes
== USB_ENDPOINT_XFER_ISOC
175 && desc
->bInterval
!= 1)) {
176 /* hardware wants period = 1; USB allows 2^(Interval-1) */
177 DBG("%s, unsupported ISO period %dms\n", _ep
->name
,
178 1 << (desc
->bInterval
- 1));
182 if (desc
->bmAttributes
== USB_ENDPOINT_XFER_ISOC
) {
183 DBG("%s, ISO nyet\n", _ep
->name
);
188 /* xfer types must match, except that interrupt ~= bulk */
189 if (ep
->bmAttributes
!= desc
->bmAttributes
190 && ep
->bmAttributes
!= USB_ENDPOINT_XFER_BULK
191 && desc
->bmAttributes
!= USB_ENDPOINT_XFER_INT
) {
192 DBG("%s, %s type mismatch\n", __func__
, _ep
->name
);
197 if (!udc
->driver
|| udc
->gadget
.speed
== USB_SPEED_UNKNOWN
) {
198 DBG("%s, bogus device state\n", __func__
);
202 spin_lock_irqsave(&udc
->lock
, flags
);
207 ep
->ep
.maxpacket
= maxp
;
209 /* set endpoint to initial state */
213 use_ep(ep
, UDC_EP_SEL
);
214 omap_writew(udc
->clr_halt
, UDC_CTRL
);
218 if (ep
->bmAttributes
== USB_ENDPOINT_XFER_ISOC
)
219 list_add(&ep
->iso
, &udc
->iso
);
221 /* maybe assign a DMA channel to this endpoint */
222 if (use_dma
&& desc
->bmAttributes
== USB_ENDPOINT_XFER_BULK
)
223 /* FIXME ISO can dma, but prefers first channel */
224 dma_channel_claim(ep
, 0);
226 /* PIO OUT may RX packets */
227 if (desc
->bmAttributes
!= USB_ENDPOINT_XFER_ISOC
229 && !(ep
->bEndpointAddress
& USB_DIR_IN
)) {
230 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
231 ep
->ackwait
= 1 + ep
->double_buf
;
234 spin_unlock_irqrestore(&udc
->lock
, flags
);
235 VDBG("%s enabled\n", _ep
->name
);
239 static void nuke(struct omap_ep
*, int status
);
241 static int omap_ep_disable(struct usb_ep
*_ep
)
243 struct omap_ep
*ep
= container_of(_ep
, struct omap_ep
, ep
);
246 if (!_ep
|| !ep
->desc
) {
247 DBG("%s, %s not enabled\n", __func__
,
248 _ep
? ep
->ep
.name
: NULL
);
252 spin_lock_irqsave(&ep
->udc
->lock
, flags
);
254 nuke (ep
, -ESHUTDOWN
);
255 ep
->ep
.maxpacket
= ep
->maxpacket
;
257 omap_writew(UDC_SET_HALT
, UDC_CTRL
);
258 list_del_init(&ep
->iso
);
259 del_timer(&ep
->timer
);
261 spin_unlock_irqrestore(&ep
->udc
->lock
, flags
);
263 VDBG("%s disabled\n", _ep
->name
);
267 /*-------------------------------------------------------------------------*/
269 static struct usb_request
*
270 omap_alloc_request(struct usb_ep
*ep
, gfp_t gfp_flags
)
272 struct omap_req
*req
;
274 req
= kzalloc(sizeof(*req
), gfp_flags
);
276 req
->req
.dma
= DMA_ADDR_INVALID
;
277 INIT_LIST_HEAD (&req
->queue
);
283 omap_free_request(struct usb_ep
*ep
, struct usb_request
*_req
)
285 struct omap_req
*req
= container_of(_req
, struct omap_req
, req
);
291 /*-------------------------------------------------------------------------*/
294 done(struct omap_ep
*ep
, struct omap_req
*req
, int status
)
296 unsigned stopped
= ep
->stopped
;
298 list_del_init(&req
->queue
);
300 if (req
->req
.status
== -EINPROGRESS
)
301 req
->req
.status
= status
;
303 status
= req
->req
.status
;
305 if (use_dma
&& ep
->has_dma
) {
307 dma_unmap_single(ep
->udc
->gadget
.dev
.parent
,
308 req
->req
.dma
, req
->req
.length
,
309 (ep
->bEndpointAddress
& USB_DIR_IN
)
312 req
->req
.dma
= DMA_ADDR_INVALID
;
315 dma_sync_single_for_cpu(ep
->udc
->gadget
.dev
.parent
,
316 req
->req
.dma
, req
->req
.length
,
317 (ep
->bEndpointAddress
& USB_DIR_IN
)
323 if (status
&& status
!= -ESHUTDOWN
)
325 VDBG("complete %s req %p stat %d len %u/%u\n",
326 ep
->ep
.name
, &req
->req
, status
,
327 req
->req
.actual
, req
->req
.length
);
329 /* don't modify queue heads during completion callback */
331 spin_unlock(&ep
->udc
->lock
);
332 req
->req
.complete(&ep
->ep
, &req
->req
);
333 spin_lock(&ep
->udc
->lock
);
334 ep
->stopped
= stopped
;
337 /*-------------------------------------------------------------------------*/
339 #define UDC_FIFO_FULL (UDC_NON_ISO_FIFO_FULL | UDC_ISO_FIFO_FULL)
340 #define UDC_FIFO_UNWRITABLE (UDC_EP_HALTED | UDC_FIFO_FULL)
342 #define FIFO_EMPTY (UDC_NON_ISO_FIFO_EMPTY | UDC_ISO_FIFO_EMPTY)
343 #define FIFO_UNREADABLE (UDC_EP_HALTED | FIFO_EMPTY)
346 write_packet(u8
*buf
, struct omap_req
*req
, unsigned max
)
351 len
= min(req
->req
.length
- req
->req
.actual
, max
);
352 req
->req
.actual
+= len
;
355 if (likely((((int)buf
) & 1) == 0)) {
358 omap_writew(*wp
++, UDC_DATA
);
364 omap_writeb(*buf
++, UDC_DATA
);
368 // FIXME change r/w fifo calling convention
371 // return: 0 = still running, 1 = completed, negative = errno
372 static int write_fifo(struct omap_ep
*ep
, struct omap_req
*req
)
379 buf
= req
->req
.buf
+ req
->req
.actual
;
382 /* PIO-IN isn't double buffered except for iso */
383 ep_stat
= omap_readw(UDC_STAT_FLG
);
384 if (ep_stat
& UDC_FIFO_UNWRITABLE
)
387 count
= ep
->ep
.maxpacket
;
388 count
= write_packet(buf
, req
, count
);
389 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
392 /* last packet is often short (sometimes a zlp) */
393 if (count
!= ep
->ep
.maxpacket
)
395 else if (req
->req
.length
== req
->req
.actual
401 /* NOTE: requests complete when all IN data is in a
402 * FIFO (or sometimes later, if a zlp was needed).
403 * Use usb_ep_fifo_status() where needed.
411 read_packet(u8
*buf
, struct omap_req
*req
, unsigned avail
)
416 len
= min(req
->req
.length
- req
->req
.actual
, avail
);
417 req
->req
.actual
+= len
;
420 if (likely((((int)buf
) & 1) == 0)) {
423 *wp
++ = omap_readw(UDC_DATA
);
429 *buf
++ = omap_readb(UDC_DATA
);
433 // return: 0 = still running, 1 = queue empty, negative = errno
434 static int read_fifo(struct omap_ep
*ep
, struct omap_req
*req
)
437 unsigned count
, avail
;
440 buf
= req
->req
.buf
+ req
->req
.actual
;
444 u16 ep_stat
= omap_readw(UDC_STAT_FLG
);
447 if (ep_stat
& FIFO_EMPTY
) {
452 if (ep_stat
& UDC_EP_HALTED
)
455 if (ep_stat
& UDC_FIFO_FULL
)
456 avail
= ep
->ep
.maxpacket
;
458 avail
= omap_readw(UDC_RXFSTAT
);
459 ep
->fnf
= ep
->double_buf
;
461 count
= read_packet(buf
, req
, avail
);
463 /* partial packet reads may not be errors */
464 if (count
< ep
->ep
.maxpacket
) {
466 /* overflowed this request? flush extra data */
467 if (count
!= avail
) {
468 req
->req
.status
= -EOVERFLOW
;
471 omap_readw(UDC_DATA
);
473 } else if (req
->req
.length
== req
->req
.actual
)
478 if (!ep
->bEndpointAddress
)
487 /*-------------------------------------------------------------------------*/
489 static u16
dma_src_len(struct omap_ep
*ep
, dma_addr_t start
)
493 /* IN-DMA needs this on fault/cancel paths, so 15xx misreports
494 * the last transfer's bytecount by more than a FIFO's worth.
496 if (cpu_is_omap15xx())
499 end
= omap_get_dma_src_pos(ep
->lch
);
500 if (end
== ep
->dma_counter
)
503 end
|= start
& (0xffff << 16);
509 static u16
dma_dest_len(struct omap_ep
*ep
, dma_addr_t start
)
513 end
= omap_get_dma_dst_pos(ep
->lch
);
514 if (end
== ep
->dma_counter
)
517 end
|= start
& (0xffff << 16);
518 if (cpu_is_omap15xx())
526 /* Each USB transfer request using DMA maps to one or more DMA transfers.
527 * When DMA completion isn't request completion, the UDC continues with
528 * the next DMA transfer for that USB transfer.
531 static void next_in_dma(struct omap_ep
*ep
, struct omap_req
*req
)
534 unsigned length
= req
->req
.length
- req
->req
.actual
;
535 const int sync_mode
= cpu_is_omap15xx()
536 ? OMAP_DMA_SYNC_FRAME
537 : OMAP_DMA_SYNC_ELEMENT
;
540 if (cpu_is_omap24xx())
541 dma_trigger
= OMAP24XX_DMA(USB_W2FC_TX0
, ep
->dma_channel
);
543 /* measure length in either bytes or packets */
544 if ((cpu_is_omap16xx() && length
<= UDC_TXN_TSC
)
545 || (cpu_is_omap24xx() && length
< ep
->maxpacket
)
546 || (cpu_is_omap15xx() && length
< ep
->maxpacket
)) {
547 txdma_ctrl
= UDC_TXN_EOT
| length
;
548 omap_set_dma_transfer_params(ep
->lch
, OMAP_DMA_DATA_TYPE_S8
,
549 length
, 1, sync_mode
, dma_trigger
, 0);
551 length
= min(length
/ ep
->maxpacket
,
552 (unsigned) UDC_TXN_TSC
+ 1);
554 omap_set_dma_transfer_params(ep
->lch
, OMAP_DMA_DATA_TYPE_S16
,
555 ep
->ep
.maxpacket
>> 1, length
, sync_mode
,
557 length
*= ep
->maxpacket
;
559 omap_set_dma_src_params(ep
->lch
, OMAP_DMA_PORT_EMIFF
,
560 OMAP_DMA_AMODE_POST_INC
, req
->req
.dma
+ req
->req
.actual
,
563 omap_start_dma(ep
->lch
);
564 ep
->dma_counter
= omap_get_dma_src_pos(ep
->lch
);
565 w
= omap_readw(UDC_DMA_IRQ_EN
);
566 w
|= UDC_TX_DONE_IE(ep
->dma_channel
);
567 omap_writew(w
, UDC_DMA_IRQ_EN
);
568 omap_writew(UDC_TXN_START
| txdma_ctrl
, UDC_TXDMA(ep
->dma_channel
));
569 req
->dma_bytes
= length
;
572 static void finish_in_dma(struct omap_ep
*ep
, struct omap_req
*req
, int status
)
577 req
->req
.actual
+= req
->dma_bytes
;
579 /* return if this request needs to send data or zlp */
580 if (req
->req
.actual
< req
->req
.length
)
583 && req
->dma_bytes
!= 0
584 && (req
->req
.actual
% ep
->maxpacket
) == 0)
587 req
->req
.actual
+= dma_src_len(ep
, req
->req
.dma
591 omap_stop_dma(ep
->lch
);
592 w
= omap_readw(UDC_DMA_IRQ_EN
);
593 w
&= ~UDC_TX_DONE_IE(ep
->dma_channel
);
594 omap_writew(w
, UDC_DMA_IRQ_EN
);
595 done(ep
, req
, status
);
598 static void next_out_dma(struct omap_ep
*ep
, struct omap_req
*req
)
600 unsigned packets
= req
->req
.length
- req
->req
.actual
;
604 if (cpu_is_omap24xx())
605 dma_trigger
= OMAP24XX_DMA(USB_W2FC_RX0
, ep
->dma_channel
);
607 /* NOTE: we filtered out "short reads" before, so we know
608 * the buffer has only whole numbers of packets.
609 * except MODE SELECT(6) sent the 24 bytes data in OMAP24XX DMA mode
611 if (cpu_is_omap24xx() && packets
< ep
->maxpacket
) {
612 omap_set_dma_transfer_params(ep
->lch
, OMAP_DMA_DATA_TYPE_S8
,
613 packets
, 1, OMAP_DMA_SYNC_ELEMENT
,
615 req
->dma_bytes
= packets
;
617 /* set up this DMA transfer, enable the fifo, start */
618 packets
/= ep
->ep
.maxpacket
;
619 packets
= min(packets
, (unsigned)UDC_RXN_TC
+ 1);
620 req
->dma_bytes
= packets
* ep
->ep
.maxpacket
;
621 omap_set_dma_transfer_params(ep
->lch
, OMAP_DMA_DATA_TYPE_S16
,
622 ep
->ep
.maxpacket
>> 1, packets
,
623 OMAP_DMA_SYNC_ELEMENT
,
626 omap_set_dma_dest_params(ep
->lch
, OMAP_DMA_PORT_EMIFF
,
627 OMAP_DMA_AMODE_POST_INC
, req
->req
.dma
+ req
->req
.actual
,
629 ep
->dma_counter
= omap_get_dma_dst_pos(ep
->lch
);
631 omap_writew(UDC_RXN_STOP
| (packets
- 1), UDC_RXDMA(ep
->dma_channel
));
632 w
= omap_readw(UDC_DMA_IRQ_EN
);
633 w
|= UDC_RX_EOT_IE(ep
->dma_channel
);
634 omap_writew(w
, UDC_DMA_IRQ_EN
);
635 omap_writew(ep
->bEndpointAddress
& 0xf, UDC_EP_NUM
);
636 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
638 omap_start_dma(ep
->lch
);
642 finish_out_dma(struct omap_ep
*ep
, struct omap_req
*req
, int status
, int one
)
647 ep
->dma_counter
= (u16
) (req
->req
.dma
+ req
->req
.actual
);
648 count
= dma_dest_len(ep
, req
->req
.dma
+ req
->req
.actual
);
649 count
+= req
->req
.actual
;
652 if (count
<= req
->req
.length
)
653 req
->req
.actual
= count
;
655 if (count
!= req
->dma_bytes
|| status
)
656 omap_stop_dma(ep
->lch
);
658 /* if this wasn't short, request may need another transfer */
659 else if (req
->req
.actual
< req
->req
.length
)
663 w
= omap_readw(UDC_DMA_IRQ_EN
);
664 w
&= ~UDC_RX_EOT_IE(ep
->dma_channel
);
665 omap_writew(w
, UDC_DMA_IRQ_EN
);
666 done(ep
, req
, status
);
669 static void dma_irq(struct omap_udc
*udc
, u16 irq_src
)
671 u16 dman_stat
= omap_readw(UDC_DMAN_STAT
);
673 struct omap_req
*req
;
675 /* IN dma: tx to host */
676 if (irq_src
& UDC_TXN_DONE
) {
677 ep
= &udc
->ep
[16 + UDC_DMA_TX_SRC(dman_stat
)];
679 /* can see TXN_DONE after dma abort */
680 if (!list_empty(&ep
->queue
)) {
681 req
= container_of(ep
->queue
.next
,
682 struct omap_req
, queue
);
683 finish_in_dma(ep
, req
, 0);
685 omap_writew(UDC_TXN_DONE
, UDC_IRQ_SRC
);
687 if (!list_empty (&ep
->queue
)) {
688 req
= container_of(ep
->queue
.next
,
689 struct omap_req
, queue
);
690 next_in_dma(ep
, req
);
694 /* OUT dma: rx from host */
695 if (irq_src
& UDC_RXN_EOT
) {
696 ep
= &udc
->ep
[UDC_DMA_RX_SRC(dman_stat
)];
698 /* can see RXN_EOT after dma abort */
699 if (!list_empty(&ep
->queue
)) {
700 req
= container_of(ep
->queue
.next
,
701 struct omap_req
, queue
);
702 finish_out_dma(ep
, req
, 0, dman_stat
& UDC_DMA_RX_SB
);
704 omap_writew(UDC_RXN_EOT
, UDC_IRQ_SRC
);
706 if (!list_empty (&ep
->queue
)) {
707 req
= container_of(ep
->queue
.next
,
708 struct omap_req
, queue
);
709 next_out_dma(ep
, req
);
713 if (irq_src
& UDC_RXN_CNT
) {
714 ep
= &udc
->ep
[UDC_DMA_RX_SRC(dman_stat
)];
716 /* omap15xx does this unasked... */
717 VDBG("%s, RX_CNT irq?\n", ep
->ep
.name
);
718 omap_writew(UDC_RXN_CNT
, UDC_IRQ_SRC
);
722 static void dma_error(int lch
, u16 ch_status
, void *data
)
724 struct omap_ep
*ep
= data
;
726 /* if ch_status & OMAP_DMA_DROP_IRQ ... */
727 /* if ch_status & OMAP1_DMA_TOUT_IRQ ... */
728 ERR("%s dma error, lch %d status %02x\n", ep
->ep
.name
, lch
, ch_status
);
730 /* complete current transfer ... */
733 static void dma_channel_claim(struct omap_ep
*ep
, unsigned channel
)
736 int status
, restart
, is_in
;
739 is_in
= ep
->bEndpointAddress
& USB_DIR_IN
;
741 reg
= omap_readw(UDC_TXDMA_CFG
);
743 reg
= omap_readw(UDC_RXDMA_CFG
);
744 reg
|= UDC_DMA_REQ
; /* "pulse" activated */
748 if (channel
== 0 || channel
> 3) {
749 if ((reg
& 0x0f00) == 0)
751 else if ((reg
& 0x00f0) == 0)
753 else if ((reg
& 0x000f) == 0) /* preferred for ISO */
760 reg
|= (0x0f & ep
->bEndpointAddress
) << (4 * (channel
- 1));
761 ep
->dma_channel
= channel
;
764 if (cpu_is_omap24xx())
765 dma_channel
= OMAP24XX_DMA(USB_W2FC_TX0
, channel
);
767 dma_channel
= OMAP_DMA_USB_W2FC_TX0
- 1 + channel
;
768 status
= omap_request_dma(dma_channel
,
769 ep
->ep
.name
, dma_error
, ep
, &ep
->lch
);
771 omap_writew(reg
, UDC_TXDMA_CFG
);
773 omap_set_dma_src_burst_mode(ep
->lch
,
774 OMAP_DMA_DATA_BURST_4
);
775 omap_set_dma_src_data_pack(ep
->lch
, 1);
777 omap_set_dma_dest_params(ep
->lch
,
779 OMAP_DMA_AMODE_CONSTANT
,
784 if (cpu_is_omap24xx())
785 dma_channel
= OMAP24XX_DMA(USB_W2FC_RX0
, channel
);
787 dma_channel
= OMAP_DMA_USB_W2FC_RX0
- 1 + channel
;
789 status
= omap_request_dma(dma_channel
,
790 ep
->ep
.name
, dma_error
, ep
, &ep
->lch
);
792 omap_writew(reg
, UDC_RXDMA_CFG
);
794 omap_set_dma_src_params(ep
->lch
,
796 OMAP_DMA_AMODE_CONSTANT
,
800 omap_set_dma_dest_burst_mode(ep
->lch
,
801 OMAP_DMA_DATA_BURST_4
);
802 omap_set_dma_dest_data_pack(ep
->lch
, 1);
809 omap_disable_dma_irq(ep
->lch
, OMAP_DMA_BLOCK_IRQ
);
811 /* channel type P: hw synch (fifo) */
812 if (cpu_class_is_omap1() && !cpu_is_omap15xx())
813 omap_set_dma_channel_mode(ep
->lch
, OMAP_DMA_LCH_P
);
817 /* restart any queue, even if the claim failed */
818 restart
= !ep
->stopped
&& !list_empty(&ep
->queue
);
821 DBG("%s no dma channel: %d%s\n", ep
->ep
.name
, status
,
822 restart
? " (restart)" : "");
824 DBG("%s claimed %cxdma%d lch %d%s\n", ep
->ep
.name
,
826 ep
->dma_channel
- 1, ep
->lch
,
827 restart
? " (restart)" : "");
830 struct omap_req
*req
;
831 req
= container_of(ep
->queue
.next
, struct omap_req
, queue
);
833 (is_in
? next_in_dma
: next_out_dma
)(ep
, req
);
835 use_ep(ep
, UDC_EP_SEL
);
836 (is_in
? write_fifo
: read_fifo
)(ep
, req
);
839 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
840 ep
->ackwait
= 1 + ep
->double_buf
;
842 /* IN: 6 wait states before it'll tx */
847 static void dma_channel_release(struct omap_ep
*ep
)
849 int shift
= 4 * (ep
->dma_channel
- 1);
850 u16 mask
= 0x0f << shift
;
851 struct omap_req
*req
;
854 /* abort any active usb transfer request */
855 if (!list_empty(&ep
->queue
))
856 req
= container_of(ep
->queue
.next
, struct omap_req
, queue
);
860 active
= omap_get_dma_active_status(ep
->lch
);
862 DBG("%s release %s %cxdma%d %p\n", ep
->ep
.name
,
863 active
? "active" : "idle",
864 (ep
->bEndpointAddress
& USB_DIR_IN
) ? 't' : 'r',
865 ep
->dma_channel
- 1, req
);
867 /* NOTE: re-setting RX_REQ/TX_REQ because of a chip bug (before
868 * OMAP 1710 ES2.0) where reading the DMA_CFG can clear them.
871 /* wait till current packet DMA finishes, and fifo empties */
872 if (ep
->bEndpointAddress
& USB_DIR_IN
) {
873 omap_writew((omap_readw(UDC_TXDMA_CFG
) & ~mask
) | UDC_DMA_REQ
,
877 finish_in_dma(ep
, req
, -ECONNRESET
);
879 /* clear FIFO; hosts probably won't empty it */
880 use_ep(ep
, UDC_EP_SEL
);
881 omap_writew(UDC_CLR_EP
, UDC_CTRL
);
884 while (omap_readw(UDC_TXDMA_CFG
) & mask
)
887 omap_writew((omap_readw(UDC_RXDMA_CFG
) & ~mask
) | UDC_DMA_REQ
,
890 /* dma empties the fifo */
891 while (omap_readw(UDC_RXDMA_CFG
) & mask
)
894 finish_out_dma(ep
, req
, -ECONNRESET
, 0);
896 omap_free_dma(ep
->lch
);
899 /* has_dma still set, till endpoint is fully quiesced */
903 /*-------------------------------------------------------------------------*/
906 omap_ep_queue(struct usb_ep
*_ep
, struct usb_request
*_req
, gfp_t gfp_flags
)
908 struct omap_ep
*ep
= container_of(_ep
, struct omap_ep
, ep
);
909 struct omap_req
*req
= container_of(_req
, struct omap_req
, req
);
910 struct omap_udc
*udc
;
914 /* catch various bogus parameters */
915 if (!_req
|| !req
->req
.complete
|| !req
->req
.buf
916 || !list_empty(&req
->queue
)) {
917 DBG("%s, bad params\n", __func__
);
920 if (!_ep
|| (!ep
->desc
&& ep
->bEndpointAddress
)) {
921 DBG("%s, bad ep\n", __func__
);
924 if (ep
->bmAttributes
== USB_ENDPOINT_XFER_ISOC
) {
925 if (req
->req
.length
> ep
->ep
.maxpacket
)
930 /* this isn't bogus, but OMAP DMA isn't the only hardware to
931 * have a hard time with partial packet reads... reject it.
932 * Except OMAP2 can handle the small packets.
936 && ep
->bEndpointAddress
!= 0
937 && (ep
->bEndpointAddress
& USB_DIR_IN
) == 0
938 && !cpu_class_is_omap2()
939 && (req
->req
.length
% ep
->ep
.maxpacket
) != 0) {
940 DBG("%s, no partial packet OUT reads\n", __func__
);
945 if (!udc
->driver
|| udc
->gadget
.speed
== USB_SPEED_UNKNOWN
)
948 if (use_dma
&& ep
->has_dma
) {
949 if (req
->req
.dma
== DMA_ADDR_INVALID
) {
950 req
->req
.dma
= dma_map_single(
951 ep
->udc
->gadget
.dev
.parent
,
954 (ep
->bEndpointAddress
& USB_DIR_IN
)
959 dma_sync_single_for_device(
960 ep
->udc
->gadget
.dev
.parent
,
961 req
->req
.dma
, req
->req
.length
,
962 (ep
->bEndpointAddress
& USB_DIR_IN
)
969 VDBG("%s queue req %p, len %d buf %p\n",
970 ep
->ep
.name
, _req
, _req
->length
, _req
->buf
);
972 spin_lock_irqsave(&udc
->lock
, flags
);
974 req
->req
.status
= -EINPROGRESS
;
977 /* maybe kickstart non-iso i/o queues */
981 w
= omap_readw(UDC_IRQ_EN
);
983 omap_writew(w
, UDC_IRQ_EN
);
984 } else if (list_empty(&ep
->queue
) && !ep
->stopped
&& !ep
->ackwait
) {
987 if (ep
->bEndpointAddress
== 0) {
988 if (!udc
->ep0_pending
|| !list_empty (&ep
->queue
)) {
989 spin_unlock_irqrestore(&udc
->lock
, flags
);
993 /* empty DATA stage? */
995 if (!req
->req
.length
) {
997 /* chip became CONFIGURED or ADDRESSED
998 * earlier; drivers may already have queued
999 * requests to non-control endpoints
1001 if (udc
->ep0_set_config
) {
1002 u16 irq_en
= omap_readw(UDC_IRQ_EN
);
1004 irq_en
|= UDC_DS_CHG_IE
| UDC_EP0_IE
;
1005 if (!udc
->ep0_reset_config
)
1006 irq_en
|= UDC_EPN_RX_IE
1008 omap_writew(irq_en
, UDC_IRQ_EN
);
1011 /* STATUS for zero length DATA stages is
1012 * always an IN ... even for IN transfers,
1013 * a weird case which seem to stall OMAP.
1015 omap_writew(UDC_EP_SEL
| UDC_EP_DIR
, UDC_EP_NUM
);
1016 omap_writew(UDC_CLR_EP
, UDC_CTRL
);
1017 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
1018 omap_writew(UDC_EP_DIR
, UDC_EP_NUM
);
1021 udc
->ep0_pending
= 0;
1025 /* non-empty DATA stage */
1027 omap_writew(UDC_EP_SEL
| UDC_EP_DIR
, UDC_EP_NUM
);
1031 omap_writew(UDC_EP_SEL
, UDC_EP_NUM
);
1034 is_in
= ep
->bEndpointAddress
& USB_DIR_IN
;
1036 use_ep(ep
, UDC_EP_SEL
);
1037 /* if ISO: SOF IRQs must be enabled/disabled! */
1041 (is_in
? next_in_dma
: next_out_dma
)(ep
, req
);
1043 if ((is_in
? write_fifo
: read_fifo
)(ep
, req
) == 1)
1047 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
1048 ep
->ackwait
= 1 + ep
->double_buf
;
1050 /* IN: 6 wait states before it'll tx */
1055 /* irq handler advances the queue */
1057 list_add_tail(&req
->queue
, &ep
->queue
);
1058 spin_unlock_irqrestore(&udc
->lock
, flags
);
1063 static int omap_ep_dequeue(struct usb_ep
*_ep
, struct usb_request
*_req
)
1065 struct omap_ep
*ep
= container_of(_ep
, struct omap_ep
, ep
);
1066 struct omap_req
*req
;
1067 unsigned long flags
;
1072 spin_lock_irqsave(&ep
->udc
->lock
, flags
);
1074 /* make sure it's actually queued on this endpoint */
1075 list_for_each_entry (req
, &ep
->queue
, queue
) {
1076 if (&req
->req
== _req
)
1079 if (&req
->req
!= _req
) {
1080 spin_unlock_irqrestore(&ep
->udc
->lock
, flags
);
1084 if (use_dma
&& ep
->dma_channel
&& ep
->queue
.next
== &req
->queue
) {
1085 int channel
= ep
->dma_channel
;
1087 /* releasing the channel cancels the request,
1088 * reclaiming the channel restarts the queue
1090 dma_channel_release(ep
);
1091 dma_channel_claim(ep
, channel
);
1093 done(ep
, req
, -ECONNRESET
);
1094 spin_unlock_irqrestore(&ep
->udc
->lock
, flags
);
1098 /*-------------------------------------------------------------------------*/
1100 static int omap_ep_set_halt(struct usb_ep
*_ep
, int value
)
1102 struct omap_ep
*ep
= container_of(_ep
, struct omap_ep
, ep
);
1103 unsigned long flags
;
1104 int status
= -EOPNOTSUPP
;
1106 spin_lock_irqsave(&ep
->udc
->lock
, flags
);
1108 /* just use protocol stalls for ep0; real halts are annoying */
1109 if (ep
->bEndpointAddress
== 0) {
1110 if (!ep
->udc
->ep0_pending
)
1113 if (ep
->udc
->ep0_set_config
) {
1114 WARNING("error changing config?\n");
1115 omap_writew(UDC_CLR_CFG
, UDC_SYSCON2
);
1117 omap_writew(UDC_STALL_CMD
, UDC_SYSCON2
);
1118 ep
->udc
->ep0_pending
= 0;
1123 /* otherwise, all active non-ISO endpoints can halt */
1124 } else if (ep
->bmAttributes
!= USB_ENDPOINT_XFER_ISOC
&& ep
->desc
) {
1126 /* IN endpoints must already be idle */
1127 if ((ep
->bEndpointAddress
& USB_DIR_IN
)
1128 && !list_empty(&ep
->queue
)) {
1136 if (use_dma
&& ep
->dma_channel
1137 && !list_empty(&ep
->queue
)) {
1138 channel
= ep
->dma_channel
;
1139 dma_channel_release(ep
);
1143 use_ep(ep
, UDC_EP_SEL
);
1144 if (omap_readw(UDC_STAT_FLG
) & UDC_NON_ISO_FIFO_EMPTY
) {
1145 omap_writew(UDC_SET_HALT
, UDC_CTRL
);
1152 dma_channel_claim(ep
, channel
);
1155 omap_writew(ep
->udc
->clr_halt
, UDC_CTRL
);
1157 if (!(ep
->bEndpointAddress
& USB_DIR_IN
)) {
1158 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
1159 ep
->ackwait
= 1 + ep
->double_buf
;
1164 VDBG("%s %s halt stat %d\n", ep
->ep
.name
,
1165 value
? "set" : "clear", status
);
1167 spin_unlock_irqrestore(&ep
->udc
->lock
, flags
);
1171 static struct usb_ep_ops omap_ep_ops
= {
1172 .enable
= omap_ep_enable
,
1173 .disable
= omap_ep_disable
,
1175 .alloc_request
= omap_alloc_request
,
1176 .free_request
= omap_free_request
,
1178 .queue
= omap_ep_queue
,
1179 .dequeue
= omap_ep_dequeue
,
1181 .set_halt
= omap_ep_set_halt
,
1182 // fifo_status ... report bytes in fifo
1183 // fifo_flush ... flush fifo
1186 /*-------------------------------------------------------------------------*/
1188 static int omap_get_frame(struct usb_gadget
*gadget
)
1190 u16 sof
= omap_readw(UDC_SOF
);
1191 return (sof
& UDC_TS_OK
) ? (sof
& UDC_TS
) : -EL2NSYNC
;
1194 static int omap_wakeup(struct usb_gadget
*gadget
)
1196 struct omap_udc
*udc
;
1197 unsigned long flags
;
1198 int retval
= -EHOSTUNREACH
;
1200 udc
= container_of(gadget
, struct omap_udc
, gadget
);
1202 spin_lock_irqsave(&udc
->lock
, flags
);
1203 if (udc
->devstat
& UDC_SUS
) {
1204 /* NOTE: OTG spec erratum says that OTG devices may
1205 * issue wakeups without host enable.
1207 if (udc
->devstat
& (UDC_B_HNP_ENABLE
|UDC_R_WK_OK
)) {
1208 DBG("remote wakeup...\n");
1209 omap_writew(UDC_RMT_WKP
, UDC_SYSCON2
);
1213 /* NOTE: non-OTG systems may use SRP TOO... */
1214 } else if (!(udc
->devstat
& UDC_ATT
)) {
1215 if (udc
->transceiver
)
1216 retval
= otg_start_srp(udc
->transceiver
);
1218 spin_unlock_irqrestore(&udc
->lock
, flags
);
1224 omap_set_selfpowered(struct usb_gadget
*gadget
, int is_selfpowered
)
1226 struct omap_udc
*udc
;
1227 unsigned long flags
;
1230 udc
= container_of(gadget
, struct omap_udc
, gadget
);
1231 spin_lock_irqsave(&udc
->lock
, flags
);
1232 syscon1
= omap_readw(UDC_SYSCON1
);
1234 syscon1
|= UDC_SELF_PWR
;
1236 syscon1
&= ~UDC_SELF_PWR
;
1237 omap_writew(syscon1
, UDC_SYSCON1
);
1238 spin_unlock_irqrestore(&udc
->lock
, flags
);
1243 static int can_pullup(struct omap_udc
*udc
)
1245 return udc
->driver
&& udc
->softconnect
&& udc
->vbus_active
;
1248 static void pullup_enable(struct omap_udc
*udc
)
1252 w
= omap_readw(UDC_SYSCON1
);
1254 omap_writew(w
, UDC_SYSCON1
);
1255 if (!gadget_is_otg(&udc
->gadget
) && !cpu_is_omap15xx()) {
1258 l
= omap_readl(OTG_CTRL
);
1260 omap_writel(l
, OTG_CTRL
);
1262 omap_writew(UDC_DS_CHG_IE
, UDC_IRQ_EN
);
1265 static void pullup_disable(struct omap_udc
*udc
)
1269 if (!gadget_is_otg(&udc
->gadget
) && !cpu_is_omap15xx()) {
1272 l
= omap_readl(OTG_CTRL
);
1274 omap_writel(l
, OTG_CTRL
);
1276 omap_writew(UDC_DS_CHG_IE
, UDC_IRQ_EN
);
1277 w
= omap_readw(UDC_SYSCON1
);
1278 w
&= ~UDC_PULLUP_EN
;
1279 omap_writew(w
, UDC_SYSCON1
);
1282 static struct omap_udc
*udc
;
1284 static void omap_udc_enable_clock(int enable
)
1286 if (udc
== NULL
|| udc
->dc_clk
== NULL
|| udc
->hhc_clk
== NULL
)
1290 clk_enable(udc
->dc_clk
);
1291 clk_enable(udc
->hhc_clk
);
1294 clk_disable(udc
->hhc_clk
);
1295 clk_disable(udc
->dc_clk
);
1300 * Called by whatever detects VBUS sessions: external transceiver
1301 * driver, or maybe GPIO0 VBUS IRQ. May request 48 MHz clock.
1303 static int omap_vbus_session(struct usb_gadget
*gadget
, int is_active
)
1305 struct omap_udc
*udc
;
1306 unsigned long flags
;
1309 udc
= container_of(gadget
, struct omap_udc
, gadget
);
1310 spin_lock_irqsave(&udc
->lock
, flags
);
1311 VDBG("VBUS %s\n", is_active
? "on" : "off");
1312 udc
->vbus_active
= (is_active
!= 0);
1313 if (cpu_is_omap15xx()) {
1314 /* "software" detect, ignored if !VBUS_MODE_1510 */
1315 l
= omap_readl(FUNC_MUX_CTRL_0
);
1317 l
|= VBUS_CTRL_1510
;
1319 l
&= ~VBUS_CTRL_1510
;
1320 omap_writel(l
, FUNC_MUX_CTRL_0
);
1322 if (udc
->dc_clk
!= NULL
&& is_active
) {
1323 if (!udc
->clk_requested
) {
1324 omap_udc_enable_clock(1);
1325 udc
->clk_requested
= 1;
1328 if (can_pullup(udc
))
1331 pullup_disable(udc
);
1332 if (udc
->dc_clk
!= NULL
&& !is_active
) {
1333 if (udc
->clk_requested
) {
1334 omap_udc_enable_clock(0);
1335 udc
->clk_requested
= 0;
1338 spin_unlock_irqrestore(&udc
->lock
, flags
);
1342 static int omap_vbus_draw(struct usb_gadget
*gadget
, unsigned mA
)
1344 struct omap_udc
*udc
;
1346 udc
= container_of(gadget
, struct omap_udc
, gadget
);
1347 if (udc
->transceiver
)
1348 return otg_set_power(udc
->transceiver
, mA
);
1352 static int omap_pullup(struct usb_gadget
*gadget
, int is_on
)
1354 struct omap_udc
*udc
;
1355 unsigned long flags
;
1357 udc
= container_of(gadget
, struct omap_udc
, gadget
);
1358 spin_lock_irqsave(&udc
->lock
, flags
);
1359 udc
->softconnect
= (is_on
!= 0);
1360 if (can_pullup(udc
))
1363 pullup_disable(udc
);
1364 spin_unlock_irqrestore(&udc
->lock
, flags
);
1368 static int omap_udc_start(struct usb_gadget_driver
*driver
,
1369 int (*bind
)(struct usb_gadget
*));
1370 static int omap_udc_stop(struct usb_gadget_driver
*driver
);
1372 static struct usb_gadget_ops omap_gadget_ops
= {
1373 .get_frame
= omap_get_frame
,
1374 .wakeup
= omap_wakeup
,
1375 .set_selfpowered
= omap_set_selfpowered
,
1376 .vbus_session
= omap_vbus_session
,
1377 .vbus_draw
= omap_vbus_draw
,
1378 .pullup
= omap_pullup
,
1379 .start
= omap_udc_start
,
1380 .stop
= omap_udc_stop
,
1383 /*-------------------------------------------------------------------------*/
1385 /* dequeue ALL requests; caller holds udc->lock */
1386 static void nuke(struct omap_ep
*ep
, int status
)
1388 struct omap_req
*req
;
1392 if (use_dma
&& ep
->dma_channel
)
1393 dma_channel_release(ep
);
1396 omap_writew(UDC_CLR_EP
, UDC_CTRL
);
1397 if (ep
->bEndpointAddress
&& ep
->bmAttributes
!= USB_ENDPOINT_XFER_ISOC
)
1398 omap_writew(UDC_SET_HALT
, UDC_CTRL
);
1400 while (!list_empty(&ep
->queue
)) {
1401 req
= list_entry(ep
->queue
.next
, struct omap_req
, queue
);
1402 done(ep
, req
, status
);
1406 /* caller holds udc->lock */
1407 static void udc_quiesce(struct omap_udc
*udc
)
1411 udc
->gadget
.speed
= USB_SPEED_UNKNOWN
;
1412 nuke(&udc
->ep
[0], -ESHUTDOWN
);
1413 list_for_each_entry (ep
, &udc
->gadget
.ep_list
, ep
.ep_list
)
1414 nuke(ep
, -ESHUTDOWN
);
1417 /*-------------------------------------------------------------------------*/
1419 static void update_otg(struct omap_udc
*udc
)
1423 if (!gadget_is_otg(&udc
->gadget
))
1426 if (omap_readl(OTG_CTRL
) & OTG_ID
)
1427 devstat
= omap_readw(UDC_DEVSTAT
);
1431 udc
->gadget
.b_hnp_enable
= !!(devstat
& UDC_B_HNP_ENABLE
);
1432 udc
->gadget
.a_hnp_support
= !!(devstat
& UDC_A_HNP_SUPPORT
);
1433 udc
->gadget
.a_alt_hnp_support
= !!(devstat
& UDC_A_ALT_HNP_SUPPORT
);
1435 /* Enable HNP early, avoiding races on suspend irq path.
1436 * ASSUMES OTG state machine B_BUS_REQ input is true.
1438 if (udc
->gadget
.b_hnp_enable
) {
1441 l
= omap_readl(OTG_CTRL
);
1442 l
|= OTG_B_HNPEN
| OTG_B_BUSREQ
;
1444 omap_writel(l
, OTG_CTRL
);
1448 static void ep0_irq(struct omap_udc
*udc
, u16 irq_src
)
1450 struct omap_ep
*ep0
= &udc
->ep
[0];
1451 struct omap_req
*req
= NULL
;
1455 /* Clear any pending requests and then scrub any rx/tx state
1456 * before starting to handle the SETUP request.
1458 if (irq_src
& UDC_SETUP
) {
1459 u16 ack
= irq_src
& (UDC_EP0_TX
|UDC_EP0_RX
);
1463 omap_writew(ack
, UDC_IRQ_SRC
);
1464 irq_src
= UDC_SETUP
;
1468 /* IN/OUT packets mean we're in the DATA or STATUS stage.
1469 * This driver uses only uses protocol stalls (ep0 never halts),
1470 * and if we got this far the gadget driver already had a
1471 * chance to stall. Tries to be forgiving of host oddities.
1473 * NOTE: the last chance gadget drivers have to stall control
1474 * requests is during their request completion callback.
1476 if (!list_empty(&ep0
->queue
))
1477 req
= container_of(ep0
->queue
.next
, struct omap_req
, queue
);
1479 /* IN == TX to host */
1480 if (irq_src
& UDC_EP0_TX
) {
1483 omap_writew(UDC_EP0_TX
, UDC_IRQ_SRC
);
1484 omap_writew(UDC_EP_SEL
|UDC_EP_DIR
, UDC_EP_NUM
);
1485 stat
= omap_readw(UDC_STAT_FLG
);
1486 if (stat
& UDC_ACK
) {
1488 /* write next IN packet from response,
1489 * or set up the status stage.
1492 stat
= write_fifo(ep0
, req
);
1493 omap_writew(UDC_EP_DIR
, UDC_EP_NUM
);
1494 if (!req
&& udc
->ep0_pending
) {
1495 omap_writew(UDC_EP_SEL
, UDC_EP_NUM
);
1496 omap_writew(UDC_CLR_EP
, UDC_CTRL
);
1497 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
1498 omap_writew(0, UDC_EP_NUM
);
1499 udc
->ep0_pending
= 0;
1500 } /* else: 6 wait states before it'll tx */
1502 /* ack status stage of OUT transfer */
1503 omap_writew(UDC_EP_DIR
, UDC_EP_NUM
);
1508 } else if (stat
& UDC_STALL
) {
1509 omap_writew(UDC_CLR_HALT
, UDC_CTRL
);
1510 omap_writew(UDC_EP_DIR
, UDC_EP_NUM
);
1512 omap_writew(UDC_EP_DIR
, UDC_EP_NUM
);
1516 /* OUT == RX from host */
1517 if (irq_src
& UDC_EP0_RX
) {
1520 omap_writew(UDC_EP0_RX
, UDC_IRQ_SRC
);
1521 omap_writew(UDC_EP_SEL
, UDC_EP_NUM
);
1522 stat
= omap_readw(UDC_STAT_FLG
);
1523 if (stat
& UDC_ACK
) {
1526 /* read next OUT packet of request, maybe
1527 * reactiviting the fifo; stall on errors.
1529 if (!req
|| (stat
= read_fifo(ep0
, req
)) < 0) {
1530 omap_writew(UDC_STALL_CMD
, UDC_SYSCON2
);
1531 udc
->ep0_pending
= 0;
1533 } else if (stat
== 0)
1534 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
1535 omap_writew(0, UDC_EP_NUM
);
1537 /* activate status stage */
1540 /* that may have STALLed ep0... */
1541 omap_writew(UDC_EP_SEL
| UDC_EP_DIR
,
1543 omap_writew(UDC_CLR_EP
, UDC_CTRL
);
1544 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
1545 omap_writew(UDC_EP_DIR
, UDC_EP_NUM
);
1546 udc
->ep0_pending
= 0;
1549 /* ack status stage of IN transfer */
1550 omap_writew(0, UDC_EP_NUM
);
1554 } else if (stat
& UDC_STALL
) {
1555 omap_writew(UDC_CLR_HALT
, UDC_CTRL
);
1556 omap_writew(0, UDC_EP_NUM
);
1558 omap_writew(0, UDC_EP_NUM
);
1562 /* SETUP starts all control transfers */
1563 if (irq_src
& UDC_SETUP
) {
1566 struct usb_ctrlrequest r
;
1568 int status
= -EINVAL
;
1571 /* read the (latest) SETUP message */
1573 omap_writew(UDC_SETUP_SEL
, UDC_EP_NUM
);
1574 /* two bytes at a time */
1575 u
.word
[0] = omap_readw(UDC_DATA
);
1576 u
.word
[1] = omap_readw(UDC_DATA
);
1577 u
.word
[2] = omap_readw(UDC_DATA
);
1578 u
.word
[3] = omap_readw(UDC_DATA
);
1579 omap_writew(0, UDC_EP_NUM
);
1580 } while (omap_readw(UDC_IRQ_SRC
) & UDC_SETUP
);
1582 #define w_value le16_to_cpu(u.r.wValue)
1583 #define w_index le16_to_cpu(u.r.wIndex)
1584 #define w_length le16_to_cpu(u.r.wLength)
1586 /* Delegate almost all control requests to the gadget driver,
1587 * except for a handful of ch9 status/feature requests that
1588 * hardware doesn't autodecode _and_ the gadget API hides.
1590 udc
->ep0_in
= (u
.r
.bRequestType
& USB_DIR_IN
) != 0;
1591 udc
->ep0_set_config
= 0;
1592 udc
->ep0_pending
= 1;
1595 switch (u
.r
.bRequest
) {
1596 case USB_REQ_SET_CONFIGURATION
:
1597 /* udc needs to know when ep != 0 is valid */
1598 if (u
.r
.bRequestType
!= USB_RECIP_DEVICE
)
1602 udc
->ep0_set_config
= 1;
1603 udc
->ep0_reset_config
= (w_value
== 0);
1604 VDBG("set config %d\n", w_value
);
1606 /* update udc NOW since gadget driver may start
1607 * queueing requests immediately; clear config
1608 * later if it fails the request.
1610 if (udc
->ep0_reset_config
)
1611 omap_writew(UDC_CLR_CFG
, UDC_SYSCON2
);
1613 omap_writew(UDC_DEV_CFG
, UDC_SYSCON2
);
1616 case USB_REQ_CLEAR_FEATURE
:
1617 /* clear endpoint halt */
1618 if (u
.r
.bRequestType
!= USB_RECIP_ENDPOINT
)
1620 if (w_value
!= USB_ENDPOINT_HALT
1623 ep
= &udc
->ep
[w_index
& 0xf];
1625 if (w_index
& USB_DIR_IN
)
1627 if (ep
->bmAttributes
== USB_ENDPOINT_XFER_ISOC
1631 omap_writew(udc
->clr_halt
, UDC_CTRL
);
1633 if (!(ep
->bEndpointAddress
& USB_DIR_IN
)) {
1634 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
1635 ep
->ackwait
= 1 + ep
->double_buf
;
1637 /* NOTE: assumes the host behaves sanely,
1638 * only clearing real halts. Else we may
1639 * need to kill pending transfers and then
1640 * restart the queue... very messy for DMA!
1643 VDBG("%s halt cleared by host\n", ep
->name
);
1644 goto ep0out_status_stage
;
1645 case USB_REQ_SET_FEATURE
:
1646 /* set endpoint halt */
1647 if (u
.r
.bRequestType
!= USB_RECIP_ENDPOINT
)
1649 if (w_value
!= USB_ENDPOINT_HALT
1652 ep
= &udc
->ep
[w_index
& 0xf];
1653 if (w_index
& USB_DIR_IN
)
1655 if (ep
->bmAttributes
== USB_ENDPOINT_XFER_ISOC
1656 || ep
== ep0
|| !ep
->desc
)
1658 if (use_dma
&& ep
->has_dma
) {
1659 /* this has rude side-effects (aborts) and
1660 * can't really work if DMA-IN is active
1662 DBG("%s host set_halt, NYET \n", ep
->name
);
1666 /* can't halt if fifo isn't empty... */
1667 omap_writew(UDC_CLR_EP
, UDC_CTRL
);
1668 omap_writew(UDC_SET_HALT
, UDC_CTRL
);
1669 VDBG("%s halted by host\n", ep
->name
);
1670 ep0out_status_stage
:
1672 omap_writew(UDC_EP_SEL
|UDC_EP_DIR
, UDC_EP_NUM
);
1673 omap_writew(UDC_CLR_EP
, UDC_CTRL
);
1674 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
1675 omap_writew(UDC_EP_DIR
, UDC_EP_NUM
);
1676 udc
->ep0_pending
= 0;
1678 case USB_REQ_GET_STATUS
:
1679 /* USB_ENDPOINT_HALT status? */
1680 if (u
.r
.bRequestType
!= (USB_DIR_IN
|USB_RECIP_ENDPOINT
))
1683 /* ep0 never stalls */
1684 if (!(w_index
& 0xf))
1687 /* only active endpoints count */
1688 ep
= &udc
->ep
[w_index
& 0xf];
1689 if (w_index
& USB_DIR_IN
)
1694 /* iso never stalls */
1695 if (ep
->bmAttributes
== USB_ENDPOINT_XFER_ISOC
)
1698 /* FIXME don't assume non-halted endpoints!! */
1699 ERR("%s status, can't report\n", ep
->ep
.name
);
1703 /* return interface status. if we were pedantic,
1704 * we'd detect non-existent interfaces, and stall.
1706 if (u
.r
.bRequestType
1707 != (USB_DIR_IN
|USB_RECIP_INTERFACE
))
1711 /* return two zero bytes */
1712 omap_writew(UDC_EP_SEL
|UDC_EP_DIR
, UDC_EP_NUM
);
1713 omap_writew(0, UDC_DATA
);
1714 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
1715 omap_writew(UDC_EP_DIR
, UDC_EP_NUM
);
1717 VDBG("GET_STATUS, interface %d\n", w_index
);
1718 /* next, status stage */
1722 /* activate the ep0out fifo right away */
1723 if (!udc
->ep0_in
&& w_length
) {
1724 omap_writew(0, UDC_EP_NUM
);
1725 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
1728 /* gadget drivers see class/vendor specific requests,
1729 * {SET,GET}_{INTERFACE,DESCRIPTOR,CONFIGURATION},
1732 VDBG("SETUP %02x.%02x v%04x i%04x l%04x\n",
1733 u
.r
.bRequestType
, u
.r
.bRequest
,
1734 w_value
, w_index
, w_length
);
1740 /* The gadget driver may return an error here,
1741 * causing an immediate protocol stall.
1743 * Else it must issue a response, either queueing a
1744 * response buffer for the DATA stage, or halting ep0
1745 * (causing a protocol stall, not a real halt). A
1746 * zero length buffer means no DATA stage.
1748 * It's fine to issue that response after the setup()
1749 * call returns, and this IRQ was handled.
1752 spin_unlock(&udc
->lock
);
1753 status
= udc
->driver
->setup (&udc
->gadget
, &u
.r
);
1754 spin_lock(&udc
->lock
);
1760 VDBG("req %02x.%02x protocol STALL; stat %d\n",
1761 u
.r
.bRequestType
, u
.r
.bRequest
, status
);
1762 if (udc
->ep0_set_config
) {
1763 if (udc
->ep0_reset_config
)
1764 WARNING("error resetting config?\n");
1766 omap_writew(UDC_CLR_CFG
, UDC_SYSCON2
);
1768 omap_writew(UDC_STALL_CMD
, UDC_SYSCON2
);
1769 udc
->ep0_pending
= 0;
1774 /*-------------------------------------------------------------------------*/
1776 #define OTG_FLAGS (UDC_B_HNP_ENABLE|UDC_A_HNP_SUPPORT|UDC_A_ALT_HNP_SUPPORT)
1778 static void devstate_irq(struct omap_udc
*udc
, u16 irq_src
)
1780 u16 devstat
, change
;
1782 devstat
= omap_readw(UDC_DEVSTAT
);
1783 change
= devstat
^ udc
->devstat
;
1784 udc
->devstat
= devstat
;
1786 if (change
& (UDC_USB_RESET
|UDC_ATT
)) {
1789 if (change
& UDC_ATT
) {
1790 /* driver for any external transceiver will
1791 * have called omap_vbus_session() already
1793 if (devstat
& UDC_ATT
) {
1794 udc
->gadget
.speed
= USB_SPEED_FULL
;
1796 if (!udc
->transceiver
)
1798 // if (driver->connect) call it
1799 } else if (udc
->gadget
.speed
!= USB_SPEED_UNKNOWN
) {
1800 udc
->gadget
.speed
= USB_SPEED_UNKNOWN
;
1801 if (!udc
->transceiver
)
1802 pullup_disable(udc
);
1803 DBG("disconnect, gadget %s\n",
1804 udc
->driver
->driver
.name
);
1805 if (udc
->driver
->disconnect
) {
1806 spin_unlock(&udc
->lock
);
1807 udc
->driver
->disconnect(&udc
->gadget
);
1808 spin_lock(&udc
->lock
);
1814 if (change
& UDC_USB_RESET
) {
1815 if (devstat
& UDC_USB_RESET
) {
1818 udc
->gadget
.speed
= USB_SPEED_FULL
;
1819 INFO("USB reset done, gadget %s\n",
1820 udc
->driver
->driver
.name
);
1821 /* ep0 traffic is legal from now on */
1822 omap_writew(UDC_DS_CHG_IE
| UDC_EP0_IE
,
1825 change
&= ~UDC_USB_RESET
;
1828 if (change
& UDC_SUS
) {
1829 if (udc
->gadget
.speed
!= USB_SPEED_UNKNOWN
) {
1830 // FIXME tell isp1301 to suspend/resume (?)
1831 if (devstat
& UDC_SUS
) {
1834 /* HNP could be under way already */
1835 if (udc
->gadget
.speed
== USB_SPEED_FULL
1836 && udc
->driver
->suspend
) {
1837 spin_unlock(&udc
->lock
);
1838 udc
->driver
->suspend(&udc
->gadget
);
1839 spin_lock(&udc
->lock
);
1841 if (udc
->transceiver
)
1842 otg_set_suspend(udc
->transceiver
, 1);
1845 if (udc
->transceiver
)
1846 otg_set_suspend(udc
->transceiver
, 0);
1847 if (udc
->gadget
.speed
== USB_SPEED_FULL
1848 && udc
->driver
->resume
) {
1849 spin_unlock(&udc
->lock
);
1850 udc
->driver
->resume(&udc
->gadget
);
1851 spin_lock(&udc
->lock
);
1857 if (!cpu_is_omap15xx() && (change
& OTG_FLAGS
)) {
1859 change
&= ~OTG_FLAGS
;
1862 change
&= ~(UDC_CFG
|UDC_DEF
|UDC_ADD
);
1864 VDBG("devstat %03x, ignore change %03x\n",
1867 omap_writew(UDC_DS_CHG
, UDC_IRQ_SRC
);
1870 static irqreturn_t
omap_udc_irq(int irq
, void *_udc
)
1872 struct omap_udc
*udc
= _udc
;
1874 irqreturn_t status
= IRQ_NONE
;
1875 unsigned long flags
;
1877 spin_lock_irqsave(&udc
->lock
, flags
);
1878 irq_src
= omap_readw(UDC_IRQ_SRC
);
1880 /* Device state change (usb ch9 stuff) */
1881 if (irq_src
& UDC_DS_CHG
) {
1882 devstate_irq(_udc
, irq_src
);
1883 status
= IRQ_HANDLED
;
1884 irq_src
&= ~UDC_DS_CHG
;
1887 /* EP0 control transfers */
1888 if (irq_src
& (UDC_EP0_RX
|UDC_SETUP
|UDC_EP0_TX
)) {
1889 ep0_irq(_udc
, irq_src
);
1890 status
= IRQ_HANDLED
;
1891 irq_src
&= ~(UDC_EP0_RX
|UDC_SETUP
|UDC_EP0_TX
);
1894 /* DMA transfer completion */
1895 if (use_dma
&& (irq_src
& (UDC_TXN_DONE
|UDC_RXN_CNT
|UDC_RXN_EOT
))) {
1896 dma_irq(_udc
, irq_src
);
1897 status
= IRQ_HANDLED
;
1898 irq_src
&= ~(UDC_TXN_DONE
|UDC_RXN_CNT
|UDC_RXN_EOT
);
1901 irq_src
&= ~(UDC_IRQ_SOF
| UDC_EPN_TX
|UDC_EPN_RX
);
1903 DBG("udc_irq, unhandled %03x\n", irq_src
);
1904 spin_unlock_irqrestore(&udc
->lock
, flags
);
1909 /* workaround for seemingly-lost IRQs for RX ACKs... */
1910 #define PIO_OUT_TIMEOUT (jiffies + HZ/3)
1911 #define HALF_FULL(f) (!((f)&(UDC_NON_ISO_FIFO_FULL|UDC_NON_ISO_FIFO_EMPTY)))
1913 static void pio_out_timer(unsigned long _ep
)
1915 struct omap_ep
*ep
= (void *) _ep
;
1916 unsigned long flags
;
1919 spin_lock_irqsave(&ep
->udc
->lock
, flags
);
1920 if (!list_empty(&ep
->queue
) && ep
->ackwait
) {
1921 use_ep(ep
, UDC_EP_SEL
);
1922 stat_flg
= omap_readw(UDC_STAT_FLG
);
1924 if ((stat_flg
& UDC_ACK
) && (!(stat_flg
& UDC_FIFO_EN
)
1925 || (ep
->double_buf
&& HALF_FULL(stat_flg
)))) {
1926 struct omap_req
*req
;
1928 VDBG("%s: lose, %04x\n", ep
->ep
.name
, stat_flg
);
1929 req
= container_of(ep
->queue
.next
,
1930 struct omap_req
, queue
);
1931 (void) read_fifo(ep
, req
);
1932 omap_writew(ep
->bEndpointAddress
, UDC_EP_NUM
);
1933 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
1934 ep
->ackwait
= 1 + ep
->double_buf
;
1938 mod_timer(&ep
->timer
, PIO_OUT_TIMEOUT
);
1939 spin_unlock_irqrestore(&ep
->udc
->lock
, flags
);
1942 static irqreturn_t
omap_udc_pio_irq(int irq
, void *_dev
)
1944 u16 epn_stat
, irq_src
;
1945 irqreturn_t status
= IRQ_NONE
;
1948 struct omap_udc
*udc
= _dev
;
1949 struct omap_req
*req
;
1950 unsigned long flags
;
1952 spin_lock_irqsave(&udc
->lock
, flags
);
1953 epn_stat
= omap_readw(UDC_EPN_STAT
);
1954 irq_src
= omap_readw(UDC_IRQ_SRC
);
1956 /* handle OUT first, to avoid some wasteful NAKs */
1957 if (irq_src
& UDC_EPN_RX
) {
1958 epnum
= (epn_stat
>> 8) & 0x0f;
1959 omap_writew(UDC_EPN_RX
, UDC_IRQ_SRC
);
1960 status
= IRQ_HANDLED
;
1961 ep
= &udc
->ep
[epnum
];
1964 omap_writew(epnum
| UDC_EP_SEL
, UDC_EP_NUM
);
1966 if (omap_readw(UDC_STAT_FLG
) & UDC_ACK
) {
1968 if (!list_empty(&ep
->queue
)) {
1970 req
= container_of(ep
->queue
.next
,
1971 struct omap_req
, queue
);
1972 stat
= read_fifo(ep
, req
);
1973 if (!ep
->double_buf
)
1977 /* min 6 clock delay before clearing EP_SEL ... */
1978 epn_stat
= omap_readw(UDC_EPN_STAT
);
1979 epn_stat
= omap_readw(UDC_EPN_STAT
);
1980 omap_writew(epnum
, UDC_EP_NUM
);
1982 /* enabling fifo _after_ clearing ACK, contrary to docs,
1983 * reduces lossage; timer still needed though (sigh).
1986 omap_writew(UDC_SET_FIFO_EN
, UDC_CTRL
);
1987 ep
->ackwait
= 1 + ep
->double_buf
;
1989 mod_timer(&ep
->timer
, PIO_OUT_TIMEOUT
);
1992 /* then IN transfers */
1993 else if (irq_src
& UDC_EPN_TX
) {
1994 epnum
= epn_stat
& 0x0f;
1995 omap_writew(UDC_EPN_TX
, UDC_IRQ_SRC
);
1996 status
= IRQ_HANDLED
;
1997 ep
= &udc
->ep
[16 + epnum
];
2000 omap_writew(epnum
| UDC_EP_DIR
| UDC_EP_SEL
, UDC_EP_NUM
);
2001 if (omap_readw(UDC_STAT_FLG
) & UDC_ACK
) {
2003 if (!list_empty(&ep
->queue
)) {
2004 req
= container_of(ep
->queue
.next
,
2005 struct omap_req
, queue
);
2006 (void) write_fifo(ep
, req
);
2009 /* min 6 clock delay before clearing EP_SEL ... */
2010 epn_stat
= omap_readw(UDC_EPN_STAT
);
2011 epn_stat
= omap_readw(UDC_EPN_STAT
);
2012 omap_writew(epnum
| UDC_EP_DIR
, UDC_EP_NUM
);
2013 /* then 6 clocks before it'd tx */
2016 spin_unlock_irqrestore(&udc
->lock
, flags
);
2021 static irqreturn_t
omap_udc_iso_irq(int irq
, void *_dev
)
2023 struct omap_udc
*udc
= _dev
;
2026 unsigned long flags
;
2028 spin_lock_irqsave(&udc
->lock
, flags
);
2030 /* handle all non-DMA ISO transfers */
2031 list_for_each_entry (ep
, &udc
->iso
, iso
) {
2033 struct omap_req
*req
;
2035 if (ep
->has_dma
|| list_empty(&ep
->queue
))
2037 req
= list_entry(ep
->queue
.next
, struct omap_req
, queue
);
2039 use_ep(ep
, UDC_EP_SEL
);
2040 stat
= omap_readw(UDC_STAT_FLG
);
2042 /* NOTE: like the other controller drivers, this isn't
2043 * currently reporting lost or damaged frames.
2045 if (ep
->bEndpointAddress
& USB_DIR_IN
) {
2046 if (stat
& UDC_MISS_IN
)
2047 /* done(ep, req, -EPROTO) */;
2049 write_fifo(ep
, req
);
2053 if (stat
& UDC_NO_RXPACKET
)
2054 status
= -EREMOTEIO
;
2055 else if (stat
& UDC_ISO_ERR
)
2057 else if (stat
& UDC_DATA_FLUSH
)
2061 /* done(ep, req, status) */;
2066 /* 6 wait states before next EP */
2069 if (!list_empty(&ep
->queue
))
2075 w
= omap_readw(UDC_IRQ_EN
);
2077 omap_writew(w
, UDC_IRQ_EN
);
2079 omap_writew(UDC_IRQ_SOF
, UDC_IRQ_SRC
);
2081 spin_unlock_irqrestore(&udc
->lock
, flags
);
2086 /*-------------------------------------------------------------------------*/
2088 static inline int machine_without_vbus_sense(void)
2090 return (machine_is_omap_innovator()
2091 || machine_is_omap_osk()
2092 || machine_is_omap_apollon()
2093 #ifndef CONFIG_MACH_OMAP_H4_OTG
2094 || machine_is_omap_h4()
2097 || cpu_is_omap7xx() /* No known omap7xx boards with vbus sense */
2101 static int omap_udc_start(struct usb_gadget_driver
*driver
,
2102 int (*bind
)(struct usb_gadget
*))
2104 int status
= -ENODEV
;
2106 unsigned long flags
;
2108 /* basic sanity tests */
2112 // FIXME if otg, check: driver->is_otg
2113 || driver
->speed
< USB_SPEED_FULL
2114 || !bind
|| !driver
->setup
)
2117 spin_lock_irqsave(&udc
->lock
, flags
);
2119 spin_unlock_irqrestore(&udc
->lock
, flags
);
2124 list_for_each_entry (ep
, &udc
->gadget
.ep_list
, ep
.ep_list
) {
2126 if (ep
->bmAttributes
== USB_ENDPOINT_XFER_ISOC
)
2129 omap_writew(UDC_SET_HALT
, UDC_CTRL
);
2131 udc
->ep0_pending
= 0;
2132 udc
->ep
[0].irqs
= 0;
2133 udc
->softconnect
= 1;
2135 /* hook up the driver */
2136 driver
->driver
.bus
= NULL
;
2137 udc
->driver
= driver
;
2138 udc
->gadget
.dev
.driver
= &driver
->driver
;
2139 spin_unlock_irqrestore(&udc
->lock
, flags
);
2141 if (udc
->dc_clk
!= NULL
)
2142 omap_udc_enable_clock(1);
2144 status
= bind(&udc
->gadget
);
2146 DBG("bind to %s --> %d\n", driver
->driver
.name
, status
);
2147 udc
->gadget
.dev
.driver
= NULL
;
2151 DBG("bound to driver %s\n", driver
->driver
.name
);
2153 omap_writew(UDC_IRQ_SRC_MASK
, UDC_IRQ_SRC
);
2155 /* connect to bus through transceiver */
2156 if (udc
->transceiver
) {
2157 status
= otg_set_peripheral(udc
->transceiver
, &udc
->gadget
);
2159 ERR("can't bind to transceiver\n");
2160 if (driver
->unbind
) {
2161 driver
->unbind (&udc
->gadget
);
2162 udc
->gadget
.dev
.driver
= NULL
;
2168 if (can_pullup(udc
))
2169 pullup_enable (udc
);
2171 pullup_disable (udc
);
2174 /* boards that don't have VBUS sensing can't autogate 48MHz;
2175 * can't enter deep sleep while a gadget driver is active.
2177 if (machine_without_vbus_sense())
2178 omap_vbus_session(&udc
->gadget
, 1);
2181 if (udc
->dc_clk
!= NULL
)
2182 omap_udc_enable_clock(0);
2186 static int omap_udc_stop(struct usb_gadget_driver
*driver
)
2188 unsigned long flags
;
2189 int status
= -ENODEV
;
2193 if (!driver
|| driver
!= udc
->driver
|| !driver
->unbind
)
2196 if (udc
->dc_clk
!= NULL
)
2197 omap_udc_enable_clock(1);
2199 if (machine_without_vbus_sense())
2200 omap_vbus_session(&udc
->gadget
, 0);
2202 if (udc
->transceiver
)
2203 (void) otg_set_peripheral(udc
->transceiver
, NULL
);
2205 pullup_disable(udc
);
2207 spin_lock_irqsave(&udc
->lock
, flags
);
2209 spin_unlock_irqrestore(&udc
->lock
, flags
);
2211 driver
->unbind(&udc
->gadget
);
2212 udc
->gadget
.dev
.driver
= NULL
;
2215 if (udc
->dc_clk
!= NULL
)
2216 omap_udc_enable_clock(0);
2217 DBG("unregistered driver '%s'\n", driver
->driver
.name
);
2221 /*-------------------------------------------------------------------------*/
2223 #ifdef CONFIG_USB_GADGET_DEBUG_FILES
2225 #include <linux/seq_file.h>
2227 static const char proc_filename
[] = "driver/udc";
2229 #define FOURBITS "%s%s%s%s"
2230 #define EIGHTBITS FOURBITS FOURBITS
2232 static void proc_ep_show(struct seq_file
*s
, struct omap_ep
*ep
)
2235 struct omap_req
*req
;
2240 if (use_dma
&& ep
->has_dma
)
2241 snprintf(buf
, sizeof buf
, "(%cxdma%d lch%d) ",
2242 (ep
->bEndpointAddress
& USB_DIR_IN
) ? 't' : 'r',
2243 ep
->dma_channel
- 1, ep
->lch
);
2247 stat_flg
= omap_readw(UDC_STAT_FLG
);
2249 "\n%s %s%s%sirqs %ld stat %04x " EIGHTBITS FOURBITS
"%s\n",
2251 ep
->double_buf
? "dbuf " : "",
2252 ({char *s
; switch(ep
->ackwait
){
2253 case 0: s
= ""; break;
2254 case 1: s
= "(ackw) "; break;
2255 case 2: s
= "(ackw2) "; break;
2256 default: s
= "(?) "; break;
2259 (stat_flg
& UDC_NO_RXPACKET
) ? "no_rxpacket " : "",
2260 (stat_flg
& UDC_MISS_IN
) ? "miss_in " : "",
2261 (stat_flg
& UDC_DATA_FLUSH
) ? "data_flush " : "",
2262 (stat_flg
& UDC_ISO_ERR
) ? "iso_err " : "",
2263 (stat_flg
& UDC_ISO_FIFO_EMPTY
) ? "iso_fifo_empty " : "",
2264 (stat_flg
& UDC_ISO_FIFO_FULL
) ? "iso_fifo_full " : "",
2265 (stat_flg
& UDC_EP_HALTED
) ? "HALT " : "",
2266 (stat_flg
& UDC_STALL
) ? "STALL " : "",
2267 (stat_flg
& UDC_NAK
) ? "NAK " : "",
2268 (stat_flg
& UDC_ACK
) ? "ACK " : "",
2269 (stat_flg
& UDC_FIFO_EN
) ? "fifo_en " : "",
2270 (stat_flg
& UDC_NON_ISO_FIFO_EMPTY
) ? "fifo_empty " : "",
2271 (stat_flg
& UDC_NON_ISO_FIFO_FULL
) ? "fifo_full " : "");
2273 if (list_empty (&ep
->queue
))
2274 seq_printf(s
, "\t(queue empty)\n");
2276 list_for_each_entry (req
, &ep
->queue
, queue
) {
2277 unsigned length
= req
->req
.actual
;
2279 if (use_dma
&& buf
[0]) {
2280 length
+= ((ep
->bEndpointAddress
& USB_DIR_IN
)
2281 ? dma_src_len
: dma_dest_len
)
2282 (ep
, req
->req
.dma
+ length
);
2285 seq_printf(s
, "\treq %p len %d/%d buf %p\n",
2287 req
->req
.length
, req
->req
.buf
);
2291 static char *trx_mode(unsigned m
, int enabled
)
2294 case 0: return enabled
? "*6wire" : "unused";
2295 case 1: return "4wire";
2296 case 2: return "3wire";
2297 case 3: return "6wire";
2298 default: return "unknown";
2302 static int proc_otg_show(struct seq_file
*s
)
2306 char *ctrl_name
= "(UNKNOWN)";
2308 /* XXX This needs major revision for OMAP2+ */
2309 tmp
= omap_readl(OTG_REV
);
2310 if (cpu_class_is_omap1()) {
2311 ctrl_name
= "tranceiver_ctrl";
2312 trans
= omap_readw(USB_TRANSCEIVER_CTRL
);
2314 seq_printf(s
, "\nOTG rev %d.%d, %s %05x\n",
2315 tmp
>> 4, tmp
& 0xf, ctrl_name
, trans
);
2316 tmp
= omap_readw(OTG_SYSCON_1
);
2317 seq_printf(s
, "otg_syscon1 %08x usb2 %s, usb1 %s, usb0 %s,"
2319 trx_mode(USB2_TRX_MODE(tmp
), trans
& CONF_USB2_UNI_R
),
2320 trx_mode(USB1_TRX_MODE(tmp
), trans
& CONF_USB1_UNI_R
),
2321 (USB0_TRX_MODE(tmp
) == 0 && !cpu_is_omap1710())
2323 : trx_mode(USB0_TRX_MODE(tmp
), 1),
2324 (tmp
& OTG_IDLE_EN
) ? " !otg" : "",
2325 (tmp
& HST_IDLE_EN
) ? " !host" : "",
2326 (tmp
& DEV_IDLE_EN
) ? " !dev" : "",
2327 (tmp
& OTG_RESET_DONE
) ? " reset_done" : " reset_active");
2328 tmp
= omap_readl(OTG_SYSCON_2
);
2329 seq_printf(s
, "otg_syscon2 %08x%s" EIGHTBITS
2330 " b_ase_brst=%d hmc=%d\n", tmp
,
2331 (tmp
& OTG_EN
) ? " otg_en" : "",
2332 (tmp
& USBX_SYNCHRO
) ? " synchro" : "",
2333 // much more SRP stuff
2334 (tmp
& SRP_DATA
) ? " srp_data" : "",
2335 (tmp
& SRP_VBUS
) ? " srp_vbus" : "",
2336 (tmp
& OTG_PADEN
) ? " otg_paden" : "",
2337 (tmp
& HMC_PADEN
) ? " hmc_paden" : "",
2338 (tmp
& UHOST_EN
) ? " uhost_en" : "",
2339 (tmp
& HMC_TLLSPEED
) ? " tllspeed" : "",
2340 (tmp
& HMC_TLLATTACH
) ? " tllattach" : "",
2343 tmp
= omap_readl(OTG_CTRL
);
2344 seq_printf(s
, "otg_ctrl %06x" EIGHTBITS EIGHTBITS
"%s\n", tmp
,
2345 (tmp
& OTG_ASESSVLD
) ? " asess" : "",
2346 (tmp
& OTG_BSESSEND
) ? " bsess_end" : "",
2347 (tmp
& OTG_BSESSVLD
) ? " bsess" : "",
2348 (tmp
& OTG_VBUSVLD
) ? " vbus" : "",
2349 (tmp
& OTG_ID
) ? " id" : "",
2350 (tmp
& OTG_DRIVER_SEL
) ? " DEVICE" : " HOST",
2351 (tmp
& OTG_A_SETB_HNPEN
) ? " a_setb_hnpen" : "",
2352 (tmp
& OTG_A_BUSREQ
) ? " a_bus" : "",
2353 (tmp
& OTG_B_HNPEN
) ? " b_hnpen" : "",
2354 (tmp
& OTG_B_BUSREQ
) ? " b_bus" : "",
2355 (tmp
& OTG_BUSDROP
) ? " busdrop" : "",
2356 (tmp
& OTG_PULLDOWN
) ? " down" : "",
2357 (tmp
& OTG_PULLUP
) ? " up" : "",
2358 (tmp
& OTG_DRV_VBUS
) ? " drv" : "",
2359 (tmp
& OTG_PD_VBUS
) ? " pd_vb" : "",
2360 (tmp
& OTG_PU_VBUS
) ? " pu_vb" : "",
2361 (tmp
& OTG_PU_ID
) ? " pu_id" : ""
2363 tmp
= omap_readw(OTG_IRQ_EN
);
2364 seq_printf(s
, "otg_irq_en %04x" "\n", tmp
);
2365 tmp
= omap_readw(OTG_IRQ_SRC
);
2366 seq_printf(s
, "otg_irq_src %04x" "\n", tmp
);
2367 tmp
= omap_readw(OTG_OUTCTRL
);
2368 seq_printf(s
, "otg_outctrl %04x" "\n", tmp
);
2369 tmp
= omap_readw(OTG_TEST
);
2370 seq_printf(s
, "otg_test %04x" "\n", tmp
);
2374 static int proc_udc_show(struct seq_file
*s
, void *_
)
2378 unsigned long flags
;
2380 spin_lock_irqsave(&udc
->lock
, flags
);
2382 seq_printf(s
, "%s, version: " DRIVER_VERSION
2388 use_dma
? " (dma)" : "");
2390 tmp
= omap_readw(UDC_REV
) & 0xff;
2392 "UDC rev %d.%d, fifo mode %d, gadget %s\n"
2393 "hmc %d, transceiver %s\n",
2394 tmp
>> 4, tmp
& 0xf,
2396 udc
->driver
? udc
->driver
->driver
.name
: "(none)",
2399 ? udc
->transceiver
->label
2400 : ((cpu_is_omap1710() || cpu_is_omap24xx())
2401 ? "external" : "(none)"));
2402 if (cpu_class_is_omap1()) {
2403 seq_printf(s
, "ULPD control %04x req %04x status %04x\n",
2404 omap_readw(ULPD_CLOCK_CTRL
),
2405 omap_readw(ULPD_SOFT_REQ
),
2406 omap_readw(ULPD_STATUS_REQ
));
2409 /* OTG controller registers */
2410 if (!cpu_is_omap15xx())
2413 tmp
= omap_readw(UDC_SYSCON1
);
2414 seq_printf(s
, "\nsyscon1 %04x" EIGHTBITS
"\n", tmp
,
2415 (tmp
& UDC_CFG_LOCK
) ? " cfg_lock" : "",
2416 (tmp
& UDC_DATA_ENDIAN
) ? " data_endian" : "",
2417 (tmp
& UDC_DMA_ENDIAN
) ? " dma_endian" : "",
2418 (tmp
& UDC_NAK_EN
) ? " nak" : "",
2419 (tmp
& UDC_AUTODECODE_DIS
) ? " autodecode_dis" : "",
2420 (tmp
& UDC_SELF_PWR
) ? " self_pwr" : "",
2421 (tmp
& UDC_SOFF_DIS
) ? " soff_dis" : "",
2422 (tmp
& UDC_PULLUP_EN
) ? " PULLUP" : "");
2423 // syscon2 is write-only
2425 /* UDC controller registers */
2426 if (!(tmp
& UDC_PULLUP_EN
)) {
2427 seq_printf(s
, "(suspended)\n");
2428 spin_unlock_irqrestore(&udc
->lock
, flags
);
2432 tmp
= omap_readw(UDC_DEVSTAT
);
2433 seq_printf(s
, "devstat %04x" EIGHTBITS
"%s%s\n", tmp
,
2434 (tmp
& UDC_B_HNP_ENABLE
) ? " b_hnp" : "",
2435 (tmp
& UDC_A_HNP_SUPPORT
) ? " a_hnp" : "",
2436 (tmp
& UDC_A_ALT_HNP_SUPPORT
) ? " a_alt_hnp" : "",
2437 (tmp
& UDC_R_WK_OK
) ? " r_wk_ok" : "",
2438 (tmp
& UDC_USB_RESET
) ? " usb_reset" : "",
2439 (tmp
& UDC_SUS
) ? " SUS" : "",
2440 (tmp
& UDC_CFG
) ? " CFG" : "",
2441 (tmp
& UDC_ADD
) ? " ADD" : "",
2442 (tmp
& UDC_DEF
) ? " DEF" : "",
2443 (tmp
& UDC_ATT
) ? " ATT" : "");
2444 seq_printf(s
, "sof %04x\n", omap_readw(UDC_SOF
));
2445 tmp
= omap_readw(UDC_IRQ_EN
);
2446 seq_printf(s
, "irq_en %04x" FOURBITS
"%s\n", tmp
,
2447 (tmp
& UDC_SOF_IE
) ? " sof" : "",
2448 (tmp
& UDC_EPN_RX_IE
) ? " epn_rx" : "",
2449 (tmp
& UDC_EPN_TX_IE
) ? " epn_tx" : "",
2450 (tmp
& UDC_DS_CHG_IE
) ? " ds_chg" : "",
2451 (tmp
& UDC_EP0_IE
) ? " ep0" : "");
2452 tmp
= omap_readw(UDC_IRQ_SRC
);
2453 seq_printf(s
, "irq_src %04x" EIGHTBITS
"%s%s\n", tmp
,
2454 (tmp
& UDC_TXN_DONE
) ? " txn_done" : "",
2455 (tmp
& UDC_RXN_CNT
) ? " rxn_cnt" : "",
2456 (tmp
& UDC_RXN_EOT
) ? " rxn_eot" : "",
2457 (tmp
& UDC_IRQ_SOF
) ? " sof" : "",
2458 (tmp
& UDC_EPN_RX
) ? " epn_rx" : "",
2459 (tmp
& UDC_EPN_TX
) ? " epn_tx" : "",
2460 (tmp
& UDC_DS_CHG
) ? " ds_chg" : "",
2461 (tmp
& UDC_SETUP
) ? " setup" : "",
2462 (tmp
& UDC_EP0_RX
) ? " ep0out" : "",
2463 (tmp
& UDC_EP0_TX
) ? " ep0in" : "");
2467 tmp
= omap_readw(UDC_DMA_IRQ_EN
);
2468 seq_printf(s
, "dma_irq_en %04x%s" EIGHTBITS
"\n", tmp
,
2469 (tmp
& UDC_TX_DONE_IE(3)) ? " tx2_done" : "",
2470 (tmp
& UDC_RX_CNT_IE(3)) ? " rx2_cnt" : "",
2471 (tmp
& UDC_RX_EOT_IE(3)) ? " rx2_eot" : "",
2473 (tmp
& UDC_TX_DONE_IE(2)) ? " tx1_done" : "",
2474 (tmp
& UDC_RX_CNT_IE(2)) ? " rx1_cnt" : "",
2475 (tmp
& UDC_RX_EOT_IE(2)) ? " rx1_eot" : "",
2477 (tmp
& UDC_TX_DONE_IE(1)) ? " tx0_done" : "",
2478 (tmp
& UDC_RX_CNT_IE(1)) ? " rx0_cnt" : "",
2479 (tmp
& UDC_RX_EOT_IE(1)) ? " rx0_eot" : "");
2481 tmp
= omap_readw(UDC_RXDMA_CFG
);
2482 seq_printf(s
, "rxdma_cfg %04x\n", tmp
);
2484 for (i
= 0; i
< 3; i
++) {
2485 if ((tmp
& (0x0f << (i
* 4))) == 0)
2487 seq_printf(s
, "rxdma[%d] %04x\n", i
,
2488 omap_readw(UDC_RXDMA(i
+ 1)));
2491 tmp
= omap_readw(UDC_TXDMA_CFG
);
2492 seq_printf(s
, "txdma_cfg %04x\n", tmp
);
2494 for (i
= 0; i
< 3; i
++) {
2495 if (!(tmp
& (0x0f << (i
* 4))))
2497 seq_printf(s
, "txdma[%d] %04x\n", i
,
2498 omap_readw(UDC_TXDMA(i
+ 1)));
2503 tmp
= omap_readw(UDC_DEVSTAT
);
2504 if (tmp
& UDC_ATT
) {
2505 proc_ep_show(s
, &udc
->ep
[0]);
2506 if (tmp
& UDC_ADD
) {
2507 list_for_each_entry (ep
, &udc
->gadget
.ep_list
,
2510 proc_ep_show(s
, ep
);
2514 spin_unlock_irqrestore(&udc
->lock
, flags
);
2518 static int proc_udc_open(struct inode
*inode
, struct file
*file
)
2520 return single_open(file
, proc_udc_show
, NULL
);
2523 static const struct file_operations proc_ops
= {
2524 .owner
= THIS_MODULE
,
2525 .open
= proc_udc_open
,
2527 .llseek
= seq_lseek
,
2528 .release
= single_release
,
2531 static void create_proc_file(void)
2533 proc_create(proc_filename
, 0, NULL
, &proc_ops
);
2536 static void remove_proc_file(void)
2538 remove_proc_entry(proc_filename
, NULL
);
2543 static inline void create_proc_file(void) {}
2544 static inline void remove_proc_file(void) {}
2548 /*-------------------------------------------------------------------------*/
2550 /* Before this controller can enumerate, we need to pick an endpoint
2551 * configuration, or "fifo_mode" That involves allocating 2KB of packet
2552 * buffer space among the endpoints we'll be operating.
2554 * NOTE: as of OMAP 1710 ES2.0, writing a new endpoint config when
2555 * UDC_SYSCON_1.CFG_LOCK is set can now work. We won't use that
2556 * capability yet though.
2558 static unsigned __init
2559 omap_ep_setup(char *name
, u8 addr
, u8 type
,
2560 unsigned buf
, unsigned maxp
, int dbuf
)
2565 /* OUT endpoints first, then IN */
2566 ep
= &udc
->ep
[addr
& 0xf];
2567 if (addr
& USB_DIR_IN
)
2570 /* in case of ep init table bugs */
2571 BUG_ON(ep
->name
[0]);
2573 /* chip setup ... bit values are same for IN, OUT */
2574 if (type
== USB_ENDPOINT_XFER_ISOC
) {
2576 case 8: epn_rxtx
= 0 << 12; break;
2577 case 16: epn_rxtx
= 1 << 12; break;
2578 case 32: epn_rxtx
= 2 << 12; break;
2579 case 64: epn_rxtx
= 3 << 12; break;
2580 case 128: epn_rxtx
= 4 << 12; break;
2581 case 256: epn_rxtx
= 5 << 12; break;
2582 case 512: epn_rxtx
= 6 << 12; break;
2585 epn_rxtx
|= UDC_EPN_RX_ISO
;
2588 /* double-buffering "not supported" on 15xx,
2589 * and ignored for PIO-IN on newer chips
2590 * (for more reliable behavior)
2592 if (!use_dma
|| cpu_is_omap15xx() || cpu_is_omap24xx())
2596 case 8: epn_rxtx
= 0 << 12; break;
2597 case 16: epn_rxtx
= 1 << 12; break;
2598 case 32: epn_rxtx
= 2 << 12; break;
2599 case 64: epn_rxtx
= 3 << 12; break;
2603 epn_rxtx
|= UDC_EPN_RX_DB
;
2604 init_timer(&ep
->timer
);
2605 ep
->timer
.function
= pio_out_timer
;
2606 ep
->timer
.data
= (unsigned long) ep
;
2609 epn_rxtx
|= UDC_EPN_RX_VALID
;
2611 epn_rxtx
|= buf
>> 3;
2613 DBG("%s addr %02x rxtx %04x maxp %d%s buf %d\n",
2614 name
, addr
, epn_rxtx
, maxp
, dbuf
? "x2" : "", buf
);
2616 if (addr
& USB_DIR_IN
)
2617 omap_writew(epn_rxtx
, UDC_EP_TX(addr
& 0xf));
2619 omap_writew(epn_rxtx
, UDC_EP_RX(addr
));
2621 /* next endpoint's buffer starts after this one's */
2627 /* set up driver data structures */
2628 BUG_ON(strlen(name
) >= sizeof ep
->name
);
2629 strlcpy(ep
->name
, name
, sizeof ep
->name
);
2630 INIT_LIST_HEAD(&ep
->queue
);
2631 INIT_LIST_HEAD(&ep
->iso
);
2632 ep
->bEndpointAddress
= addr
;
2633 ep
->bmAttributes
= type
;
2634 ep
->double_buf
= dbuf
;
2637 ep
->ep
.name
= ep
->name
;
2638 ep
->ep
.ops
= &omap_ep_ops
;
2639 ep
->ep
.maxpacket
= ep
->maxpacket
= maxp
;
2640 list_add_tail (&ep
->ep
.ep_list
, &udc
->gadget
.ep_list
);
2645 static void omap_udc_release(struct device
*dev
)
2647 complete(udc
->done
);
2653 omap_udc_setup(struct platform_device
*odev
, struct otg_transceiver
*xceiv
)
2657 /* abolish any previous hardware state */
2658 omap_writew(0, UDC_SYSCON1
);
2659 omap_writew(0, UDC_IRQ_EN
);
2660 omap_writew(UDC_IRQ_SRC_MASK
, UDC_IRQ_SRC
);
2661 omap_writew(0, UDC_DMA_IRQ_EN
);
2662 omap_writew(0, UDC_RXDMA_CFG
);
2663 omap_writew(0, UDC_TXDMA_CFG
);
2665 /* UDC_PULLUP_EN gates the chip clock */
2666 // OTG_SYSCON_1 |= DEV_IDLE_EN;
2668 udc
= kzalloc(sizeof(*udc
), GFP_KERNEL
);
2672 spin_lock_init (&udc
->lock
);
2674 udc
->gadget
.ops
= &omap_gadget_ops
;
2675 udc
->gadget
.ep0
= &udc
->ep
[0].ep
;
2676 INIT_LIST_HEAD(&udc
->gadget
.ep_list
);
2677 INIT_LIST_HEAD(&udc
->iso
);
2678 udc
->gadget
.speed
= USB_SPEED_UNKNOWN
;
2679 udc
->gadget
.name
= driver_name
;
2681 device_initialize(&udc
->gadget
.dev
);
2682 dev_set_name(&udc
->gadget
.dev
, "gadget");
2683 udc
->gadget
.dev
.release
= omap_udc_release
;
2684 udc
->gadget
.dev
.parent
= &odev
->dev
;
2686 udc
->gadget
.dev
.dma_mask
= odev
->dev
.dma_mask
;
2688 udc
->transceiver
= xceiv
;
2690 /* ep0 is special; put it right after the SETUP buffer */
2691 buf
= omap_ep_setup("ep0", 0, USB_ENDPOINT_XFER_CONTROL
,
2692 8 /* after SETUP */, 64 /* maxpacket */, 0);
2693 list_del_init(&udc
->ep
[0].ep
.ep_list
);
2695 /* initially disable all non-ep0 endpoints */
2696 for (tmp
= 1; tmp
< 15; tmp
++) {
2697 omap_writew(0, UDC_EP_RX(tmp
));
2698 omap_writew(0, UDC_EP_TX(tmp
));
2701 #define OMAP_BULK_EP(name,addr) \
2702 buf = omap_ep_setup(name "-bulk", addr, \
2703 USB_ENDPOINT_XFER_BULK, buf, 64, 1);
2704 #define OMAP_INT_EP(name,addr, maxp) \
2705 buf = omap_ep_setup(name "-int", addr, \
2706 USB_ENDPOINT_XFER_INT, buf, maxp, 0);
2707 #define OMAP_ISO_EP(name,addr, maxp) \
2708 buf = omap_ep_setup(name "-iso", addr, \
2709 USB_ENDPOINT_XFER_ISOC, buf, maxp, 1);
2711 switch (fifo_mode
) {
2713 OMAP_BULK_EP("ep1in", USB_DIR_IN
| 1);
2714 OMAP_BULK_EP("ep2out", USB_DIR_OUT
| 2);
2715 OMAP_INT_EP("ep3in", USB_DIR_IN
| 3, 16);
2718 OMAP_BULK_EP("ep1in", USB_DIR_IN
| 1);
2719 OMAP_BULK_EP("ep2out", USB_DIR_OUT
| 2);
2720 OMAP_INT_EP("ep9in", USB_DIR_IN
| 9, 16);
2722 OMAP_BULK_EP("ep3in", USB_DIR_IN
| 3);
2723 OMAP_BULK_EP("ep4out", USB_DIR_OUT
| 4);
2724 OMAP_INT_EP("ep10in", USB_DIR_IN
| 10, 16);
2726 OMAP_BULK_EP("ep5in", USB_DIR_IN
| 5);
2727 OMAP_BULK_EP("ep5out", USB_DIR_OUT
| 5);
2728 OMAP_INT_EP("ep11in", USB_DIR_IN
| 11, 16);
2730 OMAP_BULK_EP("ep6in", USB_DIR_IN
| 6);
2731 OMAP_BULK_EP("ep6out", USB_DIR_OUT
| 6);
2732 OMAP_INT_EP("ep12in", USB_DIR_IN
| 12, 16);
2734 OMAP_BULK_EP("ep7in", USB_DIR_IN
| 7);
2735 OMAP_BULK_EP("ep7out", USB_DIR_OUT
| 7);
2736 OMAP_INT_EP("ep13in", USB_DIR_IN
| 13, 16);
2737 OMAP_INT_EP("ep13out", USB_DIR_OUT
| 13, 16);
2739 OMAP_BULK_EP("ep8in", USB_DIR_IN
| 8);
2740 OMAP_BULK_EP("ep8out", USB_DIR_OUT
| 8);
2741 OMAP_INT_EP("ep14in", USB_DIR_IN
| 14, 16);
2742 OMAP_INT_EP("ep14out", USB_DIR_OUT
| 14, 16);
2744 OMAP_BULK_EP("ep15in", USB_DIR_IN
| 15);
2745 OMAP_BULK_EP("ep15out", USB_DIR_OUT
| 15);
2750 case 2: /* mixed iso/bulk */
2751 OMAP_ISO_EP("ep1in", USB_DIR_IN
| 1, 256);
2752 OMAP_ISO_EP("ep2out", USB_DIR_OUT
| 2, 256);
2753 OMAP_ISO_EP("ep3in", USB_DIR_IN
| 3, 128);
2754 OMAP_ISO_EP("ep4out", USB_DIR_OUT
| 4, 128);
2756 OMAP_INT_EP("ep5in", USB_DIR_IN
| 5, 16);
2758 OMAP_BULK_EP("ep6in", USB_DIR_IN
| 6);
2759 OMAP_BULK_EP("ep7out", USB_DIR_OUT
| 7);
2760 OMAP_INT_EP("ep8in", USB_DIR_IN
| 8, 16);
2762 case 3: /* mixed bulk/iso */
2763 OMAP_BULK_EP("ep1in", USB_DIR_IN
| 1);
2764 OMAP_BULK_EP("ep2out", USB_DIR_OUT
| 2);
2765 OMAP_INT_EP("ep3in", USB_DIR_IN
| 3, 16);
2767 OMAP_BULK_EP("ep4in", USB_DIR_IN
| 4);
2768 OMAP_BULK_EP("ep5out", USB_DIR_OUT
| 5);
2769 OMAP_INT_EP("ep6in", USB_DIR_IN
| 6, 16);
2771 OMAP_ISO_EP("ep7in", USB_DIR_IN
| 7, 256);
2772 OMAP_ISO_EP("ep8out", USB_DIR_OUT
| 8, 256);
2773 OMAP_INT_EP("ep9in", USB_DIR_IN
| 9, 16);
2777 /* add more modes as needed */
2780 ERR("unsupported fifo_mode #%d\n", fifo_mode
);
2783 omap_writew(UDC_CFG_LOCK
|UDC_SELF_PWR
, UDC_SYSCON1
);
2784 INFO("fifo mode %d, %d bytes not used\n", fifo_mode
, 2048 - buf
);
2788 static int __init
omap_udc_probe(struct platform_device
*pdev
)
2790 int status
= -ENODEV
;
2792 struct otg_transceiver
*xceiv
= NULL
;
2793 const char *type
= NULL
;
2794 struct omap_usb_config
*config
= pdev
->dev
.platform_data
;
2796 struct clk
*hhc_clk
;
2798 /* NOTE: "knows" the order of the resources! */
2799 if (!request_mem_region(pdev
->resource
[0].start
,
2800 pdev
->resource
[0].end
- pdev
->resource
[0].start
+ 1,
2802 DBG("request_mem_region failed\n");
2806 if (cpu_is_omap16xx()) {
2807 dc_clk
= clk_get(&pdev
->dev
, "usb_dc_ck");
2808 hhc_clk
= clk_get(&pdev
->dev
, "usb_hhc_ck");
2809 BUG_ON(IS_ERR(dc_clk
) || IS_ERR(hhc_clk
));
2810 /* can't use omap_udc_enable_clock yet */
2812 clk_enable(hhc_clk
);
2816 if (cpu_is_omap24xx()) {
2817 dc_clk
= clk_get(&pdev
->dev
, "usb_fck");
2818 hhc_clk
= clk_get(&pdev
->dev
, "usb_l4_ick");
2819 BUG_ON(IS_ERR(dc_clk
) || IS_ERR(hhc_clk
));
2820 /* can't use omap_udc_enable_clock yet */
2822 clk_enable(hhc_clk
);
2826 if (cpu_is_omap7xx()) {
2827 dc_clk
= clk_get(&pdev
->dev
, "usb_dc_ck");
2828 hhc_clk
= clk_get(&pdev
->dev
, "l3_ocpi_ck");
2829 BUG_ON(IS_ERR(dc_clk
) || IS_ERR(hhc_clk
));
2830 /* can't use omap_udc_enable_clock yet */
2832 clk_enable(hhc_clk
);
2836 INFO("OMAP UDC rev %d.%d%s\n",
2837 omap_readw(UDC_REV
) >> 4, omap_readw(UDC_REV
) & 0xf,
2838 config
->otg
? ", Mini-AB" : "");
2840 /* use the mode given to us by board init code */
2841 if (cpu_is_omap15xx()) {
2845 if (machine_without_vbus_sense()) {
2846 /* just set up software VBUS detect, and then
2847 * later rig it so we always report VBUS.
2848 * FIXME without really sensing VBUS, we can't
2849 * know when to turn PULLUP_EN on/off; and that
2850 * means we always "need" the 48MHz clock.
2852 u32 tmp
= omap_readl(FUNC_MUX_CTRL_0
);
2853 tmp
&= ~VBUS_CTRL_1510
;
2854 omap_writel(tmp
, FUNC_MUX_CTRL_0
);
2855 tmp
|= VBUS_MODE_1510
;
2856 tmp
&= ~VBUS_CTRL_1510
;
2857 omap_writel(tmp
, FUNC_MUX_CTRL_0
);
2860 /* The transceiver may package some GPIO logic or handle
2861 * loopback and/or transceiverless setup; if we find one,
2862 * use it. Except for OTG, we don't _need_ to talk to one;
2863 * but not having one probably means no VBUS detection.
2865 xceiv
= otg_get_transceiver();
2867 type
= xceiv
->label
;
2868 else if (config
->otg
) {
2869 DBG("OTG requires external transceiver!\n");
2875 if (cpu_is_omap24xx()) {
2876 /* this could be transceiverless in one of the
2877 * "we don't need to know" modes.
2884 case 0: /* POWERUP DEFAULT == 0 */
2888 if (!cpu_is_omap1710()) {
2889 type
= "integrated";
2899 DBG("external transceiver not registered!\n");
2903 case 21: /* internal loopback */
2906 case 14: /* transceiverless */
2907 if (cpu_is_omap1710())
2917 ERR("unrecognized UDC HMC mode %d\n", hmc
);
2922 INFO("hmc mode %d, %s transceiver\n", hmc
, type
);
2924 /* a "gadget" abstracts/virtualizes the controller */
2925 status
= omap_udc_setup(pdev
, xceiv
);
2930 // "udc" is now valid
2931 pullup_disable(udc
);
2932 #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
2933 udc
->gadget
.is_otg
= (config
->otg
!= 0);
2936 /* starting with omap1710 es2.0, clear toggle is a separate bit */
2937 if (omap_readw(UDC_REV
) >= 0x61)
2938 udc
->clr_halt
= UDC_RESET_EP
| UDC_CLRDATA_TOGGLE
;
2940 udc
->clr_halt
= UDC_RESET_EP
;
2942 /* USB general purpose IRQ: ep0, state changes, dma, etc */
2943 status
= request_irq(pdev
->resource
[1].start
, omap_udc_irq
,
2944 IRQF_SAMPLE_RANDOM
, driver_name
, udc
);
2946 ERR("can't get irq %d, err %d\n",
2947 (int) pdev
->resource
[1].start
, status
);
2951 /* USB "non-iso" IRQ (PIO for all but ep0) */
2952 status
= request_irq(pdev
->resource
[2].start
, omap_udc_pio_irq
,
2953 IRQF_SAMPLE_RANDOM
, "omap_udc pio", udc
);
2955 ERR("can't get irq %d, err %d\n",
2956 (int) pdev
->resource
[2].start
, status
);
2960 status
= request_irq(pdev
->resource
[3].start
, omap_udc_iso_irq
,
2961 0, "omap_udc iso", udc
);
2963 ERR("can't get irq %d, err %d\n",
2964 (int) pdev
->resource
[3].start
, status
);
2968 if (cpu_is_omap16xx() || cpu_is_omap7xx()) {
2969 udc
->dc_clk
= dc_clk
;
2970 udc
->hhc_clk
= hhc_clk
;
2971 clk_disable(hhc_clk
);
2972 clk_disable(dc_clk
);
2975 if (cpu_is_omap24xx()) {
2976 udc
->dc_clk
= dc_clk
;
2977 udc
->hhc_clk
= hhc_clk
;
2978 /* FIXME OMAP2 don't release hhc & dc clock */
2980 clk_disable(hhc_clk
);
2981 clk_disable(dc_clk
);
2986 status
= device_add(&udc
->gadget
.dev
);
2990 status
= usb_add_gadget_udc(&pdev
->dev
, &udc
->gadget
);
2993 /* If fail, fall through */
2999 free_irq(pdev
->resource
[2].start
, udc
);
3003 free_irq(pdev
->resource
[1].start
, udc
);
3011 otg_put_transceiver(xceiv
);
3013 if (cpu_is_omap16xx() || cpu_is_omap24xx() || cpu_is_omap7xx()) {
3014 clk_disable(hhc_clk
);
3015 clk_disable(dc_clk
);
3020 release_mem_region(pdev
->resource
[0].start
,
3021 pdev
->resource
[0].end
- pdev
->resource
[0].start
+ 1);
3026 static int __exit
omap_udc_remove(struct platform_device
*pdev
)
3028 DECLARE_COMPLETION_ONSTACK(done
);
3033 usb_del_gadget_udc(&udc
->gadget
);
3039 pullup_disable(udc
);
3040 if (udc
->transceiver
) {
3041 otg_put_transceiver(udc
->transceiver
);
3042 udc
->transceiver
= NULL
;
3044 omap_writew(0, UDC_SYSCON1
);
3049 free_irq(pdev
->resource
[3].start
, udc
);
3051 free_irq(pdev
->resource
[2].start
, udc
);
3052 free_irq(pdev
->resource
[1].start
, udc
);
3055 if (udc
->clk_requested
)
3056 omap_udc_enable_clock(0);
3057 clk_put(udc
->hhc_clk
);
3058 clk_put(udc
->dc_clk
);
3061 release_mem_region(pdev
->resource
[0].start
,
3062 pdev
->resource
[0].end
- pdev
->resource
[0].start
+ 1);
3064 device_unregister(&udc
->gadget
.dev
);
3065 wait_for_completion(&done
);
3070 /* suspend/resume/wakeup from sysfs (echo > power/state) or when the
3071 * system is forced into deep sleep
3073 * REVISIT we should probably reject suspend requests when there's a host
3074 * session active, rather than disconnecting, at least on boards that can
3075 * report VBUS irqs (UDC_DEVSTAT.UDC_ATT). And in any case, we need to
3076 * make host resumes and VBUS detection trigger OMAP wakeup events; that
3077 * may involve talking to an external transceiver (e.g. isp1301).
3080 static int omap_udc_suspend(struct platform_device
*dev
, pm_message_t message
)
3084 devstat
= omap_readw(UDC_DEVSTAT
);
3086 /* we're requesting 48 MHz clock if the pullup is enabled
3087 * (== we're attached to the host) and we're not suspended,
3088 * which would prevent entry to deep sleep...
3090 if ((devstat
& UDC_ATT
) != 0 && (devstat
& UDC_SUS
) == 0) {
3091 WARNING("session active; suspend requires disconnect\n");
3092 omap_pullup(&udc
->gadget
, 0);
3098 static int omap_udc_resume(struct platform_device
*dev
)
3100 DBG("resume + wakeup/SRP\n");
3101 omap_pullup(&udc
->gadget
, 1);
3103 /* maybe the host would enumerate us if we nudged it */
3105 return omap_wakeup(&udc
->gadget
);
3108 /*-------------------------------------------------------------------------*/
3110 static struct platform_driver udc_driver
= {
3111 .remove
= __exit_p(omap_udc_remove
),
3112 .suspend
= omap_udc_suspend
,
3113 .resume
= omap_udc_resume
,
3115 .owner
= THIS_MODULE
,
3116 .name
= (char *) driver_name
,
3120 static int __init
udc_init(void)
3122 /* Disable DMA for omap7xx -- it doesn't work right. */
3123 if (cpu_is_omap7xx())
3126 INFO("%s, version: " DRIVER_VERSION
3130 "%s\n", driver_desc
,
3131 use_dma
? " (dma)" : "");
3132 return platform_driver_probe(&udc_driver
, omap_udc_probe
);
3134 module_init(udc_init
);
3136 static void __exit
udc_exit(void)
3138 platform_driver_unregister(&udc_driver
);
3140 module_exit(udc_exit
);
3142 MODULE_DESCRIPTION(DRIVER_DESC
);
3143 MODULE_LICENSE("GPL");
3144 MODULE_ALIAS("platform:omap_udc");