2 * Intel I/OAT DMA Linux driver
3 * Copyright(c) 2004 - 2009 Intel Corporation.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
24 * This driver supports an Intel I/OAT DMA engine, which does asynchronous
28 #include <linux/init.h>
29 #include <linux/module.h>
30 #include <linux/pci.h>
31 #include <linux/interrupt.h>
32 #include <linux/dmaengine.h>
33 #include <linux/delay.h>
34 #include <linux/dma-mapping.h>
35 #include <linux/workqueue.h>
36 #include <linux/i7300_idle.h>
38 #include "ioatdma_registers.h"
39 #include "ioatdma_hw.h"
41 #define to_ioat_chan(chan) container_of(chan, struct ioat_dma_chan, common)
42 #define to_ioatdma_device(dev) container_of(dev, struct ioatdma_device, common)
43 #define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node)
44 #define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, async_tx)
46 #define chan_num(ch) ((int)((ch)->reg_base - (ch)->device->reg_base) / 0x80)
47 static int ioat_pending_level
= 4;
48 module_param(ioat_pending_level
, int, 0644);
49 MODULE_PARM_DESC(ioat_pending_level
,
50 "high-water mark for pushing ioat descriptors (default: 4)");
52 #define RESET_DELAY msecs_to_jiffies(100)
53 #define WATCHDOG_DELAY round_jiffies(msecs_to_jiffies(2000))
54 static void ioat_dma_chan_reset_part2(struct work_struct
*work
);
55 static void ioat_dma_chan_watchdog(struct work_struct
*work
);
58 * workaround for IOAT ver.3.0 null descriptor issue
59 * (channel returns error when size is 0)
61 #define NULL_DESC_BUFFER_SIZE 1
63 /* internal functions */
64 static void ioat_dma_start_null_desc(struct ioat_dma_chan
*ioat_chan
);
65 static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan
*ioat_chan
);
67 static struct ioat_desc_sw
*
68 ioat1_dma_get_next_descriptor(struct ioat_dma_chan
*ioat_chan
);
69 static struct ioat_desc_sw
*
70 ioat2_dma_get_next_descriptor(struct ioat_dma_chan
*ioat_chan
);
72 static inline struct ioat_dma_chan
*ioat_lookup_chan_by_index(
73 struct ioatdma_device
*device
,
76 return device
->idx
[index
];
80 * ioat_dma_do_interrupt - handler used for single vector interrupt mode
82 * @data: interrupt data
84 static irqreturn_t
ioat_dma_do_interrupt(int irq
, void *data
)
86 struct ioatdma_device
*instance
= data
;
87 struct ioat_dma_chan
*ioat_chan
;
88 unsigned long attnstatus
;
92 intrctrl
= readb(instance
->reg_base
+ IOAT_INTRCTRL_OFFSET
);
94 if (!(intrctrl
& IOAT_INTRCTRL_MASTER_INT_EN
))
97 if (!(intrctrl
& IOAT_INTRCTRL_INT_STATUS
)) {
98 writeb(intrctrl
, instance
->reg_base
+ IOAT_INTRCTRL_OFFSET
);
102 attnstatus
= readl(instance
->reg_base
+ IOAT_ATTNSTATUS_OFFSET
);
103 for_each_bit(bit
, &attnstatus
, BITS_PER_LONG
) {
104 ioat_chan
= ioat_lookup_chan_by_index(instance
, bit
);
105 tasklet_schedule(&ioat_chan
->cleanup_task
);
108 writeb(intrctrl
, instance
->reg_base
+ IOAT_INTRCTRL_OFFSET
);
113 * ioat_dma_do_interrupt_msix - handler used for vector-per-channel interrupt mode
115 * @data: interrupt data
117 static irqreturn_t
ioat_dma_do_interrupt_msix(int irq
, void *data
)
119 struct ioat_dma_chan
*ioat_chan
= data
;
121 tasklet_schedule(&ioat_chan
->cleanup_task
);
126 static void ioat_dma_cleanup_tasklet(unsigned long data
);
129 * ioat_dma_enumerate_channels - find and initialize the device's channels
130 * @device: the device to be enumerated
132 static int ioat_dma_enumerate_channels(struct ioatdma_device
*device
)
137 struct ioat_dma_chan
*ioat_chan
;
140 * IOAT ver.3 workarounds
142 if (device
->version
== IOAT_VER_3_0
) {
148 * Write CHANERRMSK_INT with 3E07h to mask out the errors
149 * that can cause stability issues for IOAT ver.3
151 chan_err_mask
= 0x3E07;
152 pci_write_config_dword(device
->pdev
,
153 IOAT_PCI_CHANERRMASK_INT_OFFSET
,
157 * Clear DMAUNCERRSTS Cfg-Reg Parity Error status bit
158 * (workaround for spurious config parity error after restart)
160 pci_read_config_word(device
->pdev
,
161 IOAT_PCI_DEVICE_ID_OFFSET
,
163 if (dev_id
== PCI_DEVICE_ID_INTEL_IOAT_TBG0
) {
165 pci_write_config_dword(device
->pdev
,
166 IOAT_PCI_DMAUNCERRSTS_OFFSET
,
171 device
->common
.chancnt
= readb(device
->reg_base
+ IOAT_CHANCNT_OFFSET
);
172 xfercap_scale
= readb(device
->reg_base
+ IOAT_XFERCAP_OFFSET
);
173 xfercap
= (xfercap_scale
== 0 ? -1 : (1UL << xfercap_scale
));
175 #ifdef CONFIG_I7300_IDLE_IOAT_CHANNEL
176 if (i7300_idle_platform_probe(NULL
, NULL
, 1) == 0) {
177 device
->common
.chancnt
--;
180 for (i
= 0; i
< device
->common
.chancnt
; i
++) {
181 ioat_chan
= kzalloc(sizeof(*ioat_chan
), GFP_KERNEL
);
183 device
->common
.chancnt
= i
;
187 ioat_chan
->device
= device
;
188 ioat_chan
->reg_base
= device
->reg_base
+ (0x80 * (i
+ 1));
189 ioat_chan
->xfercap
= xfercap
;
190 ioat_chan
->desccount
= 0;
191 INIT_DELAYED_WORK(&ioat_chan
->work
, ioat_dma_chan_reset_part2
);
192 if (ioat_chan
->device
->version
== IOAT_VER_2_0
)
193 writel(IOAT_DCACTRL_CMPL_WRITE_ENABLE
|
194 IOAT_DMA_DCA_ANY_CPU
,
195 ioat_chan
->reg_base
+ IOAT_DCACTRL_OFFSET
);
196 else if (ioat_chan
->device
->version
== IOAT_VER_3_0
)
197 writel(IOAT_DMA_DCA_ANY_CPU
,
198 ioat_chan
->reg_base
+ IOAT_DCACTRL_OFFSET
);
199 spin_lock_init(&ioat_chan
->cleanup_lock
);
200 spin_lock_init(&ioat_chan
->desc_lock
);
201 INIT_LIST_HEAD(&ioat_chan
->free_desc
);
202 INIT_LIST_HEAD(&ioat_chan
->used_desc
);
203 /* This should be made common somewhere in dmaengine.c */
204 ioat_chan
->common
.device
= &device
->common
;
205 list_add_tail(&ioat_chan
->common
.device_node
,
206 &device
->common
.channels
);
207 device
->idx
[i
] = ioat_chan
;
208 tasklet_init(&ioat_chan
->cleanup_task
,
209 ioat_dma_cleanup_tasklet
,
210 (unsigned long) ioat_chan
);
211 tasklet_disable(&ioat_chan
->cleanup_task
);
213 return device
->common
.chancnt
;
217 * ioat_dma_memcpy_issue_pending - push potentially unrecognized appended
219 * @chan: DMA channel handle
221 static inline void __ioat1_dma_memcpy_issue_pending(
222 struct ioat_dma_chan
*ioat_chan
)
224 ioat_chan
->pending
= 0;
225 writeb(IOAT_CHANCMD_APPEND
, ioat_chan
->reg_base
+ IOAT1_CHANCMD_OFFSET
);
228 static void ioat1_dma_memcpy_issue_pending(struct dma_chan
*chan
)
230 struct ioat_dma_chan
*ioat_chan
= to_ioat_chan(chan
);
232 if (ioat_chan
->pending
> 0) {
233 spin_lock_bh(&ioat_chan
->desc_lock
);
234 __ioat1_dma_memcpy_issue_pending(ioat_chan
);
235 spin_unlock_bh(&ioat_chan
->desc_lock
);
239 static inline void __ioat2_dma_memcpy_issue_pending(
240 struct ioat_dma_chan
*ioat_chan
)
242 ioat_chan
->pending
= 0;
243 writew(ioat_chan
->dmacount
,
244 ioat_chan
->reg_base
+ IOAT_CHAN_DMACOUNT_OFFSET
);
247 static void ioat2_dma_memcpy_issue_pending(struct dma_chan
*chan
)
249 struct ioat_dma_chan
*ioat_chan
= to_ioat_chan(chan
);
251 if (ioat_chan
->pending
> 0) {
252 spin_lock_bh(&ioat_chan
->desc_lock
);
253 __ioat2_dma_memcpy_issue_pending(ioat_chan
);
254 spin_unlock_bh(&ioat_chan
->desc_lock
);
260 * ioat_dma_chan_reset_part2 - reinit the channel after a reset
262 static void ioat_dma_chan_reset_part2(struct work_struct
*work
)
264 struct ioat_dma_chan
*ioat_chan
=
265 container_of(work
, struct ioat_dma_chan
, work
.work
);
266 struct ioat_desc_sw
*desc
;
268 spin_lock_bh(&ioat_chan
->cleanup_lock
);
269 spin_lock_bh(&ioat_chan
->desc_lock
);
271 ioat_chan
->completion_virt
->low
= 0;
272 ioat_chan
->completion_virt
->high
= 0;
273 ioat_chan
->pending
= 0;
276 * count the descriptors waiting, and be sure to do it
277 * right for both the CB1 line and the CB2 ring
279 ioat_chan
->dmacount
= 0;
280 if (ioat_chan
->used_desc
.prev
) {
281 desc
= to_ioat_desc(ioat_chan
->used_desc
.prev
);
283 ioat_chan
->dmacount
++;
284 desc
= to_ioat_desc(desc
->node
.next
);
285 } while (&desc
->node
!= ioat_chan
->used_desc
.next
);
289 * write the new starting descriptor address
290 * this puts channel engine into ARMED state
292 desc
= to_ioat_desc(ioat_chan
->used_desc
.prev
);
293 switch (ioat_chan
->device
->version
) {
295 writel(((u64
) desc
->async_tx
.phys
) & 0x00000000FFFFFFFF,
296 ioat_chan
->reg_base
+ IOAT1_CHAINADDR_OFFSET_LOW
);
297 writel(((u64
) desc
->async_tx
.phys
) >> 32,
298 ioat_chan
->reg_base
+ IOAT1_CHAINADDR_OFFSET_HIGH
);
300 writeb(IOAT_CHANCMD_START
, ioat_chan
->reg_base
301 + IOAT_CHANCMD_OFFSET(ioat_chan
->device
->version
));
304 writel(((u64
) desc
->async_tx
.phys
) & 0x00000000FFFFFFFF,
305 ioat_chan
->reg_base
+ IOAT2_CHAINADDR_OFFSET_LOW
);
306 writel(((u64
) desc
->async_tx
.phys
) >> 32,
307 ioat_chan
->reg_base
+ IOAT2_CHAINADDR_OFFSET_HIGH
);
309 /* tell the engine to go with what's left to be done */
310 writew(ioat_chan
->dmacount
,
311 ioat_chan
->reg_base
+ IOAT_CHAN_DMACOUNT_OFFSET
);
315 dev_err(&ioat_chan
->device
->pdev
->dev
,
316 "chan%d reset - %d descs waiting, %d total desc\n",
317 chan_num(ioat_chan
), ioat_chan
->dmacount
, ioat_chan
->desccount
);
319 spin_unlock_bh(&ioat_chan
->desc_lock
);
320 spin_unlock_bh(&ioat_chan
->cleanup_lock
);
324 * ioat_dma_reset_channel - restart a channel
325 * @ioat_chan: IOAT DMA channel handle
327 static void ioat_dma_reset_channel(struct ioat_dma_chan
*ioat_chan
)
329 u32 chansts
, chanerr
;
331 if (!ioat_chan
->used_desc
.prev
)
334 chanerr
= readl(ioat_chan
->reg_base
+ IOAT_CHANERR_OFFSET
);
335 chansts
= (ioat_chan
->completion_virt
->low
336 & IOAT_CHANSTS_DMA_TRANSFER_STATUS
);
338 dev_err(&ioat_chan
->device
->pdev
->dev
,
339 "chan%d, CHANSTS = 0x%08x CHANERR = 0x%04x, clearing\n",
340 chan_num(ioat_chan
), chansts
, chanerr
);
341 writel(chanerr
, ioat_chan
->reg_base
+ IOAT_CHANERR_OFFSET
);
345 * whack it upside the head with a reset
346 * and wait for things to settle out.
347 * force the pending count to a really big negative
348 * to make sure no one forces an issue_pending
349 * while we're waiting.
352 spin_lock_bh(&ioat_chan
->desc_lock
);
353 ioat_chan
->pending
= INT_MIN
;
354 writeb(IOAT_CHANCMD_RESET
,
356 + IOAT_CHANCMD_OFFSET(ioat_chan
->device
->version
));
357 spin_unlock_bh(&ioat_chan
->desc_lock
);
359 /* schedule the 2nd half instead of sleeping a long time */
360 schedule_delayed_work(&ioat_chan
->work
, RESET_DELAY
);
364 * ioat_dma_chan_watchdog - watch for stuck channels
366 static void ioat_dma_chan_watchdog(struct work_struct
*work
)
368 struct ioatdma_device
*device
=
369 container_of(work
, struct ioatdma_device
, work
.work
);
370 struct ioat_dma_chan
*ioat_chan
;
380 unsigned long compl_desc_addr_hw
;
382 for (i
= 0; i
< device
->common
.chancnt
; i
++) {
383 ioat_chan
= ioat_lookup_chan_by_index(device
, i
);
385 if (ioat_chan
->device
->version
== IOAT_VER_1_2
386 /* have we started processing anything yet */
387 && ioat_chan
->last_completion
388 /* have we completed any since last watchdog cycle? */
389 && (ioat_chan
->last_completion
==
390 ioat_chan
->watchdog_completion
)
391 /* has TCP stuck on one cookie since last watchdog? */
392 && (ioat_chan
->watchdog_tcp_cookie
==
393 ioat_chan
->watchdog_last_tcp_cookie
)
394 && (ioat_chan
->watchdog_tcp_cookie
!=
395 ioat_chan
->completed_cookie
)
396 /* is there something in the chain to be processed? */
397 /* CB1 chain always has at least the last one processed */
398 && (ioat_chan
->used_desc
.prev
!= ioat_chan
->used_desc
.next
)
399 && ioat_chan
->pending
== 0) {
402 * check CHANSTS register for completed
403 * descriptor address.
404 * if it is different than completion writeback,
406 * and it has changed since the last watchdog
407 * we can assume that channel
408 * is still working correctly
409 * and the problem is in completion writeback.
410 * update completion writeback
411 * with actual CHANSTS value
413 * try resetting the channel
416 completion_hw
.low
= readl(ioat_chan
->reg_base
+
417 IOAT_CHANSTS_OFFSET_LOW(ioat_chan
->device
->version
));
418 completion_hw
.high
= readl(ioat_chan
->reg_base
+
419 IOAT_CHANSTS_OFFSET_HIGH(ioat_chan
->device
->version
));
420 #if (BITS_PER_LONG == 64)
423 & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR
;
426 completion_hw
.low
& IOAT_LOW_COMPLETION_MASK
;
429 if ((compl_desc_addr_hw
!= 0)
430 && (compl_desc_addr_hw
!= ioat_chan
->watchdog_completion
)
431 && (compl_desc_addr_hw
!= ioat_chan
->last_compl_desc_addr_hw
)) {
432 ioat_chan
->last_compl_desc_addr_hw
= compl_desc_addr_hw
;
433 ioat_chan
->completion_virt
->low
= completion_hw
.low
;
434 ioat_chan
->completion_virt
->high
= completion_hw
.high
;
436 ioat_dma_reset_channel(ioat_chan
);
437 ioat_chan
->watchdog_completion
= 0;
438 ioat_chan
->last_compl_desc_addr_hw
= 0;
442 * for version 2.0 if there are descriptors yet to be processed
443 * and the last completed hasn't changed since the last watchdog
444 * if they haven't hit the pending level
445 * issue the pending to push them through
447 * try resetting the channel
449 } else if (ioat_chan
->device
->version
== IOAT_VER_2_0
450 && ioat_chan
->used_desc
.prev
451 && ioat_chan
->last_completion
452 && ioat_chan
->last_completion
== ioat_chan
->watchdog_completion
) {
454 if (ioat_chan
->pending
< ioat_pending_level
)
455 ioat2_dma_memcpy_issue_pending(&ioat_chan
->common
);
457 ioat_dma_reset_channel(ioat_chan
);
458 ioat_chan
->watchdog_completion
= 0;
461 ioat_chan
->last_compl_desc_addr_hw
= 0;
462 ioat_chan
->watchdog_completion
463 = ioat_chan
->last_completion
;
466 ioat_chan
->watchdog_last_tcp_cookie
=
467 ioat_chan
->watchdog_tcp_cookie
;
470 schedule_delayed_work(&device
->work
, WATCHDOG_DELAY
);
473 static dma_cookie_t
ioat1_tx_submit(struct dma_async_tx_descriptor
*tx
)
475 struct ioat_dma_chan
*ioat_chan
= to_ioat_chan(tx
->chan
);
476 struct ioat_desc_sw
*first
= tx_to_ioat_desc(tx
);
477 struct ioat_desc_sw
*prev
, *new;
478 struct ioat_dma_descriptor
*hw
;
480 LIST_HEAD(new_chain
);
484 unsigned long orig_flags
;
485 unsigned int desc_count
= 0;
487 /* src and dest and len are stored in the initial descriptor */
491 orig_flags
= first
->async_tx
.flags
;
494 spin_lock_bh(&ioat_chan
->desc_lock
);
495 prev
= to_ioat_desc(ioat_chan
->used_desc
.prev
);
498 copy
= min_t(size_t, len
, ioat_chan
->xfercap
);
500 async_tx_ack(&new->async_tx
);
509 /* chain together the physical address list for the HW */
511 prev
->hw
->next
= (u64
) new->async_tx
.phys
;
517 list_add_tail(&new->node
, &new_chain
);
520 } while (len
&& (new = ioat1_dma_get_next_descriptor(ioat_chan
)));
523 dev_err(&ioat_chan
->device
->pdev
->dev
,
524 "tx submit failed\n");
525 spin_unlock_bh(&ioat_chan
->desc_lock
);
529 hw
->ctl
= IOAT_DMA_DESCRIPTOR_CTL_CP_STS
;
530 if (first
->async_tx
.callback
) {
531 hw
->ctl
|= IOAT_DMA_DESCRIPTOR_CTL_INT_GN
;
533 /* move callback into to last desc */
534 new->async_tx
.callback
= first
->async_tx
.callback
;
535 new->async_tx
.callback_param
536 = first
->async_tx
.callback_param
;
537 first
->async_tx
.callback
= NULL
;
538 first
->async_tx
.callback_param
= NULL
;
542 new->tx_cnt
= desc_count
;
543 new->async_tx
.flags
= orig_flags
; /* client is in control of this ack */
545 /* store the original values for use in later cleanup */
547 new->src
= first
->src
;
548 new->dst
= first
->dst
;
549 new->len
= first
->len
;
552 /* cookie incr and addition to used_list must be atomic */
553 cookie
= ioat_chan
->common
.cookie
;
557 ioat_chan
->common
.cookie
= new->async_tx
.cookie
= cookie
;
559 /* write address into NextDescriptor field of last desc in chain */
560 to_ioat_desc(ioat_chan
->used_desc
.prev
)->hw
->next
=
561 first
->async_tx
.phys
;
562 list_splice_tail(&new_chain
, &ioat_chan
->used_desc
);
564 ioat_chan
->dmacount
+= desc_count
;
565 ioat_chan
->pending
+= desc_count
;
566 if (ioat_chan
->pending
>= ioat_pending_level
)
567 __ioat1_dma_memcpy_issue_pending(ioat_chan
);
568 spin_unlock_bh(&ioat_chan
->desc_lock
);
573 static dma_cookie_t
ioat2_tx_submit(struct dma_async_tx_descriptor
*tx
)
575 struct ioat_dma_chan
*ioat_chan
= to_ioat_chan(tx
->chan
);
576 struct ioat_desc_sw
*first
= tx_to_ioat_desc(tx
);
577 struct ioat_desc_sw
*new;
578 struct ioat_dma_descriptor
*hw
;
583 unsigned long orig_flags
;
584 unsigned int desc_count
= 0;
586 /* src and dest and len are stored in the initial descriptor */
590 orig_flags
= first
->async_tx
.flags
;
594 * ioat_chan->desc_lock is still in force in version 2 path
595 * it gets unlocked at end of this function
598 copy
= min_t(size_t, len
, ioat_chan
->xfercap
);
600 async_tx_ack(&new->async_tx
);
612 } while (len
&& (new = ioat2_dma_get_next_descriptor(ioat_chan
)));
615 dev_err(&ioat_chan
->device
->pdev
->dev
,
616 "tx submit failed\n");
617 spin_unlock_bh(&ioat_chan
->desc_lock
);
621 hw
->ctl
|= IOAT_DMA_DESCRIPTOR_CTL_CP_STS
;
622 if (first
->async_tx
.callback
) {
623 hw
->ctl
|= IOAT_DMA_DESCRIPTOR_CTL_INT_GN
;
625 /* move callback into to last desc */
626 new->async_tx
.callback
= first
->async_tx
.callback
;
627 new->async_tx
.callback_param
628 = first
->async_tx
.callback_param
;
629 first
->async_tx
.callback
= NULL
;
630 first
->async_tx
.callback_param
= NULL
;
634 new->tx_cnt
= desc_count
;
635 new->async_tx
.flags
= orig_flags
; /* client is in control of this ack */
637 /* store the original values for use in later cleanup */
639 new->src
= first
->src
;
640 new->dst
= first
->dst
;
641 new->len
= first
->len
;
644 /* cookie incr and addition to used_list must be atomic */
645 cookie
= ioat_chan
->common
.cookie
;
649 ioat_chan
->common
.cookie
= new->async_tx
.cookie
= cookie
;
651 ioat_chan
->dmacount
+= desc_count
;
652 ioat_chan
->pending
+= desc_count
;
653 if (ioat_chan
->pending
>= ioat_pending_level
)
654 __ioat2_dma_memcpy_issue_pending(ioat_chan
);
655 spin_unlock_bh(&ioat_chan
->desc_lock
);
661 * ioat_dma_alloc_descriptor - allocate and return a sw and hw descriptor pair
662 * @ioat_chan: the channel supplying the memory pool for the descriptors
663 * @flags: allocation flags
665 static struct ioat_desc_sw
*ioat_dma_alloc_descriptor(
666 struct ioat_dma_chan
*ioat_chan
,
669 struct ioat_dma_descriptor
*desc
;
670 struct ioat_desc_sw
*desc_sw
;
671 struct ioatdma_device
*ioatdma_device
;
674 ioatdma_device
= to_ioatdma_device(ioat_chan
->common
.device
);
675 desc
= pci_pool_alloc(ioatdma_device
->dma_pool
, flags
, &phys
);
679 desc_sw
= kzalloc(sizeof(*desc_sw
), flags
);
680 if (unlikely(!desc_sw
)) {
681 pci_pool_free(ioatdma_device
->dma_pool
, desc
, phys
);
685 memset(desc
, 0, sizeof(*desc
));
686 dma_async_tx_descriptor_init(&desc_sw
->async_tx
, &ioat_chan
->common
);
687 switch (ioat_chan
->device
->version
) {
689 desc_sw
->async_tx
.tx_submit
= ioat1_tx_submit
;
693 desc_sw
->async_tx
.tx_submit
= ioat2_tx_submit
;
698 desc_sw
->async_tx
.phys
= phys
;
703 static int ioat_initial_desc_count
= 256;
704 module_param(ioat_initial_desc_count
, int, 0644);
705 MODULE_PARM_DESC(ioat_initial_desc_count
,
706 "initial descriptors per channel (default: 256)");
709 * ioat2_dma_massage_chan_desc - link the descriptors into a circle
710 * @ioat_chan: the channel to be massaged
712 static void ioat2_dma_massage_chan_desc(struct ioat_dma_chan
*ioat_chan
)
714 struct ioat_desc_sw
*desc
, *_desc
;
716 /* setup used_desc */
717 ioat_chan
->used_desc
.next
= ioat_chan
->free_desc
.next
;
718 ioat_chan
->used_desc
.prev
= NULL
;
720 /* pull free_desc out of the circle so that every node is a hw
721 * descriptor, but leave it pointing to the list
723 ioat_chan
->free_desc
.prev
->next
= ioat_chan
->free_desc
.next
;
724 ioat_chan
->free_desc
.next
->prev
= ioat_chan
->free_desc
.prev
;
726 /* circle link the hw descriptors */
727 desc
= to_ioat_desc(ioat_chan
->free_desc
.next
);
728 desc
->hw
->next
= to_ioat_desc(desc
->node
.next
)->async_tx
.phys
;
729 list_for_each_entry_safe(desc
, _desc
, ioat_chan
->free_desc
.next
, node
) {
730 desc
->hw
->next
= to_ioat_desc(desc
->node
.next
)->async_tx
.phys
;
735 * ioat_dma_alloc_chan_resources - returns the number of allocated descriptors
736 * @chan: the channel to be filled out
738 static int ioat_dma_alloc_chan_resources(struct dma_chan
*chan
)
740 struct ioat_dma_chan
*ioat_chan
= to_ioat_chan(chan
);
741 struct ioat_desc_sw
*desc
;
747 /* have we already been set up? */
748 if (!list_empty(&ioat_chan
->free_desc
))
749 return ioat_chan
->desccount
;
751 /* Setup register to interrupt and write completion status on error */
752 chanctrl
= IOAT_CHANCTRL_ERR_INT_EN
|
753 IOAT_CHANCTRL_ANY_ERR_ABORT_EN
|
754 IOAT_CHANCTRL_ERR_COMPLETION_EN
;
755 writew(chanctrl
, ioat_chan
->reg_base
+ IOAT_CHANCTRL_OFFSET
);
757 chanerr
= readl(ioat_chan
->reg_base
+ IOAT_CHANERR_OFFSET
);
759 dev_err(&ioat_chan
->device
->pdev
->dev
,
760 "CHANERR = %x, clearing\n", chanerr
);
761 writel(chanerr
, ioat_chan
->reg_base
+ IOAT_CHANERR_OFFSET
);
764 /* Allocate descriptors */
765 for (i
= 0; i
< ioat_initial_desc_count
; i
++) {
766 desc
= ioat_dma_alloc_descriptor(ioat_chan
, GFP_KERNEL
);
768 dev_err(&ioat_chan
->device
->pdev
->dev
,
769 "Only %d initial descriptors\n", i
);
772 list_add_tail(&desc
->node
, &tmp_list
);
774 spin_lock_bh(&ioat_chan
->desc_lock
);
775 ioat_chan
->desccount
= i
;
776 list_splice(&tmp_list
, &ioat_chan
->free_desc
);
777 if (ioat_chan
->device
->version
!= IOAT_VER_1_2
)
778 ioat2_dma_massage_chan_desc(ioat_chan
);
779 spin_unlock_bh(&ioat_chan
->desc_lock
);
781 /* allocate a completion writeback area */
782 /* doing 2 32bit writes to mmio since 1 64b write doesn't work */
783 ioat_chan
->completion_virt
=
784 pci_pool_alloc(ioat_chan
->device
->completion_pool
,
786 &ioat_chan
->completion_addr
);
787 memset(ioat_chan
->completion_virt
, 0,
788 sizeof(*ioat_chan
->completion_virt
));
789 writel(((u64
) ioat_chan
->completion_addr
) & 0x00000000FFFFFFFF,
790 ioat_chan
->reg_base
+ IOAT_CHANCMP_OFFSET_LOW
);
791 writel(((u64
) ioat_chan
->completion_addr
) >> 32,
792 ioat_chan
->reg_base
+ IOAT_CHANCMP_OFFSET_HIGH
);
794 tasklet_enable(&ioat_chan
->cleanup_task
);
795 ioat_dma_start_null_desc(ioat_chan
); /* give chain to dma device */
796 return ioat_chan
->desccount
;
800 * ioat_dma_free_chan_resources - release all the descriptors
801 * @chan: the channel to be cleaned
803 static void ioat_dma_free_chan_resources(struct dma_chan
*chan
)
805 struct ioat_dma_chan
*ioat_chan
= to_ioat_chan(chan
);
806 struct ioatdma_device
*ioatdma_device
= to_ioatdma_device(chan
->device
);
807 struct ioat_desc_sw
*desc
, *_desc
;
808 int in_use_descs
= 0;
810 /* Before freeing channel resources first check
811 * if they have been previously allocated for this channel.
813 if (ioat_chan
->desccount
== 0)
816 tasklet_disable(&ioat_chan
->cleanup_task
);
817 ioat_dma_memcpy_cleanup(ioat_chan
);
819 /* Delay 100ms after reset to allow internal DMA logic to quiesce
820 * before removing DMA descriptor resources.
822 writeb(IOAT_CHANCMD_RESET
,
824 + IOAT_CHANCMD_OFFSET(ioat_chan
->device
->version
));
827 spin_lock_bh(&ioat_chan
->desc_lock
);
828 switch (ioat_chan
->device
->version
) {
830 list_for_each_entry_safe(desc
, _desc
,
831 &ioat_chan
->used_desc
, node
) {
833 list_del(&desc
->node
);
834 pci_pool_free(ioatdma_device
->dma_pool
, desc
->hw
,
835 desc
->async_tx
.phys
);
838 list_for_each_entry_safe(desc
, _desc
,
839 &ioat_chan
->free_desc
, node
) {
840 list_del(&desc
->node
);
841 pci_pool_free(ioatdma_device
->dma_pool
, desc
->hw
,
842 desc
->async_tx
.phys
);
848 list_for_each_entry_safe(desc
, _desc
,
849 ioat_chan
->free_desc
.next
, node
) {
850 list_del(&desc
->node
);
851 pci_pool_free(ioatdma_device
->dma_pool
, desc
->hw
,
852 desc
->async_tx
.phys
);
855 desc
= to_ioat_desc(ioat_chan
->free_desc
.next
);
856 pci_pool_free(ioatdma_device
->dma_pool
, desc
->hw
,
857 desc
->async_tx
.phys
);
859 INIT_LIST_HEAD(&ioat_chan
->free_desc
);
860 INIT_LIST_HEAD(&ioat_chan
->used_desc
);
863 spin_unlock_bh(&ioat_chan
->desc_lock
);
865 pci_pool_free(ioatdma_device
->completion_pool
,
866 ioat_chan
->completion_virt
,
867 ioat_chan
->completion_addr
);
869 /* one is ok since we left it on there on purpose */
870 if (in_use_descs
> 1)
871 dev_err(&ioat_chan
->device
->pdev
->dev
,
872 "Freeing %d in use descriptors!\n",
875 ioat_chan
->last_completion
= ioat_chan
->completion_addr
= 0;
876 ioat_chan
->pending
= 0;
877 ioat_chan
->dmacount
= 0;
878 ioat_chan
->desccount
= 0;
879 ioat_chan
->watchdog_completion
= 0;
880 ioat_chan
->last_compl_desc_addr_hw
= 0;
881 ioat_chan
->watchdog_tcp_cookie
=
882 ioat_chan
->watchdog_last_tcp_cookie
= 0;
886 * ioat_dma_get_next_descriptor - return the next available descriptor
887 * @ioat_chan: IOAT DMA channel handle
889 * Gets the next descriptor from the chain, and must be called with the
890 * channel's desc_lock held. Allocates more descriptors if the channel
893 static struct ioat_desc_sw
*
894 ioat1_dma_get_next_descriptor(struct ioat_dma_chan
*ioat_chan
)
896 struct ioat_desc_sw
*new;
898 if (!list_empty(&ioat_chan
->free_desc
)) {
899 new = to_ioat_desc(ioat_chan
->free_desc
.next
);
900 list_del(&new->node
);
902 /* try to get another desc */
903 new = ioat_dma_alloc_descriptor(ioat_chan
, GFP_ATOMIC
);
905 dev_err(&ioat_chan
->device
->pdev
->dev
,
915 static struct ioat_desc_sw
*
916 ioat2_dma_get_next_descriptor(struct ioat_dma_chan
*ioat_chan
)
918 struct ioat_desc_sw
*new;
921 * used.prev points to where to start processing
922 * used.next points to next free descriptor
923 * if used.prev == NULL, there are none waiting to be processed
924 * if used.next == used.prev.prev, there is only one free descriptor,
925 * and we need to use it to as a noop descriptor before
926 * linking in a new set of descriptors, since the device
927 * has probably already read the pointer to it
929 if (ioat_chan
->used_desc
.prev
&&
930 ioat_chan
->used_desc
.next
== ioat_chan
->used_desc
.prev
->prev
) {
932 struct ioat_desc_sw
*desc
;
933 struct ioat_desc_sw
*noop_desc
;
936 /* set up the noop descriptor */
937 noop_desc
= to_ioat_desc(ioat_chan
->used_desc
.next
);
938 /* set size to non-zero value (channel returns error when size is 0) */
939 noop_desc
->hw
->size
= NULL_DESC_BUFFER_SIZE
;
940 noop_desc
->hw
->ctl
= IOAT_DMA_DESCRIPTOR_NUL
;
941 noop_desc
->hw
->src_addr
= 0;
942 noop_desc
->hw
->dst_addr
= 0;
944 ioat_chan
->used_desc
.next
= ioat_chan
->used_desc
.next
->next
;
945 ioat_chan
->pending
++;
946 ioat_chan
->dmacount
++;
948 /* try to get a few more descriptors */
949 for (i
= 16; i
; i
--) {
950 desc
= ioat_dma_alloc_descriptor(ioat_chan
, GFP_ATOMIC
);
952 dev_err(&ioat_chan
->device
->pdev
->dev
,
956 list_add_tail(&desc
->node
, ioat_chan
->used_desc
.next
);
959 = to_ioat_desc(desc
->node
.next
)->async_tx
.phys
;
960 to_ioat_desc(desc
->node
.prev
)->hw
->next
961 = desc
->async_tx
.phys
;
962 ioat_chan
->desccount
++;
965 ioat_chan
->used_desc
.next
= noop_desc
->node
.next
;
967 new = to_ioat_desc(ioat_chan
->used_desc
.next
);
969 ioat_chan
->used_desc
.next
= new->node
.next
;
971 if (ioat_chan
->used_desc
.prev
== NULL
)
972 ioat_chan
->used_desc
.prev
= &new->node
;
978 static struct ioat_desc_sw
*ioat_dma_get_next_descriptor(
979 struct ioat_dma_chan
*ioat_chan
)
984 switch (ioat_chan
->device
->version
) {
986 return ioat1_dma_get_next_descriptor(ioat_chan
);
989 return ioat2_dma_get_next_descriptor(ioat_chan
);
994 static struct dma_async_tx_descriptor
*ioat1_dma_prep_memcpy(
995 struct dma_chan
*chan
,
1001 struct ioat_dma_chan
*ioat_chan
= to_ioat_chan(chan
);
1002 struct ioat_desc_sw
*new;
1004 spin_lock_bh(&ioat_chan
->desc_lock
);
1005 new = ioat_dma_get_next_descriptor(ioat_chan
);
1006 spin_unlock_bh(&ioat_chan
->desc_lock
);
1010 new->dst
= dma_dest
;
1012 new->async_tx
.flags
= flags
;
1013 return &new->async_tx
;
1015 dev_err(&ioat_chan
->device
->pdev
->dev
,
1016 "chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
1017 chan_num(ioat_chan
), ioat_chan
->dmacount
, ioat_chan
->desccount
);
1022 static struct dma_async_tx_descriptor
*ioat2_dma_prep_memcpy(
1023 struct dma_chan
*chan
,
1024 dma_addr_t dma_dest
,
1027 unsigned long flags
)
1029 struct ioat_dma_chan
*ioat_chan
= to_ioat_chan(chan
);
1030 struct ioat_desc_sw
*new;
1032 spin_lock_bh(&ioat_chan
->desc_lock
);
1033 new = ioat2_dma_get_next_descriptor(ioat_chan
);
1036 * leave ioat_chan->desc_lock set in ioat 2 path
1037 * it will get unlocked at end of tx_submit
1042 new->dst
= dma_dest
;
1044 new->async_tx
.flags
= flags
;
1045 return &new->async_tx
;
1047 spin_unlock_bh(&ioat_chan
->desc_lock
);
1048 dev_err(&ioat_chan
->device
->pdev
->dev
,
1049 "chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
1050 chan_num(ioat_chan
), ioat_chan
->dmacount
, ioat_chan
->desccount
);
1055 static void ioat_dma_cleanup_tasklet(unsigned long data
)
1057 struct ioat_dma_chan
*chan
= (void *)data
;
1058 ioat_dma_memcpy_cleanup(chan
);
1059 writew(IOAT_CHANCTRL_INT_DISABLE
,
1060 chan
->reg_base
+ IOAT_CHANCTRL_OFFSET
);
1064 ioat_dma_unmap(struct ioat_dma_chan
*ioat_chan
, struct ioat_desc_sw
*desc
)
1066 if (!(desc
->async_tx
.flags
& DMA_COMPL_SKIP_DEST_UNMAP
)) {
1067 if (desc
->async_tx
.flags
& DMA_COMPL_DEST_UNMAP_SINGLE
)
1068 pci_unmap_single(ioat_chan
->device
->pdev
,
1069 pci_unmap_addr(desc
, dst
),
1070 pci_unmap_len(desc
, len
),
1071 PCI_DMA_FROMDEVICE
);
1073 pci_unmap_page(ioat_chan
->device
->pdev
,
1074 pci_unmap_addr(desc
, dst
),
1075 pci_unmap_len(desc
, len
),
1076 PCI_DMA_FROMDEVICE
);
1079 if (!(desc
->async_tx
.flags
& DMA_COMPL_SKIP_SRC_UNMAP
)) {
1080 if (desc
->async_tx
.flags
& DMA_COMPL_SRC_UNMAP_SINGLE
)
1081 pci_unmap_single(ioat_chan
->device
->pdev
,
1082 pci_unmap_addr(desc
, src
),
1083 pci_unmap_len(desc
, len
),
1086 pci_unmap_page(ioat_chan
->device
->pdev
,
1087 pci_unmap_addr(desc
, src
),
1088 pci_unmap_len(desc
, len
),
1094 * ioat_dma_memcpy_cleanup - cleanup up finished descriptors
1095 * @chan: ioat channel to be cleaned up
1097 static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan
*ioat_chan
)
1099 unsigned long phys_complete
;
1100 struct ioat_desc_sw
*desc
, *_desc
;
1101 dma_cookie_t cookie
= 0;
1102 unsigned long desc_phys
;
1103 struct ioat_desc_sw
*latest_desc
;
1105 prefetch(ioat_chan
->completion_virt
);
1107 if (!spin_trylock_bh(&ioat_chan
->cleanup_lock
))
1110 /* The completion writeback can happen at any time,
1111 so reads by the driver need to be atomic operations
1112 The descriptor physical addresses are limited to 32-bits
1113 when the CPU can only do a 32-bit mov */
1115 #if (BITS_PER_LONG == 64)
1117 ioat_chan
->completion_virt
->full
1118 & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR
;
1121 ioat_chan
->completion_virt
->low
& IOAT_LOW_COMPLETION_MASK
;
1124 if ((ioat_chan
->completion_virt
->full
1125 & IOAT_CHANSTS_DMA_TRANSFER_STATUS
) ==
1126 IOAT_CHANSTS_DMA_TRANSFER_STATUS_HALTED
) {
1127 dev_err(&ioat_chan
->device
->pdev
->dev
,
1128 "Channel halted, chanerr = %x\n",
1129 readl(ioat_chan
->reg_base
+ IOAT_CHANERR_OFFSET
));
1131 /* TODO do something to salvage the situation */
1134 if (phys_complete
== ioat_chan
->last_completion
) {
1135 spin_unlock_bh(&ioat_chan
->cleanup_lock
);
1137 * perhaps we're stuck so hard that the watchdog can't go off?
1138 * try to catch it after 2 seconds
1140 if (ioat_chan
->device
->version
!= IOAT_VER_3_0
) {
1141 if (time_after(jiffies
,
1142 ioat_chan
->last_completion_time
+ HZ
*WATCHDOG_DELAY
)) {
1143 ioat_dma_chan_watchdog(&(ioat_chan
->device
->work
.work
));
1144 ioat_chan
->last_completion_time
= jiffies
;
1149 ioat_chan
->last_completion_time
= jiffies
;
1152 if (!spin_trylock_bh(&ioat_chan
->desc_lock
)) {
1153 spin_unlock_bh(&ioat_chan
->cleanup_lock
);
1157 switch (ioat_chan
->device
->version
) {
1159 list_for_each_entry_safe(desc
, _desc
,
1160 &ioat_chan
->used_desc
, node
) {
1163 * Incoming DMA requests may use multiple descriptors,
1164 * due to exceeding xfercap, perhaps. If so, only the
1165 * last one will have a cookie, and require unmapping.
1167 if (desc
->async_tx
.cookie
) {
1168 cookie
= desc
->async_tx
.cookie
;
1169 ioat_dma_unmap(ioat_chan
, desc
);
1170 if (desc
->async_tx
.callback
) {
1171 desc
->async_tx
.callback(desc
->async_tx
.callback_param
);
1172 desc
->async_tx
.callback
= NULL
;
1176 if (desc
->async_tx
.phys
!= phys_complete
) {
1178 * a completed entry, but not the last, so clean
1179 * up if the client is done with the descriptor
1181 if (async_tx_test_ack(&desc
->async_tx
)) {
1182 list_move_tail(&desc
->node
,
1183 &ioat_chan
->free_desc
);
1185 desc
->async_tx
.cookie
= 0;
1188 * last used desc. Do not remove, so we can
1189 * append from it, but don't look at it next
1192 desc
->async_tx
.cookie
= 0;
1194 /* TODO check status bits? */
1201 /* has some other thread has already cleaned up? */
1202 if (ioat_chan
->used_desc
.prev
== NULL
)
1205 /* work backwards to find latest finished desc */
1206 desc
= to_ioat_desc(ioat_chan
->used_desc
.next
);
1209 desc
= to_ioat_desc(desc
->node
.prev
);
1210 desc_phys
= (unsigned long)desc
->async_tx
.phys
1211 & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR
;
1212 if (desc_phys
== phys_complete
) {
1216 } while (&desc
->node
!= ioat_chan
->used_desc
.prev
);
1218 if (latest_desc
!= NULL
) {
1220 /* work forwards to clear finished descriptors */
1221 for (desc
= to_ioat_desc(ioat_chan
->used_desc
.prev
);
1222 &desc
->node
!= latest_desc
->node
.next
&&
1223 &desc
->node
!= ioat_chan
->used_desc
.next
;
1224 desc
= to_ioat_desc(desc
->node
.next
)) {
1225 if (desc
->async_tx
.cookie
) {
1226 cookie
= desc
->async_tx
.cookie
;
1227 desc
->async_tx
.cookie
= 0;
1228 ioat_dma_unmap(ioat_chan
, desc
);
1229 if (desc
->async_tx
.callback
) {
1230 desc
->async_tx
.callback(desc
->async_tx
.callback_param
);
1231 desc
->async_tx
.callback
= NULL
;
1236 /* move used.prev up beyond those that are finished */
1237 if (&desc
->node
== ioat_chan
->used_desc
.next
)
1238 ioat_chan
->used_desc
.prev
= NULL
;
1240 ioat_chan
->used_desc
.prev
= &desc
->node
;
1245 spin_unlock_bh(&ioat_chan
->desc_lock
);
1247 ioat_chan
->last_completion
= phys_complete
;
1249 ioat_chan
->completed_cookie
= cookie
;
1251 spin_unlock_bh(&ioat_chan
->cleanup_lock
);
1255 * ioat_dma_is_complete - poll the status of a IOAT DMA transaction
1256 * @chan: IOAT DMA channel handle
1257 * @cookie: DMA transaction identifier
1258 * @done: if not %NULL, updated with last completed transaction
1259 * @used: if not %NULL, updated with last used transaction
1261 static enum dma_status
ioat_dma_is_complete(struct dma_chan
*chan
,
1262 dma_cookie_t cookie
,
1266 struct ioat_dma_chan
*ioat_chan
= to_ioat_chan(chan
);
1267 dma_cookie_t last_used
;
1268 dma_cookie_t last_complete
;
1269 enum dma_status ret
;
1271 last_used
= chan
->cookie
;
1272 last_complete
= ioat_chan
->completed_cookie
;
1273 ioat_chan
->watchdog_tcp_cookie
= cookie
;
1276 *done
= last_complete
;
1280 ret
= dma_async_is_complete(cookie
, last_complete
, last_used
);
1281 if (ret
== DMA_SUCCESS
)
1284 ioat_dma_memcpy_cleanup(ioat_chan
);
1286 last_used
= chan
->cookie
;
1287 last_complete
= ioat_chan
->completed_cookie
;
1290 *done
= last_complete
;
1294 return dma_async_is_complete(cookie
, last_complete
, last_used
);
1297 static void ioat_dma_start_null_desc(struct ioat_dma_chan
*ioat_chan
)
1299 struct ioat_desc_sw
*desc
;
1301 spin_lock_bh(&ioat_chan
->desc_lock
);
1303 desc
= ioat_dma_get_next_descriptor(ioat_chan
);
1306 dev_err(&ioat_chan
->device
->pdev
->dev
,
1307 "Unable to start null desc - get next desc failed\n");
1308 spin_unlock_bh(&ioat_chan
->desc_lock
);
1312 desc
->hw
->ctl
= IOAT_DMA_DESCRIPTOR_NUL
1313 | IOAT_DMA_DESCRIPTOR_CTL_INT_GN
1314 | IOAT_DMA_DESCRIPTOR_CTL_CP_STS
;
1315 /* set size to non-zero value (channel returns error when size is 0) */
1316 desc
->hw
->size
= NULL_DESC_BUFFER_SIZE
;
1317 desc
->hw
->src_addr
= 0;
1318 desc
->hw
->dst_addr
= 0;
1319 async_tx_ack(&desc
->async_tx
);
1320 switch (ioat_chan
->device
->version
) {
1323 list_add_tail(&desc
->node
, &ioat_chan
->used_desc
);
1325 writel(((u64
) desc
->async_tx
.phys
) & 0x00000000FFFFFFFF,
1326 ioat_chan
->reg_base
+ IOAT1_CHAINADDR_OFFSET_LOW
);
1327 writel(((u64
) desc
->async_tx
.phys
) >> 32,
1328 ioat_chan
->reg_base
+ IOAT1_CHAINADDR_OFFSET_HIGH
);
1330 writeb(IOAT_CHANCMD_START
, ioat_chan
->reg_base
1331 + IOAT_CHANCMD_OFFSET(ioat_chan
->device
->version
));
1335 writel(((u64
) desc
->async_tx
.phys
) & 0x00000000FFFFFFFF,
1336 ioat_chan
->reg_base
+ IOAT2_CHAINADDR_OFFSET_LOW
);
1337 writel(((u64
) desc
->async_tx
.phys
) >> 32,
1338 ioat_chan
->reg_base
+ IOAT2_CHAINADDR_OFFSET_HIGH
);
1340 ioat_chan
->dmacount
++;
1341 __ioat2_dma_memcpy_issue_pending(ioat_chan
);
1344 spin_unlock_bh(&ioat_chan
->desc_lock
);
1348 * Perform a IOAT transaction to verify the HW works.
1350 #define IOAT_TEST_SIZE 2000
1352 static void ioat_dma_test_callback(void *dma_async_param
)
1354 struct completion
*cmp
= dma_async_param
;
1360 * ioat_dma_self_test - Perform a IOAT transaction to verify the HW works.
1361 * @device: device to be tested
1363 static int ioat_dma_self_test(struct ioatdma_device
*device
)
1368 struct dma_chan
*dma_chan
;
1369 struct dma_async_tx_descriptor
*tx
;
1370 dma_addr_t dma_dest
, dma_src
;
1371 dma_cookie_t cookie
;
1373 struct completion cmp
;
1375 unsigned long flags
;
1377 src
= kzalloc(sizeof(u8
) * IOAT_TEST_SIZE
, GFP_KERNEL
);
1380 dest
= kzalloc(sizeof(u8
) * IOAT_TEST_SIZE
, GFP_KERNEL
);
1386 /* Fill in src buffer */
1387 for (i
= 0; i
< IOAT_TEST_SIZE
; i
++)
1390 /* Start copy, using first DMA channel */
1391 dma_chan
= container_of(device
->common
.channels
.next
,
1394 if (device
->common
.device_alloc_chan_resources(dma_chan
) < 1) {
1395 dev_err(&device
->pdev
->dev
,
1396 "selftest cannot allocate chan resource\n");
1401 dma_src
= dma_map_single(dma_chan
->device
->dev
, src
, IOAT_TEST_SIZE
,
1403 dma_dest
= dma_map_single(dma_chan
->device
->dev
, dest
, IOAT_TEST_SIZE
,
1405 flags
= DMA_COMPL_SRC_UNMAP_SINGLE
| DMA_COMPL_DEST_UNMAP_SINGLE
;
1406 tx
= device
->common
.device_prep_dma_memcpy(dma_chan
, dma_dest
, dma_src
,
1407 IOAT_TEST_SIZE
, flags
);
1409 dev_err(&device
->pdev
->dev
,
1410 "Self-test prep failed, disabling\n");
1412 goto free_resources
;
1416 init_completion(&cmp
);
1417 tx
->callback
= ioat_dma_test_callback
;
1418 tx
->callback_param
= &cmp
;
1419 cookie
= tx
->tx_submit(tx
);
1421 dev_err(&device
->pdev
->dev
,
1422 "Self-test setup failed, disabling\n");
1424 goto free_resources
;
1426 device
->common
.device_issue_pending(dma_chan
);
1428 tmo
= wait_for_completion_timeout(&cmp
, msecs_to_jiffies(3000));
1431 device
->common
.device_is_tx_complete(dma_chan
, cookie
, NULL
, NULL
)
1433 dev_err(&device
->pdev
->dev
,
1434 "Self-test copy timed out, disabling\n");
1436 goto free_resources
;
1438 if (memcmp(src
, dest
, IOAT_TEST_SIZE
)) {
1439 dev_err(&device
->pdev
->dev
,
1440 "Self-test copy failed compare, disabling\n");
1442 goto free_resources
;
1446 device
->common
.device_free_chan_resources(dma_chan
);
1453 static char ioat_interrupt_style
[32] = "msix";
1454 module_param_string(ioat_interrupt_style
, ioat_interrupt_style
,
1455 sizeof(ioat_interrupt_style
), 0644);
1456 MODULE_PARM_DESC(ioat_interrupt_style
,
1457 "set ioat interrupt style: msix (default), "
1458 "msix-single-vector, msi, intx)");
1461 * ioat_dma_setup_interrupts - setup interrupt handler
1462 * @device: ioat device
1464 static int ioat_dma_setup_interrupts(struct ioatdma_device
*device
)
1466 struct ioat_dma_chan
*ioat_chan
;
1467 int err
, i
, j
, msixcnt
;
1470 if (!strcmp(ioat_interrupt_style
, "msix"))
1472 if (!strcmp(ioat_interrupt_style
, "msix-single-vector"))
1473 goto msix_single_vector
;
1474 if (!strcmp(ioat_interrupt_style
, "msi"))
1476 if (!strcmp(ioat_interrupt_style
, "intx"))
1478 dev_err(&device
->pdev
->dev
, "invalid ioat_interrupt_style %s\n",
1479 ioat_interrupt_style
);
1483 /* The number of MSI-X vectors should equal the number of channels */
1484 msixcnt
= device
->common
.chancnt
;
1485 for (i
= 0; i
< msixcnt
; i
++)
1486 device
->msix_entries
[i
].entry
= i
;
1488 err
= pci_enable_msix(device
->pdev
, device
->msix_entries
, msixcnt
);
1492 goto msix_single_vector
;
1494 for (i
= 0; i
< msixcnt
; i
++) {
1495 ioat_chan
= ioat_lookup_chan_by_index(device
, i
);
1496 err
= request_irq(device
->msix_entries
[i
].vector
,
1497 ioat_dma_do_interrupt_msix
,
1498 0, "ioat-msix", ioat_chan
);
1500 for (j
= 0; j
< i
; j
++) {
1502 ioat_lookup_chan_by_index(device
, j
);
1503 free_irq(device
->msix_entries
[j
].vector
,
1506 goto msix_single_vector
;
1509 intrctrl
|= IOAT_INTRCTRL_MSIX_VECTOR_CONTROL
;
1510 device
->irq_mode
= msix_multi_vector
;
1514 device
->msix_entries
[0].entry
= 0;
1515 err
= pci_enable_msix(device
->pdev
, device
->msix_entries
, 1);
1519 err
= request_irq(device
->msix_entries
[0].vector
, ioat_dma_do_interrupt
,
1520 0, "ioat-msix", device
);
1522 pci_disable_msix(device
->pdev
);
1525 device
->irq_mode
= msix_single_vector
;
1529 err
= pci_enable_msi(device
->pdev
);
1533 err
= request_irq(device
->pdev
->irq
, ioat_dma_do_interrupt
,
1534 0, "ioat-msi", device
);
1536 pci_disable_msi(device
->pdev
);
1540 * CB 1.2 devices need a bit set in configuration space to enable MSI
1542 if (device
->version
== IOAT_VER_1_2
) {
1544 pci_read_config_dword(device
->pdev
,
1545 IOAT_PCI_DMACTRL_OFFSET
, &dmactrl
);
1546 dmactrl
|= IOAT_PCI_DMACTRL_MSI_EN
;
1547 pci_write_config_dword(device
->pdev
,
1548 IOAT_PCI_DMACTRL_OFFSET
, dmactrl
);
1550 device
->irq_mode
= msi
;
1554 err
= request_irq(device
->pdev
->irq
, ioat_dma_do_interrupt
,
1555 IRQF_SHARED
, "ioat-intx", device
);
1558 device
->irq_mode
= intx
;
1561 intrctrl
|= IOAT_INTRCTRL_MASTER_INT_EN
;
1562 writeb(intrctrl
, device
->reg_base
+ IOAT_INTRCTRL_OFFSET
);
1566 /* Disable all interrupt generation */
1567 writeb(0, device
->reg_base
+ IOAT_INTRCTRL_OFFSET
);
1568 dev_err(&device
->pdev
->dev
, "no usable interrupts\n");
1569 device
->irq_mode
= none
;
1574 * ioat_dma_remove_interrupts - remove whatever interrupts were set
1575 * @device: ioat device
1577 static void ioat_dma_remove_interrupts(struct ioatdma_device
*device
)
1579 struct ioat_dma_chan
*ioat_chan
;
1582 /* Disable all interrupt generation */
1583 writeb(0, device
->reg_base
+ IOAT_INTRCTRL_OFFSET
);
1585 switch (device
->irq_mode
) {
1586 case msix_multi_vector
:
1587 for (i
= 0; i
< device
->common
.chancnt
; i
++) {
1588 ioat_chan
= ioat_lookup_chan_by_index(device
, i
);
1589 free_irq(device
->msix_entries
[i
].vector
, ioat_chan
);
1591 pci_disable_msix(device
->pdev
);
1593 case msix_single_vector
:
1594 free_irq(device
->msix_entries
[0].vector
, device
);
1595 pci_disable_msix(device
->pdev
);
1598 free_irq(device
->pdev
->irq
, device
);
1599 pci_disable_msi(device
->pdev
);
1602 free_irq(device
->pdev
->irq
, device
);
1605 dev_warn(&device
->pdev
->dev
,
1606 "call to %s without interrupts setup\n", __func__
);
1608 device
->irq_mode
= none
;
1611 struct ioatdma_device
*ioat_dma_probe(struct pci_dev
*pdev
,
1612 void __iomem
*iobase
)
1615 struct ioatdma_device
*device
;
1617 device
= kzalloc(sizeof(*device
), GFP_KERNEL
);
1622 device
->pdev
= pdev
;
1623 device
->reg_base
= iobase
;
1624 device
->version
= readb(device
->reg_base
+ IOAT_VER_OFFSET
);
1626 /* DMA coherent memory pool for DMA descriptor allocations */
1627 device
->dma_pool
= pci_pool_create("dma_desc_pool", pdev
,
1628 sizeof(struct ioat_dma_descriptor
),
1630 if (!device
->dma_pool
) {
1635 device
->completion_pool
= pci_pool_create("completion_pool", pdev
,
1636 sizeof(u64
), SMP_CACHE_BYTES
,
1638 if (!device
->completion_pool
) {
1640 goto err_completion_pool
;
1643 INIT_LIST_HEAD(&device
->common
.channels
);
1644 ioat_dma_enumerate_channels(device
);
1646 device
->common
.device_alloc_chan_resources
=
1647 ioat_dma_alloc_chan_resources
;
1648 device
->common
.device_free_chan_resources
=
1649 ioat_dma_free_chan_resources
;
1650 device
->common
.dev
= &pdev
->dev
;
1652 dma_cap_set(DMA_MEMCPY
, device
->common
.cap_mask
);
1653 device
->common
.device_is_tx_complete
= ioat_dma_is_complete
;
1654 switch (device
->version
) {
1656 device
->common
.device_prep_dma_memcpy
= ioat1_dma_prep_memcpy
;
1657 device
->common
.device_issue_pending
=
1658 ioat1_dma_memcpy_issue_pending
;
1662 device
->common
.device_prep_dma_memcpy
= ioat2_dma_prep_memcpy
;
1663 device
->common
.device_issue_pending
=
1664 ioat2_dma_memcpy_issue_pending
;
1668 dev_err(&device
->pdev
->dev
,
1669 "Intel(R) I/OAT DMA Engine found,"
1670 " %d channels, device version 0x%02x, driver version %s\n",
1671 device
->common
.chancnt
, device
->version
, IOAT_DMA_VERSION
);
1673 if (!device
->common
.chancnt
) {
1674 dev_err(&device
->pdev
->dev
,
1675 "Intel(R) I/OAT DMA Engine problem found: "
1676 "zero channels detected\n");
1677 goto err_setup_interrupts
;
1680 err
= ioat_dma_setup_interrupts(device
);
1682 goto err_setup_interrupts
;
1684 err
= ioat_dma_self_test(device
);
1688 ioat_set_tcp_copy_break(device
);
1690 dma_async_device_register(&device
->common
);
1692 if (device
->version
!= IOAT_VER_3_0
) {
1693 INIT_DELAYED_WORK(&device
->work
, ioat_dma_chan_watchdog
);
1694 schedule_delayed_work(&device
->work
,
1701 ioat_dma_remove_interrupts(device
);
1702 err_setup_interrupts
:
1703 pci_pool_destroy(device
->completion_pool
);
1704 err_completion_pool
:
1705 pci_pool_destroy(device
->dma_pool
);
1710 "Intel(R) I/OAT DMA Engine initialization failed\n");
1714 void ioat_dma_remove(struct ioatdma_device
*device
)
1716 struct dma_chan
*chan
, *_chan
;
1717 struct ioat_dma_chan
*ioat_chan
;
1719 if (device
->version
!= IOAT_VER_3_0
)
1720 cancel_delayed_work(&device
->work
);
1722 ioat_dma_remove_interrupts(device
);
1724 dma_async_device_unregister(&device
->common
);
1726 pci_pool_destroy(device
->dma_pool
);
1727 pci_pool_destroy(device
->completion_pool
);
1729 iounmap(device
->reg_base
);
1730 pci_release_regions(device
->pdev
);
1731 pci_disable_device(device
->pdev
);
1733 list_for_each_entry_safe(chan
, _chan
,
1734 &device
->common
.channels
, device_node
) {
1735 ioat_chan
= to_ioat_chan(chan
);
1736 list_del(&chan
->device_node
);