2 * File: include/asm-blackfin/cplbinit.h
10 * Copyright 2004-2006 Analog Devices Inc.
12 * Bugs: Enter bugs at http://blackfin.uclinux.org/
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, see the file COPYING, or write
26 * to the Free Software Foundation, Inc.,
27 * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
30 #include <asm/blackfin.h>
41 {ZERO_P
, L1I_MEM
, L1D_MEM
, SDRAM_KERN
, SDRAM_RAM_MTD
, SDRAM_DMAZ
, RES_MEM
, ASYNC_MEM
, L2_MEM
};
44 u32 start
; /* start address */
45 u32 end
; /* end address */
46 u32 psize
; /* prefered size if any otherwise 1MB or 4MB*/
47 u16 attr
;/* attributes */
48 u16 i_conf
;/* I-CPLB DATA */
49 u16 d_conf
;/* D-CPLB DATA */
51 const s8 name
[30];/* name */
60 u_long icplb_table
[MAX_CPLBS
+1];
61 u_long dcplb_table
[MAX_CPLBS
+1];
63 /* Till here we are discussing about the static memory management model.
64 * However, the operating envoronments commonly define more CPLB
65 * descriptors to cover the entire addressable memory than will fit into
66 * the available on-chip 16 CPLB MMRs. When this happens, the below table
67 * will be used which will hold all the potentially required CPLB descriptors
69 * This is how Page descriptor Table is implemented in uClinux/Blackfin.
72 #ifdef CONFIG_CPLB_SWITCH_TAB_L1
73 u_long ipdt_table
[MAX_SWITCH_I_CPLBS
+1]__attribute__((l1_data
));
74 u_long dpdt_table
[MAX_SWITCH_D_CPLBS
+1]__attribute__((l1_data
));
76 #ifdef CONFIG_CPLB_INFO
77 u_long ipdt_swapcount_table
[MAX_SWITCH_I_CPLBS
]__attribute__((l1_data
));
78 u_long dpdt_swapcount_table
[MAX_SWITCH_D_CPLBS
]__attribute__((l1_data
));
79 #endif /* CONFIG_CPLB_INFO */
83 u_long ipdt_table
[MAX_SWITCH_I_CPLBS
+1];
84 u_long dpdt_table
[MAX_SWITCH_D_CPLBS
+1];
86 #ifdef CONFIG_CPLB_INFO
87 u_long ipdt_swapcount_table
[MAX_SWITCH_I_CPLBS
];
88 u_long dpdt_swapcount_table
[MAX_SWITCH_D_CPLBS
];
89 #endif /* CONFIG_CPLB_INFO */
91 #endif /*CONFIG_CPLB_SWITCH_TAB_L1*/
94 struct cplb_tab init_i
;
95 struct cplb_tab init_d
;
96 struct cplb_tab switch_i
;
97 struct cplb_tab switch_d
;
100 #if defined(CONFIG_BLKFIN_DCACHE) || defined(CONFIG_BLKFIN_CACHE)
101 static struct cplb_desc cplb_data
[] = {
106 .attr
= INITIAL_T
| SWITCH_T
| I_CPLB
| D_CPLB
,
107 .i_conf
= SDRAM_OOPS
,
108 .d_conf
= SDRAM_OOPS
,
109 #if defined(CONFIG_DEBUG_HUNT_FOR_ZERO)
114 .name
= "ZERO Pointer Saveguard",
117 .start
= L1_CODE_START
,
118 .end
= L1_CODE_START
+ L1_CODE_LENGTH
,
120 .attr
= INITIAL_T
| SWITCH_T
| I_CPLB
,
121 .i_conf
= L1_IMEMORY
,
124 .name
= "L1 I-Memory",
127 .start
= L1_DATA_A_START
,
128 .end
= L1_DATA_B_START
+ L1_DATA_B_LENGTH
,
130 .attr
= INITIAL_T
| SWITCH_T
| D_CPLB
,
132 .d_conf
= L1_DMEMORY
,
133 #if ((L1_DATA_A_LENGTH > 0) || (L1_DATA_B_LENGTH > 0))
138 .name
= "L1 D-Memory",
142 .end
= 0, /* dynamic */
144 .attr
= INITIAL_T
| SWITCH_T
| I_CPLB
| D_CPLB
,
145 .i_conf
= SDRAM_IGENERIC
,
146 .d_conf
= SDRAM_DGENERIC
,
148 .name
= "SDRAM Kernel",
151 .start
= 0, /* dynamic */
152 .end
= 0, /* dynamic */
154 .attr
= INITIAL_T
| SWITCH_T
| D_CPLB
,
155 .i_conf
= SDRAM_IGENERIC
,
156 .d_conf
= SDRAM_DNON_CHBL
,
158 .name
= "SDRAM RAM MTD",
161 .start
= 0, /* dynamic */
162 .end
= 0, /* dynamic */
164 .attr
= INITIAL_T
| SWITCH_T
| D_CPLB
,
165 .d_conf
= SDRAM_DNON_CHBL
,
166 .valid
= 1,//(DMA_UNCACHED_REGION > 0),
167 .name
= "SDRAM Uncached DMA ZONE",
170 .start
= 0, /* dynamic */
171 .end
= 0, /* dynamic */
173 .attr
= SWITCH_T
| D_CPLB
,
174 .i_conf
= 0, /* dynamic */
175 .d_conf
= 0, /* dynamic */
177 .name
= "SDRAM Reserved Memory",
180 .start
= ASYNC_BANK0_BASE
,
181 .end
= ASYNC_BANK3_BASE
+ ASYNC_BANK3_SIZE
,
183 .attr
= SWITCH_T
| D_CPLB
,
184 .d_conf
= SDRAM_EBIU
,
186 .name
= "ASYNC Memory",
189 #if defined(CONFIG_BF561)
193 .attr
= SWITCH_T
| D_CPLB
,