Merge branch 'x86/cpu' into x86/core
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / x86 / kernel / smpboot.c
blobaa804c64b1677ffe6d7433de542c04c9c9e8470d
1 /*
2 * x86 SMP booting functions
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
15 * This code is released under the GNU General Public License version 2 or
16 * later.
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
42 #include <linux/init.h>
43 #include <linux/smp.h>
44 #include <linux/module.h>
45 #include <linux/sched.h>
46 #include <linux/percpu.h>
47 #include <linux/bootmem.h>
48 #include <linux/err.h>
49 #include <linux/nmi.h>
51 #include <asm/acpi.h>
52 #include <asm/desc.h>
53 #include <asm/nmi.h>
54 #include <asm/irq.h>
55 #include <asm/smp.h>
56 #include <asm/trampoline.h>
57 #include <asm/cpu.h>
58 #include <asm/numa.h>
59 #include <asm/pgtable.h>
60 #include <asm/tlbflush.h>
61 #include <asm/mtrr.h>
62 #include <asm/vmi.h>
63 #include <asm/genapic.h>
64 #include <linux/mc146818rtc.h>
66 #include <mach_apic.h>
67 #include <mach_wakecpu.h>
68 #include <smpboot_hooks.h>
70 #ifdef CONFIG_X86_32
71 u8 apicid_2_node[MAX_APICID];
72 static int low_mappings;
73 #endif
75 /* State of each CPU */
76 DEFINE_PER_CPU(int, cpu_state) = { 0 };
78 /* Store all idle threads, this can be reused instead of creating
79 * a new thread. Also avoids complicated thread destroy functionality
80 * for idle threads.
82 #ifdef CONFIG_HOTPLUG_CPU
84 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
85 * removed after init for !CONFIG_HOTPLUG_CPU.
87 static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
88 #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
89 #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
90 #else
91 static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
92 #define get_idle_for_cpu(x) (idle_thread_array[(x)])
93 #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
94 #endif
96 /* Number of siblings per CPU package */
97 int smp_num_siblings = 1;
98 EXPORT_SYMBOL(smp_num_siblings);
100 /* Last level cache ID of each logical CPU */
101 DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
103 /* bitmap of online cpus */
104 cpumask_t cpu_online_map __read_mostly;
105 EXPORT_SYMBOL(cpu_online_map);
107 cpumask_t cpu_callin_map;
108 cpumask_t cpu_callout_map;
109 cpumask_t cpu_possible_map;
110 EXPORT_SYMBOL(cpu_possible_map);
112 /* representing HT siblings of each logical CPU */
113 DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
114 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
116 /* representing HT and core siblings of each logical CPU */
117 DEFINE_PER_CPU(cpumask_t, cpu_core_map);
118 EXPORT_PER_CPU_SYMBOL(cpu_core_map);
120 /* Per CPU bogomips and other parameters */
121 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
122 EXPORT_PER_CPU_SYMBOL(cpu_info);
124 static atomic_t init_deasserted;
127 /* representing cpus for which sibling maps can be computed */
128 static cpumask_t cpu_sibling_setup_map;
130 /* Set if we find a B stepping CPU */
131 static int __cpuinitdata smp_b_stepping;
133 #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
135 /* which logical CPUs are on which nodes */
136 cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
137 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
138 EXPORT_SYMBOL(node_to_cpumask_map);
139 /* which node each logical CPU is on */
140 int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
141 EXPORT_SYMBOL(cpu_to_node_map);
143 /* set up a mapping between cpu and node. */
144 static void map_cpu_to_node(int cpu, int node)
146 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
147 cpu_set(cpu, node_to_cpumask_map[node]);
148 cpu_to_node_map[cpu] = node;
151 /* undo a mapping between cpu and node. */
152 static void unmap_cpu_to_node(int cpu)
154 int node;
156 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
157 for (node = 0; node < MAX_NUMNODES; node++)
158 cpu_clear(cpu, node_to_cpumask_map[node]);
159 cpu_to_node_map[cpu] = 0;
161 #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
162 #define map_cpu_to_node(cpu, node) ({})
163 #define unmap_cpu_to_node(cpu) ({})
164 #endif
166 #ifdef CONFIG_X86_32
167 static int boot_cpu_logical_apicid;
169 u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
170 { [0 ... NR_CPUS-1] = BAD_APICID };
172 static void map_cpu_to_logical_apicid(void)
174 int cpu = smp_processor_id();
175 int apicid = logical_smp_processor_id();
176 int node = apicid_to_node(apicid);
178 if (!node_online(node))
179 node = first_online_node;
181 cpu_2_logical_apicid[cpu] = apicid;
182 map_cpu_to_node(cpu, node);
185 void numa_remove_cpu(int cpu)
187 cpu_2_logical_apicid[cpu] = BAD_APICID;
188 unmap_cpu_to_node(cpu);
190 #else
191 #define map_cpu_to_logical_apicid() do {} while (0)
192 #endif
195 * Report back to the Boot Processor.
196 * Running on AP.
198 static void __cpuinit smp_callin(void)
200 int cpuid, phys_id;
201 unsigned long timeout;
204 * If waken up by an INIT in an 82489DX configuration
205 * we may get here before an INIT-deassert IPI reaches
206 * our local APIC. We have to wait for the IPI or we'll
207 * lock up on an APIC access.
209 wait_for_init_deassert(&init_deasserted);
212 * (This works even if the APIC is not enabled.)
214 phys_id = read_apic_id();
215 cpuid = smp_processor_id();
216 if (cpu_isset(cpuid, cpu_callin_map)) {
217 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
218 phys_id, cpuid);
220 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
223 * STARTUP IPIs are fragile beasts as they might sometimes
224 * trigger some glue motherboard logic. Complete APIC bus
225 * silence for 1 second, this overestimates the time the
226 * boot CPU is spending to send the up to 2 STARTUP IPIs
227 * by a factor of two. This should be enough.
231 * Waiting 2s total for startup (udelay is not yet working)
233 timeout = jiffies + 2*HZ;
234 while (time_before(jiffies, timeout)) {
236 * Has the boot CPU finished it's STARTUP sequence?
238 if (cpu_isset(cpuid, cpu_callout_map))
239 break;
240 cpu_relax();
243 if (!time_before(jiffies, timeout)) {
244 panic("%s: CPU%d started up but did not get a callout!\n",
245 __func__, cpuid);
249 * the boot CPU has finished the init stage and is spinning
250 * on callin_map until we finish. We are free to set up this
251 * CPU, first the APIC. (this is probably redundant on most
252 * boards)
255 pr_debug("CALLIN, before setup_local_APIC().\n");
256 smp_callin_clear_local_apic();
257 setup_local_APIC();
258 end_local_APIC_setup();
259 map_cpu_to_logical_apicid();
262 * Get our bogomips.
264 * Need to enable IRQs because it can take longer and then
265 * the NMI watchdog might kill us.
267 local_irq_enable();
268 calibrate_delay();
269 local_irq_disable();
270 pr_debug("Stack at about %p\n", &cpuid);
273 * Save our processor parameters
275 smp_store_cpu_info(cpuid);
278 * Allow the master to continue.
280 cpu_set(cpuid, cpu_callin_map);
284 * Activate a secondary processor.
286 static void __cpuinit start_secondary(void *unused)
289 * Don't put *anything* before cpu_init(), SMP booting is too
290 * fragile that we want to limit the things done here to the
291 * most necessary things.
293 #ifdef CONFIG_VMI
294 vmi_bringup();
295 #endif
296 cpu_init();
297 preempt_disable();
298 smp_callin();
300 /* otherwise gcc will move up smp_processor_id before the cpu_init */
301 barrier();
303 * Check TSC synchronization with the BP:
305 check_tsc_sync_target();
307 if (nmi_watchdog == NMI_IO_APIC) {
308 disable_8259A_irq(0);
309 enable_NMI_through_LVT0();
310 enable_8259A_irq(0);
313 #ifdef CONFIG_X86_32
314 while (low_mappings)
315 cpu_relax();
316 __flush_tlb_all();
317 #endif
319 /* This must be done before setting cpu_online_map */
320 set_cpu_sibling_map(raw_smp_processor_id());
321 wmb();
324 * We need to hold call_lock, so there is no inconsistency
325 * between the time smp_call_function() determines number of
326 * IPI recipients, and the time when the determination is made
327 * for which cpus receive the IPI. Holding this
328 * lock helps us to not include this cpu in a currently in progress
329 * smp_call_function().
331 * We need to hold vector_lock so there the set of online cpus
332 * does not change while we are assigning vectors to cpus. Holding
333 * this lock ensures we don't half assign or remove an irq from a cpu.
335 ipi_call_lock_irq();
336 lock_vector_lock();
337 __setup_vector_irq(smp_processor_id());
338 cpu_set(smp_processor_id(), cpu_online_map);
339 unlock_vector_lock();
340 ipi_call_unlock_irq();
341 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
343 setup_secondary_clock();
345 wmb();
346 cpu_idle();
349 static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
352 * Mask B, Pentium, but not Pentium MMX
354 if (c->x86_vendor == X86_VENDOR_INTEL &&
355 c->x86 == 5 &&
356 c->x86_mask >= 1 && c->x86_mask <= 4 &&
357 c->x86_model <= 3)
359 * Remember we have B step Pentia with bugs
361 smp_b_stepping = 1;
364 * Certain Athlons might work (for various values of 'work') in SMP
365 * but they are not certified as MP capable.
367 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
369 if (num_possible_cpus() == 1)
370 goto valid_k7;
372 /* Athlon 660/661 is valid. */
373 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
374 (c->x86_mask == 1)))
375 goto valid_k7;
377 /* Duron 670 is valid */
378 if ((c->x86_model == 7) && (c->x86_mask == 0))
379 goto valid_k7;
382 * Athlon 662, Duron 671, and Athlon >model 7 have capability
383 * bit. It's worth noting that the A5 stepping (662) of some
384 * Athlon XP's have the MP bit set.
385 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
386 * more.
388 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
389 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
390 (c->x86_model > 7))
391 if (cpu_has_mp)
392 goto valid_k7;
394 /* If we get here, not a certified SMP capable AMD system. */
395 add_taint(TAINT_UNSAFE_SMP);
398 valid_k7:
402 static void __cpuinit smp_checks(void)
404 if (smp_b_stepping)
405 printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
406 "with B stepping processors.\n");
409 * Don't taint if we are running SMP kernel on a single non-MP
410 * approved Athlon
412 if (tainted & TAINT_UNSAFE_SMP) {
413 if (num_online_cpus())
414 printk(KERN_INFO "WARNING: This combination of AMD"
415 "processors is not suitable for SMP.\n");
416 else
417 tainted &= ~TAINT_UNSAFE_SMP;
422 * The bootstrap kernel entry code has set these up. Save them for
423 * a given CPU
426 void __cpuinit smp_store_cpu_info(int id)
428 struct cpuinfo_x86 *c = &cpu_data(id);
430 *c = boot_cpu_data;
431 c->cpu_index = id;
432 if (id != 0)
433 identify_secondary_cpu(c);
434 smp_apply_quirks(c);
438 void __cpuinit set_cpu_sibling_map(int cpu)
440 int i;
441 struct cpuinfo_x86 *c = &cpu_data(cpu);
443 cpu_set(cpu, cpu_sibling_setup_map);
445 if (smp_num_siblings > 1) {
446 for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
447 if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
448 c->cpu_core_id == cpu_data(i).cpu_core_id) {
449 cpu_set(i, per_cpu(cpu_sibling_map, cpu));
450 cpu_set(cpu, per_cpu(cpu_sibling_map, i));
451 cpu_set(i, per_cpu(cpu_core_map, cpu));
452 cpu_set(cpu, per_cpu(cpu_core_map, i));
453 cpu_set(i, c->llc_shared_map);
454 cpu_set(cpu, cpu_data(i).llc_shared_map);
457 } else {
458 cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
461 cpu_set(cpu, c->llc_shared_map);
463 if (current_cpu_data.x86_max_cores == 1) {
464 per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
465 c->booted_cores = 1;
466 return;
469 for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
470 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
471 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
472 cpu_set(i, c->llc_shared_map);
473 cpu_set(cpu, cpu_data(i).llc_shared_map);
475 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
476 cpu_set(i, per_cpu(cpu_core_map, cpu));
477 cpu_set(cpu, per_cpu(cpu_core_map, i));
479 * Does this new cpu bringup a new core?
481 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
483 * for each core in package, increment
484 * the booted_cores for this new cpu
486 if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
487 c->booted_cores++;
489 * increment the core count for all
490 * the other cpus in this package
492 if (i != cpu)
493 cpu_data(i).booted_cores++;
494 } else if (i != cpu && !c->booted_cores)
495 c->booted_cores = cpu_data(i).booted_cores;
500 /* maps the cpu to the sched domain representing multi-core */
501 cpumask_t cpu_coregroup_map(int cpu)
503 struct cpuinfo_x86 *c = &cpu_data(cpu);
505 * For perf, we return last level cache shared map.
506 * And for power savings, we return cpu_core_map
508 if (sched_mc_power_savings || sched_smt_power_savings)
509 return per_cpu(cpu_core_map, cpu);
510 else
511 return c->llc_shared_map;
514 static void impress_friends(void)
516 int cpu;
517 unsigned long bogosum = 0;
519 * Allow the user to impress friends.
521 pr_debug("Before bogomips.\n");
522 for_each_possible_cpu(cpu)
523 if (cpu_isset(cpu, cpu_callout_map))
524 bogosum += cpu_data(cpu).loops_per_jiffy;
525 printk(KERN_INFO
526 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
527 num_online_cpus(),
528 bogosum/(500000/HZ),
529 (bogosum/(5000/HZ))%100);
531 pr_debug("Before bogocount - setting activated=1.\n");
534 static inline void __inquire_remote_apic(int apicid)
536 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
537 char *names[] = { "ID", "VERSION", "SPIV" };
538 int timeout;
539 u32 status;
541 printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
543 for (i = 0; i < ARRAY_SIZE(regs); i++) {
544 printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
547 * Wait for idle.
549 status = safe_apic_wait_icr_idle();
550 if (status)
551 printk(KERN_CONT
552 "a previous APIC delivery may have failed\n");
554 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
556 timeout = 0;
557 do {
558 udelay(100);
559 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
560 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
562 switch (status) {
563 case APIC_ICR_RR_VALID:
564 status = apic_read(APIC_RRR);
565 printk(KERN_CONT "%08x\n", status);
566 break;
567 default:
568 printk(KERN_CONT "failed\n");
573 #ifdef WAKE_SECONDARY_VIA_NMI
575 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
576 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
577 * won't ... remember to clear down the APIC, etc later.
579 static int __devinit
580 wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
582 unsigned long send_status, accept_status = 0;
583 int maxlvt;
585 /* Target chip */
586 /* Boot on the stack */
587 /* Kick the second */
588 apic_icr_write(APIC_DM_NMI | APIC_DEST_LOGICAL, logical_apicid);
590 pr_debug("Waiting for send to finish...\n");
591 send_status = safe_apic_wait_icr_idle();
594 * Give the other CPU some time to accept the IPI.
596 udelay(200);
597 maxlvt = lapic_get_maxlvt();
598 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
599 apic_write(APIC_ESR, 0);
600 accept_status = (apic_read(APIC_ESR) & 0xEF);
601 pr_debug("NMI sent.\n");
603 if (send_status)
604 printk(KERN_ERR "APIC never delivered???\n");
605 if (accept_status)
606 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
608 return (send_status | accept_status);
610 #endif /* WAKE_SECONDARY_VIA_NMI */
612 #ifdef WAKE_SECONDARY_VIA_INIT
613 static int __devinit
614 wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
616 unsigned long send_status, accept_status = 0;
617 int maxlvt, num_starts, j;
619 if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
620 send_status = uv_wakeup_secondary(phys_apicid, start_eip);
621 atomic_set(&init_deasserted, 1);
622 return send_status;
625 maxlvt = lapic_get_maxlvt();
628 * Be paranoid about clearing APIC errors.
630 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
631 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
632 apic_write(APIC_ESR, 0);
633 apic_read(APIC_ESR);
636 pr_debug("Asserting INIT.\n");
639 * Turn INIT on target chip
642 * Send IPI
644 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
645 phys_apicid);
647 pr_debug("Waiting for send to finish...\n");
648 send_status = safe_apic_wait_icr_idle();
650 mdelay(10);
652 pr_debug("Deasserting INIT.\n");
654 /* Target chip */
655 /* Send IPI */
656 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
658 pr_debug("Waiting for send to finish...\n");
659 send_status = safe_apic_wait_icr_idle();
661 mb();
662 atomic_set(&init_deasserted, 1);
665 * Should we send STARTUP IPIs ?
667 * Determine this based on the APIC version.
668 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
670 if (APIC_INTEGRATED(apic_version[phys_apicid]))
671 num_starts = 2;
672 else
673 num_starts = 0;
676 * Paravirt / VMI wants a startup IPI hook here to set up the
677 * target processor state.
679 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
680 (unsigned long)stack_start.sp);
683 * Run STARTUP IPI loop.
685 pr_debug("#startup loops: %d.\n", num_starts);
687 for (j = 1; j <= num_starts; j++) {
688 pr_debug("Sending STARTUP #%d.\n", j);
689 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
690 apic_write(APIC_ESR, 0);
691 apic_read(APIC_ESR);
692 pr_debug("After apic_write.\n");
695 * STARTUP IPI
698 /* Target chip */
699 /* Boot on the stack */
700 /* Kick the second */
701 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
702 phys_apicid);
705 * Give the other CPU some time to accept the IPI.
707 udelay(300);
709 pr_debug("Startup point 1.\n");
711 pr_debug("Waiting for send to finish...\n");
712 send_status = safe_apic_wait_icr_idle();
715 * Give the other CPU some time to accept the IPI.
717 udelay(200);
718 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
719 apic_write(APIC_ESR, 0);
720 accept_status = (apic_read(APIC_ESR) & 0xEF);
721 if (send_status || accept_status)
722 break;
724 pr_debug("After Startup.\n");
726 if (send_status)
727 printk(KERN_ERR "APIC never delivered???\n");
728 if (accept_status)
729 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
731 return (send_status | accept_status);
733 #endif /* WAKE_SECONDARY_VIA_INIT */
735 struct create_idle {
736 struct work_struct work;
737 struct task_struct *idle;
738 struct completion done;
739 int cpu;
742 static void __cpuinit do_fork_idle(struct work_struct *work)
744 struct create_idle *c_idle =
745 container_of(work, struct create_idle, work);
747 c_idle->idle = fork_idle(c_idle->cpu);
748 complete(&c_idle->done);
751 #ifdef CONFIG_X86_64
753 /* __ref because it's safe to call free_bootmem when after_bootmem == 0. */
754 static void __ref free_bootmem_pda(struct x8664_pda *oldpda)
756 if (!after_bootmem)
757 free_bootmem((unsigned long)oldpda, sizeof(*oldpda));
761 * Allocate node local memory for the AP pda.
763 * Must be called after the _cpu_pda pointer table is initialized.
765 int __cpuinit get_local_pda(int cpu)
767 struct x8664_pda *oldpda, *newpda;
768 unsigned long size = sizeof(struct x8664_pda);
769 int node = cpu_to_node(cpu);
771 if (cpu_pda(cpu) && !cpu_pda(cpu)->in_bootmem)
772 return 0;
774 oldpda = cpu_pda(cpu);
775 newpda = kmalloc_node(size, GFP_ATOMIC, node);
776 if (!newpda) {
777 printk(KERN_ERR "Could not allocate node local PDA "
778 "for CPU %d on node %d\n", cpu, node);
780 if (oldpda)
781 return 0; /* have a usable pda */
782 else
783 return -1;
786 if (oldpda) {
787 memcpy(newpda, oldpda, size);
788 free_bootmem_pda(oldpda);
791 newpda->in_bootmem = 0;
792 cpu_pda(cpu) = newpda;
793 return 0;
795 #endif /* CONFIG_X86_64 */
797 static int __cpuinit do_boot_cpu(int apicid, int cpu)
799 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
800 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
801 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
804 unsigned long boot_error = 0;
805 int timeout;
806 unsigned long start_ip;
807 unsigned short nmi_high = 0, nmi_low = 0;
808 struct create_idle c_idle = {
809 .cpu = cpu,
810 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
812 INIT_WORK(&c_idle.work, do_fork_idle);
814 #ifdef CONFIG_X86_64
815 /* Allocate node local memory for AP pdas */
816 if (cpu > 0) {
817 boot_error = get_local_pda(cpu);
818 if (boot_error)
819 goto restore_state;
820 /* if can't get pda memory, can't start cpu */
822 #endif
824 alternatives_smp_switch(1);
826 c_idle.idle = get_idle_for_cpu(cpu);
829 * We can't use kernel_thread since we must avoid to
830 * reschedule the child.
832 if (c_idle.idle) {
833 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
834 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
835 init_idle(c_idle.idle, cpu);
836 goto do_rest;
839 if (!keventd_up() || current_is_keventd())
840 c_idle.work.func(&c_idle.work);
841 else {
842 schedule_work(&c_idle.work);
843 wait_for_completion(&c_idle.done);
846 if (IS_ERR(c_idle.idle)) {
847 printk("failed fork for CPU %d\n", cpu);
848 return PTR_ERR(c_idle.idle);
851 set_idle_for_cpu(cpu, c_idle.idle);
852 do_rest:
853 #ifdef CONFIG_X86_32
854 per_cpu(current_task, cpu) = c_idle.idle;
855 init_gdt(cpu);
856 /* Stack for startup_32 can be just as for start_secondary onwards */
857 irq_ctx_init(cpu);
858 #else
859 cpu_pda(cpu)->pcurrent = c_idle.idle;
860 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
861 #endif
862 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
863 initial_code = (unsigned long)start_secondary;
864 stack_start.sp = (void *) c_idle.idle->thread.sp;
866 /* start_ip had better be page-aligned! */
867 start_ip = setup_trampoline();
869 /* So we see what's up */
870 printk(KERN_INFO "Booting processor %d/%d ip %lx\n",
871 cpu, apicid, start_ip);
874 * This grunge runs the startup process for
875 * the targeted processor.
878 atomic_set(&init_deasserted, 0);
880 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
882 pr_debug("Setting warm reset code and vector.\n");
884 store_NMI_vector(&nmi_high, &nmi_low);
886 smpboot_setup_warm_reset_vector(start_ip);
888 * Be paranoid about clearing APIC errors.
890 apic_write(APIC_ESR, 0);
891 apic_read(APIC_ESR);
895 * Starting actual IPI sequence...
897 boot_error = wakeup_secondary_cpu(apicid, start_ip);
899 if (!boot_error) {
901 * allow APs to start initializing.
903 pr_debug("Before Callout %d.\n", cpu);
904 cpu_set(cpu, cpu_callout_map);
905 pr_debug("After Callout %d.\n", cpu);
908 * Wait 5s total for a response
910 for (timeout = 0; timeout < 50000; timeout++) {
911 if (cpu_isset(cpu, cpu_callin_map))
912 break; /* It has booted */
913 udelay(100);
916 if (cpu_isset(cpu, cpu_callin_map)) {
917 /* number CPUs logically, starting from 1 (BSP is 0) */
918 pr_debug("OK.\n");
919 printk(KERN_INFO "CPU%d: ", cpu);
920 print_cpu_info(&cpu_data(cpu));
921 pr_debug("CPU has booted.\n");
922 } else {
923 boot_error = 1;
924 if (*((volatile unsigned char *)trampoline_base)
925 == 0xA5)
926 /* trampoline started but...? */
927 printk(KERN_ERR "Stuck ??\n");
928 else
929 /* trampoline code not run */
930 printk(KERN_ERR "Not responding.\n");
931 if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
932 inquire_remote_apic(apicid);
935 #ifdef CONFIG_X86_64
936 restore_state:
937 #endif
938 if (boot_error) {
939 /* Try to put things back the way they were before ... */
940 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
941 cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
942 cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
943 cpu_clear(cpu, cpu_present_map);
944 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
947 /* mark "stuck" area as not stuck */
948 *((volatile unsigned long *)trampoline_base) = 0;
951 * Cleanup possible dangling ends...
953 smpboot_restore_warm_reset_vector();
955 return boot_error;
958 int __cpuinit native_cpu_up(unsigned int cpu)
960 int apicid = cpu_present_to_apicid(cpu);
961 unsigned long flags;
962 int err;
964 WARN_ON(irqs_disabled());
966 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
968 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
969 !physid_isset(apicid, phys_cpu_present_map)) {
970 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
971 return -EINVAL;
975 * Already booted CPU?
977 if (cpu_isset(cpu, cpu_callin_map)) {
978 pr_debug("do_boot_cpu %d Already started\n", cpu);
979 return -ENOSYS;
983 * Save current MTRR state in case it was changed since early boot
984 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
986 mtrr_save_state();
988 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
990 #ifdef CONFIG_X86_32
991 /* init low mem mapping */
992 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
993 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
994 flush_tlb_all();
995 low_mappings = 1;
997 err = do_boot_cpu(apicid, cpu);
999 zap_low_mappings();
1000 low_mappings = 0;
1001 #else
1002 err = do_boot_cpu(apicid, cpu);
1003 #endif
1004 if (err) {
1005 pr_debug("do_boot_cpu failed %d\n", err);
1006 return -EIO;
1010 * Check TSC synchronization with the AP (keep irqs disabled
1011 * while doing so):
1013 local_irq_save(flags);
1014 check_tsc_sync_source(cpu);
1015 local_irq_restore(flags);
1017 while (!cpu_online(cpu)) {
1018 cpu_relax();
1019 touch_nmi_watchdog();
1022 return 0;
1026 * Fall back to non SMP mode after errors.
1028 * RED-PEN audit/test this more. I bet there is more state messed up here.
1030 static __init void disable_smp(void)
1032 cpu_present_map = cpumask_of_cpu(0);
1033 cpu_possible_map = cpumask_of_cpu(0);
1034 smpboot_clear_io_apic_irqs();
1036 if (smp_found_config)
1037 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1038 else
1039 physid_set_mask_of_physid(0, &phys_cpu_present_map);
1040 map_cpu_to_logical_apicid();
1041 cpu_set(0, per_cpu(cpu_sibling_map, 0));
1042 cpu_set(0, per_cpu(cpu_core_map, 0));
1046 * Various sanity checks.
1048 static int __init smp_sanity_check(unsigned max_cpus)
1050 preempt_disable();
1052 #if defined(CONFIG_X86_PC) && defined(CONFIG_X86_32)
1053 if (def_to_bigsmp && nr_cpu_ids > 8) {
1054 unsigned int cpu;
1055 unsigned nr;
1057 printk(KERN_WARNING
1058 "More than 8 CPUs detected - skipping them.\n"
1059 "Use CONFIG_X86_GENERICARCH and CONFIG_X86_BIGSMP.\n");
1061 nr = 0;
1062 for_each_present_cpu(cpu) {
1063 if (nr >= 8)
1064 cpu_clear(cpu, cpu_present_map);
1065 nr++;
1068 nr = 0;
1069 for_each_possible_cpu(cpu) {
1070 if (nr >= 8)
1071 cpu_clear(cpu, cpu_possible_map);
1072 nr++;
1075 nr_cpu_ids = 8;
1077 #endif
1079 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1080 printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
1081 "by the BIOS.\n", hard_smp_processor_id());
1082 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1086 * If we couldn't find an SMP configuration at boot time,
1087 * get out of here now!
1089 if (!smp_found_config && !acpi_lapic) {
1090 preempt_enable();
1091 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1092 disable_smp();
1093 if (APIC_init_uniprocessor())
1094 printk(KERN_NOTICE "Local APIC not detected."
1095 " Using dummy APIC emulation.\n");
1096 return -1;
1100 * Should not be necessary because the MP table should list the boot
1101 * CPU too, but we do it for the sake of robustness anyway.
1103 if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
1104 printk(KERN_NOTICE
1105 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1106 boot_cpu_physical_apicid);
1107 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1109 preempt_enable();
1112 * If we couldn't find a local APIC, then get out of here now!
1114 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1115 !cpu_has_apic) {
1116 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1117 boot_cpu_physical_apicid);
1118 printk(KERN_ERR "... forcing use of dummy APIC emulation."
1119 "(tell your hw vendor)\n");
1120 smpboot_clear_io_apic();
1121 return -1;
1124 verify_local_APIC();
1127 * If SMP should be disabled, then really disable it!
1129 if (!max_cpus) {
1130 printk(KERN_INFO "SMP mode deactivated.\n");
1131 smpboot_clear_io_apic();
1133 localise_nmi_watchdog();
1135 connect_bsp_APIC();
1136 setup_local_APIC();
1137 end_local_APIC_setup();
1138 return -1;
1141 return 0;
1144 static void __init smp_cpu_index_default(void)
1146 int i;
1147 struct cpuinfo_x86 *c;
1149 for_each_possible_cpu(i) {
1150 c = &cpu_data(i);
1151 /* mark all to hotplug */
1152 c->cpu_index = NR_CPUS;
1157 * Prepare for SMP bootup. The MP table or ACPI has been read
1158 * earlier. Just do some sanity checking here and enable APIC mode.
1160 void __init native_smp_prepare_cpus(unsigned int max_cpus)
1162 preempt_disable();
1163 smp_cpu_index_default();
1164 current_cpu_data = boot_cpu_data;
1165 cpu_callin_map = cpumask_of_cpu(0);
1166 mb();
1168 * Setup boot CPU information
1170 smp_store_cpu_info(0); /* Final full version of the data */
1171 #ifdef CONFIG_X86_32
1172 boot_cpu_logical_apicid = logical_smp_processor_id();
1173 #endif
1174 current_thread_info()->cpu = 0; /* needed? */
1175 set_cpu_sibling_map(0);
1177 #ifdef CONFIG_X86_64
1178 enable_IR_x2apic();
1179 setup_apic_routing();
1180 #endif
1182 if (smp_sanity_check(max_cpus) < 0) {
1183 printk(KERN_INFO "SMP disabled\n");
1184 disable_smp();
1185 goto out;
1188 preempt_disable();
1189 if (read_apic_id() != boot_cpu_physical_apicid) {
1190 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1191 read_apic_id(), boot_cpu_physical_apicid);
1192 /* Or can we switch back to PIC here? */
1194 preempt_enable();
1196 connect_bsp_APIC();
1199 * Switch from PIC to APIC mode.
1201 setup_local_APIC();
1203 #ifdef CONFIG_X86_64
1205 * Enable IO APIC before setting up error vector
1207 if (!skip_ioapic_setup && nr_ioapics)
1208 enable_IO_APIC();
1209 #endif
1210 end_local_APIC_setup();
1212 map_cpu_to_logical_apicid();
1214 setup_portio_remap();
1216 smpboot_setup_io_apic();
1218 * Set up local APIC timer on boot CPU.
1221 printk(KERN_INFO "CPU%d: ", 0);
1222 print_cpu_info(&cpu_data(0));
1223 setup_boot_clock();
1225 if (is_uv_system())
1226 uv_system_init();
1227 out:
1228 preempt_enable();
1231 * Early setup to make printk work.
1233 void __init native_smp_prepare_boot_cpu(void)
1235 int me = smp_processor_id();
1236 #ifdef CONFIG_X86_32
1237 init_gdt(me);
1238 #endif
1239 switch_to_new_gdt();
1240 /* already set me in cpu_online_map in boot_cpu_init() */
1241 cpu_set(me, cpu_callout_map);
1242 per_cpu(cpu_state, me) = CPU_ONLINE;
1245 void __init native_smp_cpus_done(unsigned int max_cpus)
1247 pr_debug("Boot done.\n");
1249 impress_friends();
1250 smp_checks();
1251 #ifdef CONFIG_X86_IO_APIC
1252 setup_ioapic_dest();
1253 #endif
1254 check_nmi_watchdog();
1257 #ifdef CONFIG_HOTPLUG_CPU
1259 static void remove_siblinginfo(int cpu)
1261 int sibling;
1262 struct cpuinfo_x86 *c = &cpu_data(cpu);
1264 for_each_cpu_mask_nr(sibling, per_cpu(cpu_core_map, cpu)) {
1265 cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
1267 * last thread sibling in this cpu core going down
1269 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
1270 cpu_data(sibling).booted_cores--;
1273 for_each_cpu_mask_nr(sibling, per_cpu(cpu_sibling_map, cpu))
1274 cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
1275 cpus_clear(per_cpu(cpu_sibling_map, cpu));
1276 cpus_clear(per_cpu(cpu_core_map, cpu));
1277 c->phys_proc_id = 0;
1278 c->cpu_core_id = 0;
1279 cpu_clear(cpu, cpu_sibling_setup_map);
1282 static int additional_cpus __initdata = -1;
1284 static __init int setup_additional_cpus(char *s)
1286 return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
1288 early_param("additional_cpus", setup_additional_cpus);
1291 * cpu_possible_map should be static, it cannot change as cpu's
1292 * are onlined, or offlined. The reason is per-cpu data-structures
1293 * are allocated by some modules at init time, and dont expect to
1294 * do this dynamically on cpu arrival/departure.
1295 * cpu_present_map on the other hand can change dynamically.
1296 * In case when cpu_hotplug is not compiled, then we resort to current
1297 * behaviour, which is cpu_possible == cpu_present.
1298 * - Ashok Raj
1300 * Three ways to find out the number of additional hotplug CPUs:
1301 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1302 * - The user can overwrite it with additional_cpus=NUM
1303 * - Otherwise don't reserve additional CPUs.
1304 * We do this because additional CPUs waste a lot of memory.
1305 * -AK
1307 __init void prefill_possible_map(void)
1309 int i;
1310 int possible;
1312 /* no processor from mptable or madt */
1313 if (!num_processors)
1314 num_processors = 1;
1316 #ifdef CONFIG_HOTPLUG_CPU
1317 if (additional_cpus == -1) {
1318 if (disabled_cpus > 0)
1319 additional_cpus = disabled_cpus;
1320 else
1321 additional_cpus = 0;
1323 #else
1324 additional_cpus = 0;
1325 #endif
1326 possible = num_processors + additional_cpus;
1327 if (possible > NR_CPUS)
1328 possible = NR_CPUS;
1330 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1331 possible, max_t(int, possible - num_processors, 0));
1333 for (i = 0; i < possible; i++)
1334 cpu_set(i, cpu_possible_map);
1336 nr_cpu_ids = possible;
1339 static void __ref remove_cpu_from_maps(int cpu)
1341 cpu_clear(cpu, cpu_online_map);
1342 cpu_clear(cpu, cpu_callout_map);
1343 cpu_clear(cpu, cpu_callin_map);
1344 /* was set by cpu_init() */
1345 cpu_clear(cpu, cpu_initialized);
1346 numa_remove_cpu(cpu);
1349 int __cpu_disable(void)
1351 int cpu = smp_processor_id();
1354 * Perhaps use cpufreq to drop frequency, but that could go
1355 * into generic code.
1357 * We won't take down the boot processor on i386 due to some
1358 * interrupts only being able to be serviced by the BSP.
1359 * Especially so if we're not using an IOAPIC -zwane
1361 if (cpu == 0)
1362 return -EBUSY;
1364 if (nmi_watchdog == NMI_LOCAL_APIC)
1365 stop_apic_nmi_watchdog(NULL);
1366 clear_local_APIC();
1369 * HACK:
1370 * Allow any queued timer interrupts to get serviced
1371 * This is only a temporary solution until we cleanup
1372 * fixup_irqs as we do for IA64.
1374 local_irq_enable();
1375 mdelay(1);
1377 local_irq_disable();
1378 remove_siblinginfo(cpu);
1380 /* It's now safe to remove this processor from the online map */
1381 lock_vector_lock();
1382 remove_cpu_from_maps(cpu);
1383 unlock_vector_lock();
1384 fixup_irqs(cpu_online_map);
1385 return 0;
1388 void __cpu_die(unsigned int cpu)
1390 /* We don't do anything here: idle task is faking death itself. */
1391 unsigned int i;
1393 for (i = 0; i < 10; i++) {
1394 /* They ack this in play_dead by setting CPU_DEAD */
1395 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1396 printk(KERN_INFO "CPU %d is now offline\n", cpu);
1397 if (1 == num_online_cpus())
1398 alternatives_smp_switch(0);
1399 return;
1401 msleep(100);
1403 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1405 #else /* ... !CONFIG_HOTPLUG_CPU */
1406 int __cpu_disable(void)
1408 return -ENOSYS;
1411 void __cpu_die(unsigned int cpu)
1413 /* We said "no" in __cpu_disable */
1414 BUG();
1416 #endif