2 * su.c: Small serial driver for keyboard/mouse interface on sparc32/PCI
4 * Copyright (C) 1997 Eddie C. Dost (ecd@skynet.be)
5 * Copyright (C) 1998-1999 Pete Zaitcev (zaitcev@yahoo.com)
7 * This is mainly a variation of 8250.c, credits go to authors mentioned
8 * therein. In fact this driver should be merged into the generic 8250.c
9 * infrastructure perhaps using a 8250_sparc.c module.
11 * Fixed to use tty_get_baud_rate().
12 * Theodore Ts'o <tytso@mit.edu>, 2001-Oct-12
14 * Converted to new 2.5.x UART layer.
15 * David S. Miller (davem@davemloft.net), 2002-Jul-29
18 #include <linux/module.h>
19 #include <linux/kernel.h>
20 #include <linux/spinlock.h>
21 #include <linux/errno.h>
22 #include <linux/tty.h>
23 #include <linux/tty_flip.h>
24 #include <linux/major.h>
25 #include <linux/string.h>
26 #include <linux/ptrace.h>
27 #include <linux/ioport.h>
28 #include <linux/circ_buf.h>
29 #include <linux/serial.h>
30 #include <linux/sysrq.h>
31 #include <linux/console.h>
33 #include <linux/serio.h>
35 #include <linux/serial_reg.h>
36 #include <linux/init.h>
37 #include <linux/delay.h>
42 #include <asm/of_device.h>
44 #if defined(CONFIG_SERIAL_SUNSU_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
48 #include <linux/serial_core.h>
52 /* We are on a NS PC87303 clocked with 24.0 MHz, which results
53 * in a UART clock of 1.8462 MHz.
55 #define SU_BASE_BAUD (1846200 / 16)
57 enum su_type
{ SU_PORT_NONE
, SU_PORT_MS
, SU_PORT_KBD
, SU_PORT_PORT
};
58 static char *su_typev
[] = { "su(???)", "su(mouse)", "su(kbd)", "su(serial)" };
61 * Here we define the default xmit fifo size used for each type of UART.
63 static const struct serial_uart_config uart_config
[PORT_MAX_8250
+1] = {
68 { "16550A", 16, UART_CLEAR_FIFO
| UART_USE_FIFO
},
70 { "ST16650", 1, UART_CLEAR_FIFO
| UART_STARTECH
},
71 { "ST16650V2", 32, UART_CLEAR_FIFO
| UART_USE_FIFO
| UART_STARTECH
},
72 { "TI16750", 64, UART_CLEAR_FIFO
| UART_USE_FIFO
},
74 { "16C950/954", 128, UART_CLEAR_FIFO
| UART_USE_FIFO
},
75 { "ST16654", 64, UART_CLEAR_FIFO
| UART_USE_FIFO
| UART_STARTECH
},
76 { "XR16850", 128, UART_CLEAR_FIFO
| UART_USE_FIFO
| UART_STARTECH
},
77 { "RSA", 2048, UART_CLEAR_FIFO
| UART_USE_FIFO
}
80 struct uart_sunsu_port
{
81 struct uart_port port
;
86 unsigned int lsr_break_flag
;
89 /* Probing information. */
91 unsigned int type_probed
; /* XXX Stupid */
92 unsigned long reg_size
;
100 static unsigned int serial_in(struct uart_sunsu_port
*up
, int offset
)
102 offset
<<= up
->port
.regshift
;
104 switch (up
->port
.iotype
) {
106 outb(up
->port
.hub6
- 1 + offset
, up
->port
.iobase
);
107 return inb(up
->port
.iobase
+ 1);
110 return readb(up
->port
.membase
+ offset
);
113 return inb(up
->port
.iobase
+ offset
);
117 static void serial_out(struct uart_sunsu_port
*up
, int offset
, int value
)
119 #ifndef CONFIG_SPARC64
121 * MrCoffee has weird schematics: IRQ4 & P10(?) pins of SuperIO are
122 * connected with a gate then go to SlavIO. When IRQ4 goes tristated
123 * gate outputs a logical one. Since we use level triggered interrupts
124 * we have lockup and watchdog reset. We cannot mask IRQ because
125 * keyboard shares IRQ with us (Word has it as Bob Smelik's design).
126 * This problem is similar to what Alpha people suffer, see serial.c.
128 if (offset
== UART_MCR
)
129 value
|= UART_MCR_OUT2
;
131 offset
<<= up
->port
.regshift
;
133 switch (up
->port
.iotype
) {
135 outb(up
->port
.hub6
- 1 + offset
, up
->port
.iobase
);
136 outb(value
, up
->port
.iobase
+ 1);
140 writeb(value
, up
->port
.membase
+ offset
);
144 outb(value
, up
->port
.iobase
+ offset
);
149 * We used to support using pause I/O for certain machines. We
150 * haven't supported this for a while, but just in case it's badly
151 * needed for certain old 386 machines, I've left these #define's
154 #define serial_inp(up, offset) serial_in(up, offset)
155 #define serial_outp(up, offset, value) serial_out(up, offset, value)
161 static void serial_icr_write(struct uart_sunsu_port
*up
, int offset
, int value
)
163 serial_out(up
, UART_SCR
, offset
);
164 serial_out(up
, UART_ICR
, value
);
167 #if 0 /* Unused currently */
168 static unsigned int serial_icr_read(struct uart_sunsu_port
*up
, int offset
)
172 serial_icr_write(up
, UART_ACR
, up
->acr
| UART_ACR_ICRRD
);
173 serial_out(up
, UART_SCR
, offset
);
174 value
= serial_in(up
, UART_ICR
);
175 serial_icr_write(up
, UART_ACR
, up
->acr
);
181 #ifdef CONFIG_SERIAL_8250_RSA
183 * Attempts to turn on the RSA FIFO. Returns zero on failure.
184 * We set the port uart clock rate if we succeed.
186 static int __enable_rsa(struct uart_sunsu_port
*up
)
191 mode
= serial_inp(up
, UART_RSA_MSR
);
192 result
= mode
& UART_RSA_MSR_FIFO
;
195 serial_outp(up
, UART_RSA_MSR
, mode
| UART_RSA_MSR_FIFO
);
196 mode
= serial_inp(up
, UART_RSA_MSR
);
197 result
= mode
& UART_RSA_MSR_FIFO
;
201 up
->port
.uartclk
= SERIAL_RSA_BAUD_BASE
* 16;
206 static void enable_rsa(struct uart_sunsu_port
*up
)
208 if (up
->port
.type
== PORT_RSA
) {
209 if (up
->port
.uartclk
!= SERIAL_RSA_BAUD_BASE
* 16) {
210 spin_lock_irq(&up
->port
.lock
);
212 spin_unlock_irq(&up
->port
.lock
);
214 if (up
->port
.uartclk
== SERIAL_RSA_BAUD_BASE
* 16)
215 serial_outp(up
, UART_RSA_FRR
, 0);
220 * Attempts to turn off the RSA FIFO. Returns zero on failure.
221 * It is unknown why interrupts were disabled in here. However,
222 * the caller is expected to preserve this behaviour by grabbing
223 * the spinlock before calling this function.
225 static void disable_rsa(struct uart_sunsu_port
*up
)
230 if (up
->port
.type
== PORT_RSA
&&
231 up
->port
.uartclk
== SERIAL_RSA_BAUD_BASE
* 16) {
232 spin_lock_irq(&up
->port
.lock
);
234 mode
= serial_inp(up
, UART_RSA_MSR
);
235 result
= !(mode
& UART_RSA_MSR_FIFO
);
238 serial_outp(up
, UART_RSA_MSR
, mode
& ~UART_RSA_MSR_FIFO
);
239 mode
= serial_inp(up
, UART_RSA_MSR
);
240 result
= !(mode
& UART_RSA_MSR_FIFO
);
244 up
->port
.uartclk
= SERIAL_RSA_BAUD_BASE_LO
* 16;
245 spin_unlock_irq(&up
->port
.lock
);
248 #endif /* CONFIG_SERIAL_8250_RSA */
250 static inline void __stop_tx(struct uart_sunsu_port
*p
)
252 if (p
->ier
& UART_IER_THRI
) {
253 p
->ier
&= ~UART_IER_THRI
;
254 serial_out(p
, UART_IER
, p
->ier
);
258 static void sunsu_stop_tx(struct uart_port
*port
)
260 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
265 * We really want to stop the transmitter from sending.
267 if (up
->port
.type
== PORT_16C950
) {
268 up
->acr
|= UART_ACR_TXDIS
;
269 serial_icr_write(up
, UART_ACR
, up
->acr
);
273 static void sunsu_start_tx(struct uart_port
*port
)
275 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
277 if (!(up
->ier
& UART_IER_THRI
)) {
278 up
->ier
|= UART_IER_THRI
;
279 serial_out(up
, UART_IER
, up
->ier
);
283 * Re-enable the transmitter if we disabled it.
285 if (up
->port
.type
== PORT_16C950
&& up
->acr
& UART_ACR_TXDIS
) {
286 up
->acr
&= ~UART_ACR_TXDIS
;
287 serial_icr_write(up
, UART_ACR
, up
->acr
);
291 static void sunsu_stop_rx(struct uart_port
*port
)
293 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
295 up
->ier
&= ~UART_IER_RLSI
;
296 up
->port
.read_status_mask
&= ~UART_LSR_DR
;
297 serial_out(up
, UART_IER
, up
->ier
);
300 static void sunsu_enable_ms(struct uart_port
*port
)
302 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
305 spin_lock_irqsave(&up
->port
.lock
, flags
);
306 up
->ier
|= UART_IER_MSI
;
307 serial_out(up
, UART_IER
, up
->ier
);
308 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
311 static struct tty_struct
*
312 receive_chars(struct uart_sunsu_port
*up
, unsigned char *status
)
314 struct tty_struct
*tty
= up
->port
.info
->port
.tty
;
315 unsigned char ch
, flag
;
317 int saw_console_brk
= 0;
320 ch
= serial_inp(up
, UART_RX
);
322 up
->port
.icount
.rx
++;
324 if (unlikely(*status
& (UART_LSR_BI
| UART_LSR_PE
|
325 UART_LSR_FE
| UART_LSR_OE
))) {
327 * For statistics only
329 if (*status
& UART_LSR_BI
) {
330 *status
&= ~(UART_LSR_FE
| UART_LSR_PE
);
331 up
->port
.icount
.brk
++;
332 if (up
->port
.cons
!= NULL
&&
333 up
->port
.line
== up
->port
.cons
->index
)
336 * We do the SysRQ and SAK checking
337 * here because otherwise the break
338 * may get masked by ignore_status_mask
339 * or read_status_mask.
341 if (uart_handle_break(&up
->port
))
343 } else if (*status
& UART_LSR_PE
)
344 up
->port
.icount
.parity
++;
345 else if (*status
& UART_LSR_FE
)
346 up
->port
.icount
.frame
++;
347 if (*status
& UART_LSR_OE
)
348 up
->port
.icount
.overrun
++;
351 * Mask off conditions which should be ingored.
353 *status
&= up
->port
.read_status_mask
;
355 if (up
->port
.cons
!= NULL
&&
356 up
->port
.line
== up
->port
.cons
->index
) {
357 /* Recover the break flag from console xmit */
358 *status
|= up
->lsr_break_flag
;
359 up
->lsr_break_flag
= 0;
362 if (*status
& UART_LSR_BI
) {
364 } else if (*status
& UART_LSR_PE
)
366 else if (*status
& UART_LSR_FE
)
369 if (uart_handle_sysrq_char(&up
->port
, ch
))
371 if ((*status
& up
->port
.ignore_status_mask
) == 0)
372 tty_insert_flip_char(tty
, ch
, flag
);
373 if (*status
& UART_LSR_OE
)
375 * Overrun is special, since it's reported
376 * immediately, and doesn't affect the current
379 tty_insert_flip_char(tty
, 0, TTY_OVERRUN
);
381 *status
= serial_inp(up
, UART_LSR
);
382 } while ((*status
& UART_LSR_DR
) && (max_count
-- > 0));
390 static void transmit_chars(struct uart_sunsu_port
*up
)
392 struct circ_buf
*xmit
= &up
->port
.info
->xmit
;
395 if (up
->port
.x_char
) {
396 serial_outp(up
, UART_TX
, up
->port
.x_char
);
397 up
->port
.icount
.tx
++;
401 if (uart_tx_stopped(&up
->port
)) {
402 sunsu_stop_tx(&up
->port
);
405 if (uart_circ_empty(xmit
)) {
410 count
= up
->port
.fifosize
;
412 serial_out(up
, UART_TX
, xmit
->buf
[xmit
->tail
]);
413 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
414 up
->port
.icount
.tx
++;
415 if (uart_circ_empty(xmit
))
417 } while (--count
> 0);
419 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
420 uart_write_wakeup(&up
->port
);
422 if (uart_circ_empty(xmit
))
426 static void check_modem_status(struct uart_sunsu_port
*up
)
430 status
= serial_in(up
, UART_MSR
);
432 if ((status
& UART_MSR_ANY_DELTA
) == 0)
435 if (status
& UART_MSR_TERI
)
436 up
->port
.icount
.rng
++;
437 if (status
& UART_MSR_DDSR
)
438 up
->port
.icount
.dsr
++;
439 if (status
& UART_MSR_DDCD
)
440 uart_handle_dcd_change(&up
->port
, status
& UART_MSR_DCD
);
441 if (status
& UART_MSR_DCTS
)
442 uart_handle_cts_change(&up
->port
, status
& UART_MSR_CTS
);
444 wake_up_interruptible(&up
->port
.info
->delta_msr_wait
);
447 static irqreturn_t
sunsu_serial_interrupt(int irq
, void *dev_id
)
449 struct uart_sunsu_port
*up
= dev_id
;
451 unsigned char status
;
453 spin_lock_irqsave(&up
->port
.lock
, flags
);
456 struct tty_struct
*tty
;
458 status
= serial_inp(up
, UART_LSR
);
460 if (status
& UART_LSR_DR
)
461 tty
= receive_chars(up
, &status
);
462 check_modem_status(up
);
463 if (status
& UART_LSR_THRE
)
466 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
469 tty_flip_buffer_push(tty
);
471 spin_lock_irqsave(&up
->port
.lock
, flags
);
473 } while (!(serial_in(up
, UART_IIR
) & UART_IIR_NO_INT
));
475 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
480 /* Separate interrupt handling path for keyboard/mouse ports. */
483 sunsu_change_speed(struct uart_port
*port
, unsigned int cflag
,
484 unsigned int iflag
, unsigned int quot
);
486 static void sunsu_change_mouse_baud(struct uart_sunsu_port
*up
)
488 unsigned int cur_cflag
= up
->cflag
;
492 up
->cflag
|= suncore_mouse_baud_cflag_next(cur_cflag
, &new_baud
);
494 quot
= up
->port
.uartclk
/ (16 * new_baud
);
496 sunsu_change_speed(&up
->port
, up
->cflag
, 0, quot
);
499 static void receive_kbd_ms_chars(struct uart_sunsu_port
*up
, int is_break
)
502 unsigned char ch
= serial_inp(up
, UART_RX
);
504 /* Stop-A is handled by drivers/char/keyboard.c now. */
505 if (up
->su_type
== SU_PORT_KBD
) {
507 serio_interrupt(&up
->serio
, ch
, 0);
509 } else if (up
->su_type
== SU_PORT_MS
) {
510 int ret
= suncore_mouse_baud_detection(ch
, is_break
);
514 sunsu_change_mouse_baud(up
);
521 serio_interrupt(&up
->serio
, ch
, 0);
526 } while (serial_in(up
, UART_LSR
) & UART_LSR_DR
);
529 static irqreturn_t
sunsu_kbd_ms_interrupt(int irq
, void *dev_id
)
531 struct uart_sunsu_port
*up
= dev_id
;
533 if (!(serial_in(up
, UART_IIR
) & UART_IIR_NO_INT
)) {
534 unsigned char status
= serial_inp(up
, UART_LSR
);
536 if ((status
& UART_LSR_DR
) || (status
& UART_LSR_BI
))
537 receive_kbd_ms_chars(up
, (status
& UART_LSR_BI
) != 0);
543 static unsigned int sunsu_tx_empty(struct uart_port
*port
)
545 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
549 spin_lock_irqsave(&up
->port
.lock
, flags
);
550 ret
= serial_in(up
, UART_LSR
) & UART_LSR_TEMT
? TIOCSER_TEMT
: 0;
551 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
556 static unsigned int sunsu_get_mctrl(struct uart_port
*port
)
558 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
559 unsigned char status
;
562 status
= serial_in(up
, UART_MSR
);
565 if (status
& UART_MSR_DCD
)
567 if (status
& UART_MSR_RI
)
569 if (status
& UART_MSR_DSR
)
571 if (status
& UART_MSR_CTS
)
576 static void sunsu_set_mctrl(struct uart_port
*port
, unsigned int mctrl
)
578 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
579 unsigned char mcr
= 0;
581 if (mctrl
& TIOCM_RTS
)
583 if (mctrl
& TIOCM_DTR
)
585 if (mctrl
& TIOCM_OUT1
)
586 mcr
|= UART_MCR_OUT1
;
587 if (mctrl
& TIOCM_OUT2
)
588 mcr
|= UART_MCR_OUT2
;
589 if (mctrl
& TIOCM_LOOP
)
590 mcr
|= UART_MCR_LOOP
;
592 serial_out(up
, UART_MCR
, mcr
);
595 static void sunsu_break_ctl(struct uart_port
*port
, int break_state
)
597 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
600 spin_lock_irqsave(&up
->port
.lock
, flags
);
601 if (break_state
== -1)
602 up
->lcr
|= UART_LCR_SBC
;
604 up
->lcr
&= ~UART_LCR_SBC
;
605 serial_out(up
, UART_LCR
, up
->lcr
);
606 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
609 static int sunsu_startup(struct uart_port
*port
)
611 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
615 if (up
->port
.type
== PORT_16C950
) {
616 /* Wake up and initialize UART */
618 serial_outp(up
, UART_LCR
, 0xBF);
619 serial_outp(up
, UART_EFR
, UART_EFR_ECB
);
620 serial_outp(up
, UART_IER
, 0);
621 serial_outp(up
, UART_LCR
, 0);
622 serial_icr_write(up
, UART_CSR
, 0); /* Reset the UART */
623 serial_outp(up
, UART_LCR
, 0xBF);
624 serial_outp(up
, UART_EFR
, UART_EFR_ECB
);
625 serial_outp(up
, UART_LCR
, 0);
628 #ifdef CONFIG_SERIAL_8250_RSA
630 * If this is an RSA port, see if we can kick it up to the
631 * higher speed clock.
637 * Clear the FIFO buffers and disable them.
638 * (they will be reenabled in set_termios())
640 if (uart_config
[up
->port
.type
].flags
& UART_CLEAR_FIFO
) {
641 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
642 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
|
643 UART_FCR_CLEAR_RCVR
| UART_FCR_CLEAR_XMIT
);
644 serial_outp(up
, UART_FCR
, 0);
648 * Clear the interrupt registers.
650 (void) serial_inp(up
, UART_LSR
);
651 (void) serial_inp(up
, UART_RX
);
652 (void) serial_inp(up
, UART_IIR
);
653 (void) serial_inp(up
, UART_MSR
);
656 * At this point, there's no way the LSR could still be 0xff;
657 * if it is, then bail out, because there's likely no UART
660 if (!(up
->port
.flags
& UPF_BUGGY_UART
) &&
661 (serial_inp(up
, UART_LSR
) == 0xff)) {
662 printk("ttyS%d: LSR safety check engaged!\n", up
->port
.line
);
666 if (up
->su_type
!= SU_PORT_PORT
) {
667 retval
= request_irq(up
->port
.irq
, sunsu_kbd_ms_interrupt
,
668 IRQF_SHARED
, su_typev
[up
->su_type
], up
);
670 retval
= request_irq(up
->port
.irq
, sunsu_serial_interrupt
,
671 IRQF_SHARED
, su_typev
[up
->su_type
], up
);
674 printk("su: Cannot register IRQ %d\n", up
->port
.irq
);
679 * Now, initialize the UART
681 serial_outp(up
, UART_LCR
, UART_LCR_WLEN8
);
683 spin_lock_irqsave(&up
->port
.lock
, flags
);
685 up
->port
.mctrl
|= TIOCM_OUT2
;
687 sunsu_set_mctrl(&up
->port
, up
->port
.mctrl
);
688 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
691 * Finally, enable interrupts. Note: Modem status interrupts
692 * are set via set_termios(), which will be occurring imminently
693 * anyway, so we don't enable them here.
695 up
->ier
= UART_IER_RLSI
| UART_IER_RDI
;
696 serial_outp(up
, UART_IER
, up
->ier
);
698 if (up
->port
.flags
& UPF_FOURPORT
) {
701 * Enable interrupts on the AST Fourport board
703 icp
= (up
->port
.iobase
& 0xfe0) | 0x01f;
709 * And clear the interrupt registers again for luck.
711 (void) serial_inp(up
, UART_LSR
);
712 (void) serial_inp(up
, UART_RX
);
713 (void) serial_inp(up
, UART_IIR
);
714 (void) serial_inp(up
, UART_MSR
);
719 static void sunsu_shutdown(struct uart_port
*port
)
721 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
725 * Disable interrupts from this port
728 serial_outp(up
, UART_IER
, 0);
730 spin_lock_irqsave(&up
->port
.lock
, flags
);
731 if (up
->port
.flags
& UPF_FOURPORT
) {
732 /* reset interrupts on the AST Fourport board */
733 inb((up
->port
.iobase
& 0xfe0) | 0x1f);
734 up
->port
.mctrl
|= TIOCM_OUT1
;
736 up
->port
.mctrl
&= ~TIOCM_OUT2
;
738 sunsu_set_mctrl(&up
->port
, up
->port
.mctrl
);
739 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
742 * Disable break condition and FIFOs
744 serial_out(up
, UART_LCR
, serial_inp(up
, UART_LCR
) & ~UART_LCR_SBC
);
745 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
|
746 UART_FCR_CLEAR_RCVR
|
747 UART_FCR_CLEAR_XMIT
);
748 serial_outp(up
, UART_FCR
, 0);
750 #ifdef CONFIG_SERIAL_8250_RSA
752 * Reset the RSA board back to 115kbps compat mode.
758 * Read data port to reset things.
760 (void) serial_in(up
, UART_RX
);
762 free_irq(up
->port
.irq
, up
);
766 sunsu_change_speed(struct uart_port
*port
, unsigned int cflag
,
767 unsigned int iflag
, unsigned int quot
)
769 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
770 unsigned char cval
, fcr
= 0;
773 switch (cflag
& CSIZE
) {
792 cval
|= UART_LCR_PARITY
;
793 if (!(cflag
& PARODD
))
794 cval
|= UART_LCR_EPAR
;
797 cval
|= UART_LCR_SPAR
;
801 * Work around a bug in the Oxford Semiconductor 952 rev B
802 * chip which causes it to seriously miscalculate baud rates
805 if ((quot
& 0xff) == 0 && up
->port
.type
== PORT_16C950
&&
809 if (uart_config
[up
->port
.type
].flags
& UART_USE_FIFO
) {
810 if ((up
->port
.uartclk
/ quot
) < (2400 * 16))
811 fcr
= UART_FCR_ENABLE_FIFO
| UART_FCR_TRIGGER_1
;
812 #ifdef CONFIG_SERIAL_8250_RSA
813 else if (up
->port
.type
== PORT_RSA
)
814 fcr
= UART_FCR_ENABLE_FIFO
| UART_FCR_TRIGGER_14
;
817 fcr
= UART_FCR_ENABLE_FIFO
| UART_FCR_TRIGGER_8
;
819 if (up
->port
.type
== PORT_16750
)
820 fcr
|= UART_FCR7_64BYTE
;
823 * Ok, we're now changing the port state. Do it with
824 * interrupts disabled.
826 spin_lock_irqsave(&up
->port
.lock
, flags
);
829 * Update the per-port timeout.
831 uart_update_timeout(port
, cflag
, (port
->uartclk
/ (16 * quot
)));
833 up
->port
.read_status_mask
= UART_LSR_OE
| UART_LSR_THRE
| UART_LSR_DR
;
835 up
->port
.read_status_mask
|= UART_LSR_FE
| UART_LSR_PE
;
836 if (iflag
& (BRKINT
| PARMRK
))
837 up
->port
.read_status_mask
|= UART_LSR_BI
;
840 * Characteres to ignore
842 up
->port
.ignore_status_mask
= 0;
844 up
->port
.ignore_status_mask
|= UART_LSR_PE
| UART_LSR_FE
;
845 if (iflag
& IGNBRK
) {
846 up
->port
.ignore_status_mask
|= UART_LSR_BI
;
848 * If we're ignoring parity and break indicators,
849 * ignore overruns too (for real raw support).
852 up
->port
.ignore_status_mask
|= UART_LSR_OE
;
856 * ignore all characters if CREAD is not set
858 if ((cflag
& CREAD
) == 0)
859 up
->port
.ignore_status_mask
|= UART_LSR_DR
;
862 * CTS flow control flag and modem status interrupts
864 up
->ier
&= ~UART_IER_MSI
;
865 if (UART_ENABLE_MS(&up
->port
, cflag
))
866 up
->ier
|= UART_IER_MSI
;
868 serial_out(up
, UART_IER
, up
->ier
);
870 if (uart_config
[up
->port
.type
].flags
& UART_STARTECH
) {
871 serial_outp(up
, UART_LCR
, 0xBF);
872 serial_outp(up
, UART_EFR
, cflag
& CRTSCTS
? UART_EFR_CTS
:0);
874 serial_outp(up
, UART_LCR
, cval
| UART_LCR_DLAB
);/* set DLAB */
875 serial_outp(up
, UART_DLL
, quot
& 0xff); /* LS of divisor */
876 serial_outp(up
, UART_DLM
, quot
>> 8); /* MS of divisor */
877 if (up
->port
.type
== PORT_16750
)
878 serial_outp(up
, UART_FCR
, fcr
); /* set fcr */
879 serial_outp(up
, UART_LCR
, cval
); /* reset DLAB */
880 up
->lcr
= cval
; /* Save LCR */
881 if (up
->port
.type
!= PORT_16750
) {
882 if (fcr
& UART_FCR_ENABLE_FIFO
) {
883 /* emulated UARTs (Lucent Venus 167x) need two steps */
884 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
886 serial_outp(up
, UART_FCR
, fcr
); /* set fcr */
891 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
895 sunsu_set_termios(struct uart_port
*port
, struct ktermios
*termios
,
896 struct ktermios
*old
)
898 unsigned int baud
, quot
;
901 * Ask the core to calculate the divisor for us.
903 baud
= uart_get_baud_rate(port
, termios
, old
, 0, port
->uartclk
/16);
904 quot
= uart_get_divisor(port
, baud
);
906 sunsu_change_speed(port
, termios
->c_cflag
, termios
->c_iflag
, quot
);
909 static void sunsu_release_port(struct uart_port
*port
)
913 static int sunsu_request_port(struct uart_port
*port
)
918 static void sunsu_config_port(struct uart_port
*port
, int flags
)
920 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*) port
;
922 if (flags
& UART_CONFIG_TYPE
) {
924 * We are supposed to call autoconfig here, but this requires
925 * splitting all the OBP probing crap from the UART probing.
926 * We'll do it when we kill sunsu.c altogether.
928 port
->type
= up
->type_probed
; /* XXX */
933 sunsu_verify_port(struct uart_port
*port
, struct serial_struct
*ser
)
939 sunsu_type(struct uart_port
*port
)
941 int type
= port
->type
;
943 if (type
>= ARRAY_SIZE(uart_config
))
945 return uart_config
[type
].name
;
948 static struct uart_ops sunsu_pops
= {
949 .tx_empty
= sunsu_tx_empty
,
950 .set_mctrl
= sunsu_set_mctrl
,
951 .get_mctrl
= sunsu_get_mctrl
,
952 .stop_tx
= sunsu_stop_tx
,
953 .start_tx
= sunsu_start_tx
,
954 .stop_rx
= sunsu_stop_rx
,
955 .enable_ms
= sunsu_enable_ms
,
956 .break_ctl
= sunsu_break_ctl
,
957 .startup
= sunsu_startup
,
958 .shutdown
= sunsu_shutdown
,
959 .set_termios
= sunsu_set_termios
,
961 .release_port
= sunsu_release_port
,
962 .request_port
= sunsu_request_port
,
963 .config_port
= sunsu_config_port
,
964 .verify_port
= sunsu_verify_port
,
969 static struct uart_sunsu_port sunsu_ports
[UART_NR
];
973 static DEFINE_SPINLOCK(sunsu_serio_lock
);
975 static int sunsu_serio_write(struct serio
*serio
, unsigned char ch
)
977 struct uart_sunsu_port
*up
= serio
->port_data
;
981 spin_lock_irqsave(&sunsu_serio_lock
, flags
);
984 lsr
= serial_in(up
, UART_LSR
);
985 } while (!(lsr
& UART_LSR_THRE
));
987 /* Send the character out. */
988 serial_out(up
, UART_TX
, ch
);
990 spin_unlock_irqrestore(&sunsu_serio_lock
, flags
);
995 static int sunsu_serio_open(struct serio
*serio
)
997 struct uart_sunsu_port
*up
= serio
->port_data
;
1001 spin_lock_irqsave(&sunsu_serio_lock
, flags
);
1002 if (!up
->serio_open
) {
1007 spin_unlock_irqrestore(&sunsu_serio_lock
, flags
);
1012 static void sunsu_serio_close(struct serio
*serio
)
1014 struct uart_sunsu_port
*up
= serio
->port_data
;
1015 unsigned long flags
;
1017 spin_lock_irqsave(&sunsu_serio_lock
, flags
);
1019 spin_unlock_irqrestore(&sunsu_serio_lock
, flags
);
1022 #endif /* CONFIG_SERIO */
1024 static void sunsu_autoconfig(struct uart_sunsu_port
*up
)
1026 unsigned char status1
, status2
, scratch
, scratch2
, scratch3
;
1027 unsigned char save_lcr
, save_mcr
;
1028 unsigned long flags
;
1030 if (up
->su_type
== SU_PORT_NONE
)
1033 up
->type_probed
= PORT_UNKNOWN
;
1034 up
->port
.iotype
= UPIO_MEM
;
1036 spin_lock_irqsave(&up
->port
.lock
, flags
);
1038 if (!(up
->port
.flags
& UPF_BUGGY_UART
)) {
1040 * Do a simple existence test first; if we fail this, there's
1041 * no point trying anything else.
1043 * 0x80 is used as a nonsense port to prevent against false
1044 * positives due to ISA bus float. The assumption is that
1045 * 0x80 is a non-existent port; which should be safe since
1046 * include/asm/io.h also makes this assumption.
1048 scratch
= serial_inp(up
, UART_IER
);
1049 serial_outp(up
, UART_IER
, 0);
1053 scratch2
= serial_inp(up
, UART_IER
);
1054 serial_outp(up
, UART_IER
, 0x0f);
1058 scratch3
= serial_inp(up
, UART_IER
);
1059 serial_outp(up
, UART_IER
, scratch
);
1060 if (scratch2
!= 0 || scratch3
!= 0x0F)
1061 goto out
; /* We failed; there's nothing here */
1064 save_mcr
= serial_in(up
, UART_MCR
);
1065 save_lcr
= serial_in(up
, UART_LCR
);
1068 * Check to see if a UART is really there. Certain broken
1069 * internal modems based on the Rockwell chipset fail this
1070 * test, because they apparently don't implement the loopback
1071 * test mode. So this test is skipped on the COM 1 through
1072 * COM 4 ports. This *should* be safe, since no board
1073 * manufacturer would be stupid enough to design a board
1074 * that conflicts with COM 1-4 --- we hope!
1076 if (!(up
->port
.flags
& UPF_SKIP_TEST
)) {
1077 serial_outp(up
, UART_MCR
, UART_MCR_LOOP
| 0x0A);
1078 status1
= serial_inp(up
, UART_MSR
) & 0xF0;
1079 serial_outp(up
, UART_MCR
, save_mcr
);
1080 if (status1
!= 0x90)
1081 goto out
; /* We failed loopback test */
1083 serial_outp(up
, UART_LCR
, 0xBF); /* set up for StarTech test */
1084 serial_outp(up
, UART_EFR
, 0); /* EFR is the same as FCR */
1085 serial_outp(up
, UART_LCR
, 0);
1086 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
1087 scratch
= serial_in(up
, UART_IIR
) >> 6;
1090 up
->port
.type
= PORT_16450
;
1093 up
->port
.type
= PORT_UNKNOWN
;
1096 up
->port
.type
= PORT_16550
;
1099 up
->port
.type
= PORT_16550A
;
1102 if (up
->port
.type
== PORT_16550A
) {
1103 /* Check for Startech UART's */
1104 serial_outp(up
, UART_LCR
, UART_LCR_DLAB
);
1105 if (serial_in(up
, UART_EFR
) == 0) {
1106 up
->port
.type
= PORT_16650
;
1108 serial_outp(up
, UART_LCR
, 0xBF);
1109 if (serial_in(up
, UART_EFR
) == 0)
1110 up
->port
.type
= PORT_16650V2
;
1113 if (up
->port
.type
== PORT_16550A
) {
1114 /* Check for TI 16750 */
1115 serial_outp(up
, UART_LCR
, save_lcr
| UART_LCR_DLAB
);
1116 serial_outp(up
, UART_FCR
,
1117 UART_FCR_ENABLE_FIFO
| UART_FCR7_64BYTE
);
1118 scratch
= serial_in(up
, UART_IIR
) >> 5;
1121 * If this is a 16750, and not a cheap UART
1122 * clone, then it should only go into 64 byte
1123 * mode if the UART_FCR7_64BYTE bit was set
1124 * while UART_LCR_DLAB was latched.
1126 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
1127 serial_outp(up
, UART_LCR
, 0);
1128 serial_outp(up
, UART_FCR
,
1129 UART_FCR_ENABLE_FIFO
| UART_FCR7_64BYTE
);
1130 scratch
= serial_in(up
, UART_IIR
) >> 5;
1132 up
->port
.type
= PORT_16750
;
1134 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
1136 serial_outp(up
, UART_LCR
, save_lcr
);
1137 if (up
->port
.type
== PORT_16450
) {
1138 scratch
= serial_in(up
, UART_SCR
);
1139 serial_outp(up
, UART_SCR
, 0xa5);
1140 status1
= serial_in(up
, UART_SCR
);
1141 serial_outp(up
, UART_SCR
, 0x5a);
1142 status2
= serial_in(up
, UART_SCR
);
1143 serial_outp(up
, UART_SCR
, scratch
);
1145 if ((status1
!= 0xa5) || (status2
!= 0x5a))
1146 up
->port
.type
= PORT_8250
;
1149 up
->port
.fifosize
= uart_config
[up
->port
.type
].dfl_xmit_fifo_size
;
1151 if (up
->port
.type
== PORT_UNKNOWN
)
1153 up
->type_probed
= up
->port
.type
; /* XXX */
1158 #ifdef CONFIG_SERIAL_8250_RSA
1159 if (up
->port
.type
== PORT_RSA
)
1160 serial_outp(up
, UART_RSA_FRR
, 0);
1162 serial_outp(up
, UART_MCR
, save_mcr
);
1163 serial_outp(up
, UART_FCR
, (UART_FCR_ENABLE_FIFO
|
1164 UART_FCR_CLEAR_RCVR
|
1165 UART_FCR_CLEAR_XMIT
));
1166 serial_outp(up
, UART_FCR
, 0);
1167 (void)serial_in(up
, UART_RX
);
1168 serial_outp(up
, UART_IER
, 0);
1171 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
1174 static struct uart_driver sunsu_reg
= {
1175 .owner
= THIS_MODULE
,
1176 .driver_name
= "sunsu",
1181 static int __init
sunsu_kbd_ms_init(struct uart_sunsu_port
*up
)
1185 struct serio
*serio
;
1188 if (up
->su_type
== SU_PORT_KBD
) {
1189 up
->cflag
= B1200
| CS8
| CLOCAL
| CREAD
;
1192 up
->cflag
= B4800
| CS8
| CLOCAL
| CREAD
;
1195 quot
= up
->port
.uartclk
/ (16 * baud
);
1197 sunsu_autoconfig(up
);
1198 if (up
->port
.type
== PORT_UNKNOWN
)
1201 printk("%s: %s port at %llx, irq %u\n",
1202 to_of_device(up
->port
.dev
)->node
->full_name
,
1203 (up
->su_type
== SU_PORT_KBD
) ? "Keyboard" : "Mouse",
1204 (unsigned long long) up
->port
.mapbase
,
1209 serio
->port_data
= up
;
1211 serio
->id
.type
= SERIO_RS232
;
1212 if (up
->su_type
== SU_PORT_KBD
) {
1213 serio
->id
.proto
= SERIO_SUNKBD
;
1214 strlcpy(serio
->name
, "sukbd", sizeof(serio
->name
));
1216 serio
->id
.proto
= SERIO_SUN
;
1217 serio
->id
.extra
= 1;
1218 strlcpy(serio
->name
, "sums", sizeof(serio
->name
));
1220 strlcpy(serio
->phys
,
1221 (!(up
->port
.line
& 1) ? "su/serio0" : "su/serio1"),
1222 sizeof(serio
->phys
));
1224 serio
->write
= sunsu_serio_write
;
1225 serio
->open
= sunsu_serio_open
;
1226 serio
->close
= sunsu_serio_close
;
1227 serio
->dev
.parent
= up
->port
.dev
;
1229 serio_register_port(serio
);
1232 sunsu_change_speed(&up
->port
, up
->cflag
, 0, quot
);
1234 sunsu_startup(&up
->port
);
1239 * ------------------------------------------------------------
1240 * Serial console driver
1241 * ------------------------------------------------------------
1244 #ifdef CONFIG_SERIAL_SUNSU_CONSOLE
1246 #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1249 * Wait for transmitter & holding register to empty
1251 static __inline__
void wait_for_xmitr(struct uart_sunsu_port
*up
)
1253 unsigned int status
, tmout
= 10000;
1255 /* Wait up to 10ms for the character(s) to be sent. */
1257 status
= serial_in(up
, UART_LSR
);
1259 if (status
& UART_LSR_BI
)
1260 up
->lsr_break_flag
= UART_LSR_BI
;
1265 } while ((status
& BOTH_EMPTY
) != BOTH_EMPTY
);
1267 /* Wait up to 1s for flow control if necessary */
1268 if (up
->port
.flags
& UPF_CONS_FLOW
) {
1271 ((serial_in(up
, UART_MSR
) & UART_MSR_CTS
) == 0))
1276 static void sunsu_console_putchar(struct uart_port
*port
, int ch
)
1278 struct uart_sunsu_port
*up
= (struct uart_sunsu_port
*)port
;
1281 serial_out(up
, UART_TX
, ch
);
1285 * Print a string to the serial port trying not to disturb
1286 * any possible real use of the port...
1288 static void sunsu_console_write(struct console
*co
, const char *s
,
1291 struct uart_sunsu_port
*up
= &sunsu_ports
[co
->index
];
1292 unsigned long flags
;
1296 local_irq_save(flags
);
1297 if (up
->port
.sysrq
) {
1299 } else if (oops_in_progress
) {
1300 locked
= spin_trylock(&up
->port
.lock
);
1302 spin_lock(&up
->port
.lock
);
1305 * First save the UER then disable the interrupts
1307 ier
= serial_in(up
, UART_IER
);
1308 serial_out(up
, UART_IER
, 0);
1310 uart_console_write(&up
->port
, s
, count
, sunsu_console_putchar
);
1313 * Finally, wait for transmitter to become empty
1314 * and restore the IER
1317 serial_out(up
, UART_IER
, ier
);
1320 spin_unlock(&up
->port
.lock
);
1321 local_irq_restore(flags
);
1325 * Setup initial baud/bits/parity. We do two things here:
1326 * - construct a cflag setting for the first su_open()
1327 * - initialize the serial port
1328 * Return non-zero if we didn't find a serial port.
1330 static int __init
sunsu_console_setup(struct console
*co
, char *options
)
1332 struct uart_port
*port
;
1338 printk("Console: ttyS%d (SU)\n",
1339 (sunsu_reg
.minor
- 64) + co
->index
);
1342 * Check whether an invalid uart number has been specified, and
1343 * if so, search for the first available port that does have
1346 if (co
->index
>= UART_NR
)
1348 port
= &sunsu_ports
[co
->index
].port
;
1353 spin_lock_init(&port
->lock
);
1356 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
1358 return uart_set_options(port
, co
, baud
, parity
, bits
, flow
);
1361 static struct console sunsu_console
= {
1363 .write
= sunsu_console_write
,
1364 .device
= uart_console_device
,
1365 .setup
= sunsu_console_setup
,
1366 .flags
= CON_PRINTBUFFER
,
1375 static inline struct console
*SUNSU_CONSOLE(void)
1377 return &sunsu_console
;
1380 #define SUNSU_CONSOLE() (NULL)
1381 #define sunsu_serial_console_init() do { } while (0)
1384 static enum su_type __devinit
su_get_type(struct device_node
*dp
)
1386 struct device_node
*ap
= of_find_node_by_path("/aliases");
1389 const char *keyb
= of_get_property(ap
, "keyboard", NULL
);
1390 const char *ms
= of_get_property(ap
, "mouse", NULL
);
1393 if (dp
== of_find_node_by_path(keyb
))
1397 if (dp
== of_find_node_by_path(ms
))
1402 return SU_PORT_PORT
;
1405 static int __devinit
su_probe(struct of_device
*op
, const struct of_device_id
*match
)
1408 struct device_node
*dp
= op
->node
;
1409 struct uart_sunsu_port
*up
;
1410 struct resource
*rp
;
1414 type
= su_get_type(dp
);
1415 if (type
== SU_PORT_PORT
) {
1416 if (inst
>= UART_NR
)
1418 up
= &sunsu_ports
[inst
];
1420 up
= kzalloc(sizeof(*up
), GFP_KERNEL
);
1425 up
->port
.line
= inst
;
1427 spin_lock_init(&up
->port
.lock
);
1431 rp
= &op
->resource
[0];
1432 up
->port
.mapbase
= rp
->start
;
1433 up
->reg_size
= (rp
->end
- rp
->start
) + 1;
1434 up
->port
.membase
= of_ioremap(rp
, 0, up
->reg_size
, "su");
1435 if (!up
->port
.membase
) {
1436 if (type
!= SU_PORT_PORT
)
1441 up
->port
.irq
= op
->irqs
[0];
1443 up
->port
.dev
= &op
->dev
;
1445 up
->port
.type
= PORT_UNKNOWN
;
1446 up
->port
.uartclk
= (SU_BASE_BAUD
* 16);
1449 if (up
->su_type
== SU_PORT_KBD
|| up
->su_type
== SU_PORT_MS
) {
1450 err
= sunsu_kbd_ms_init(up
);
1455 dev_set_drvdata(&op
->dev
, up
);
1460 up
->port
.flags
|= UPF_BOOT_AUTOCONF
;
1462 sunsu_autoconfig(up
);
1465 if (up
->port
.type
== PORT_UNKNOWN
)
1468 up
->port
.ops
= &sunsu_pops
;
1470 sunserial_console_match(SUNSU_CONSOLE(), dp
,
1471 &sunsu_reg
, up
->port
.line
);
1472 err
= uart_add_one_port(&sunsu_reg
, &up
->port
);
1476 dev_set_drvdata(&op
->dev
, up
);
1483 of_iounmap(&op
->resource
[0], up
->port
.membase
, up
->reg_size
);
1487 static int __devexit
su_remove(struct of_device
*op
)
1489 struct uart_sunsu_port
*up
= dev_get_drvdata(&op
->dev
);
1491 if (up
->su_type
== SU_PORT_MS
||
1492 up
->su_type
== SU_PORT_KBD
) {
1494 serio_unregister_port(&up
->serio
);
1497 } else if (up
->port
.type
!= PORT_UNKNOWN
) {
1498 uart_remove_one_port(&sunsu_reg
, &up
->port
);
1501 if (up
->port
.membase
)
1502 of_iounmap(&op
->resource
[0], up
->port
.membase
, up
->reg_size
);
1504 dev_set_drvdata(&op
->dev
, NULL
);
1509 static struct of_device_id su_match
[] = {
1522 MODULE_DEVICE_TABLE(of
, su_match
);
1524 static struct of_platform_driver su_driver
= {
1526 .match_table
= su_match
,
1528 .remove
= __devexit_p(su_remove
),
1531 static int __init
sunsu_init(void)
1533 struct device_node
*dp
;
1537 for_each_node_by_name(dp
, "su") {
1538 if (su_get_type(dp
) == SU_PORT_PORT
)
1541 for_each_node_by_name(dp
, "su_pnp") {
1542 if (su_get_type(dp
) == SU_PORT_PORT
)
1545 for_each_node_by_name(dp
, "serial") {
1546 if (of_device_is_compatible(dp
, "su")) {
1547 if (su_get_type(dp
) == SU_PORT_PORT
)
1553 err
= sunserial_register_minors(&sunsu_reg
, num_uart
);
1558 err
= of_register_driver(&su_driver
, &of_bus_type
);
1559 if (err
&& num_uart
)
1560 sunserial_unregister_minors(&sunsu_reg
, num_uart
);
1565 static void __exit
sunsu_exit(void)
1568 sunserial_unregister_minors(&sunsu_reg
, sunsu_reg
.nr
);
1571 module_init(sunsu_init
);
1572 module_exit(sunsu_exit
);
1574 MODULE_AUTHOR("Eddie C. Dost, Peter Zaitcev, and David S. Miller");
1575 MODULE_DESCRIPTION("Sun SU serial port driver");
1576 MODULE_VERSION("2.0");
1577 MODULE_LICENSE("GPL");