[PATCH] spufs: fix sparse warnings
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / include / asm-powerpc / spu.h
blob3bf6a502aeafe7db8131448381af2314cf96733d
1 /*
2 * SPU core / file system interface and HW structures
4 * (C) Copyright IBM Deutschland Entwicklung GmbH 2005
6 * Author: Arnd Bergmann <arndb@de.ibm.com>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 #ifndef _SPU_H
24 #define _SPU_H
25 #ifdef __KERNEL__
27 #include <linux/config.h>
28 #include <linux/kref.h>
29 #include <linux/workqueue.h>
31 #define LS_ORDER (6) /* 256 kb */
33 #define LS_SIZE (PAGE_SIZE << LS_ORDER)
34 #define LS_ADDR_MASK (LS_SIZE - 1)
36 #define MFC_PUT_CMD 0x20
37 #define MFC_PUTS_CMD 0x28
38 #define MFC_PUTR_CMD 0x30
39 #define MFC_PUTF_CMD 0x22
40 #define MFC_PUTB_CMD 0x21
41 #define MFC_PUTFS_CMD 0x2A
42 #define MFC_PUTBS_CMD 0x29
43 #define MFC_PUTRF_CMD 0x32
44 #define MFC_PUTRB_CMD 0x31
45 #define MFC_PUTL_CMD 0x24
46 #define MFC_PUTRL_CMD 0x34
47 #define MFC_PUTLF_CMD 0x26
48 #define MFC_PUTLB_CMD 0x25
49 #define MFC_PUTRLF_CMD 0x36
50 #define MFC_PUTRLB_CMD 0x35
52 #define MFC_GET_CMD 0x40
53 #define MFC_GETS_CMD 0x48
54 #define MFC_GETF_CMD 0x42
55 #define MFC_GETB_CMD 0x41
56 #define MFC_GETFS_CMD 0x4A
57 #define MFC_GETBS_CMD 0x49
58 #define MFC_GETL_CMD 0x44
59 #define MFC_GETLF_CMD 0x46
60 #define MFC_GETLB_CMD 0x45
62 #define MFC_SDCRT_CMD 0x80
63 #define MFC_SDCRTST_CMD 0x81
64 #define MFC_SDCRZ_CMD 0x89
65 #define MFC_SDCRS_CMD 0x8D
66 #define MFC_SDCRF_CMD 0x8F
68 #define MFC_GETLLAR_CMD 0xD0
69 #define MFC_PUTLLC_CMD 0xB4
70 #define MFC_PUTLLUC_CMD 0xB0
71 #define MFC_PUTQLLUC_CMD 0xB8
72 #define MFC_SNDSIG_CMD 0xA0
73 #define MFC_SNDSIGB_CMD 0xA1
74 #define MFC_SNDSIGF_CMD 0xA2
75 #define MFC_BARRIER_CMD 0xC0
76 #define MFC_EIEIO_CMD 0xC8
77 #define MFC_SYNC_CMD 0xCC
79 #define MFC_MIN_DMA_SIZE_SHIFT 4 /* 16 bytes */
80 #define MFC_MAX_DMA_SIZE_SHIFT 14 /* 16384 bytes */
81 #define MFC_MIN_DMA_SIZE (1 << MFC_MIN_DMA_SIZE_SHIFT)
82 #define MFC_MAX_DMA_SIZE (1 << MFC_MAX_DMA_SIZE_SHIFT)
83 #define MFC_MIN_DMA_SIZE_MASK (MFC_MIN_DMA_SIZE - 1)
84 #define MFC_MAX_DMA_SIZE_MASK (MFC_MAX_DMA_SIZE - 1)
85 #define MFC_MIN_DMA_LIST_SIZE 0x0008 /* 8 bytes */
86 #define MFC_MAX_DMA_LIST_SIZE 0x4000 /* 16K bytes */
88 #define MFC_TAGID_TO_TAGMASK(tag_id) (1 << (tag_id & 0x1F))
90 /* Events for Channels 0-2 */
91 #define MFC_DMA_TAG_STATUS_UPDATE_EVENT 0x00000001
92 #define MFC_DMA_TAG_CMD_STALL_NOTIFY_EVENT 0x00000002
93 #define MFC_DMA_QUEUE_AVAILABLE_EVENT 0x00000008
94 #define MFC_SPU_MAILBOX_WRITTEN_EVENT 0x00000010
95 #define MFC_DECREMENTER_EVENT 0x00000020
96 #define MFC_PU_INT_MAILBOX_AVAILABLE_EVENT 0x00000040
97 #define MFC_PU_MAILBOX_AVAILABLE_EVENT 0x00000080
98 #define MFC_SIGNAL_2_EVENT 0x00000100
99 #define MFC_SIGNAL_1_EVENT 0x00000200
100 #define MFC_LLR_LOST_EVENT 0x00000400
101 #define MFC_PRIV_ATTN_EVENT 0x00000800
102 #define MFC_MULTI_SRC_EVENT 0x00001000
104 /* Flags indicating progress during context switch. */
105 #define SPU_CONTEXT_SWITCH_PENDING 0UL
106 #define SPU_CONTEXT_SWITCH_ACTIVE 1UL
108 struct spu_context;
109 struct spu_runqueue;
111 struct spu {
112 char *name;
113 unsigned long local_store_phys;
114 u8 *local_store;
115 struct spu_problem __iomem *problem;
116 struct spu_priv1 __iomem *priv1;
117 struct spu_priv2 __iomem *priv2;
118 struct list_head list;
119 struct list_head sched_list;
120 int number;
121 u32 isrc;
122 u32 node;
123 u64 flags;
124 u64 dar;
125 u64 dsisr;
126 struct kref kref;
127 size_t ls_size;
128 unsigned int slb_replace;
129 struct mm_struct *mm;
130 struct spu_context *ctx;
131 struct spu_runqueue *rq;
132 unsigned long long timestamp;
133 pid_t pid;
134 int prio;
135 int class_0_pending;
136 spinlock_t register_lock;
138 u32 stop_code;
139 void (* wbox_callback)(struct spu *spu);
140 void (* ibox_callback)(struct spu *spu);
141 void (* stop_callback)(struct spu *spu);
143 char irq_c0[8];
144 char irq_c1[8];
145 char irq_c2[8];
148 struct spu *spu_alloc(void);
149 void spu_free(struct spu *spu);
150 int spu_irq_class_0_bottom(struct spu *spu);
151 int spu_irq_class_1_bottom(struct spu *spu);
153 extern struct spufs_calls {
154 asmlinkage long (*create_thread)(const char __user *name,
155 unsigned int flags, mode_t mode);
156 asmlinkage long (*spu_run)(struct file *filp, __u32 __user *unpc,
157 __u32 __user *ustatus);
158 struct module *owner;
159 } spufs_calls;
161 #ifdef CONFIG_SPU_FS_MODULE
162 int register_spu_syscalls(struct spufs_calls *calls);
163 void unregister_spu_syscalls(struct spufs_calls *calls);
164 #else
165 static inline int register_spu_syscalls(struct spufs_calls *calls)
167 return 0;
169 static inline void unregister_spu_syscalls(struct spufs_calls *calls)
172 #endif /* MODULE */
175 /* access to priv1 registers */
176 void spu_int_mask_and(struct spu *spu, int class, u64 mask);
177 void spu_int_mask_or(struct spu *spu, int class, u64 mask);
178 void spu_int_mask_set(struct spu *spu, int class, u64 mask);
179 u64 spu_int_mask_get(struct spu *spu, int class);
180 void spu_int_stat_clear(struct spu *spu, int class, u64 stat);
181 u64 spu_int_stat_get(struct spu *spu, int class);
182 void spu_int_route_set(struct spu *spu, u64 route);
183 u64 spu_mfc_dar_get(struct spu *spu);
184 u64 spu_mfc_dsisr_get(struct spu *spu);
185 void spu_mfc_dsisr_set(struct spu *spu, u64 dsisr);
186 void spu_mfc_sdr_set(struct spu *spu, u64 sdr);
187 void spu_mfc_sr1_set(struct spu *spu, u64 sr1);
188 u64 spu_mfc_sr1_get(struct spu *spu);
189 void spu_mfc_tclass_id_set(struct spu *spu, u64 tclass_id);
190 u64 spu_mfc_tclass_id_get(struct spu *spu);
191 void spu_tlb_invalidate(struct spu *spu);
192 void spu_resource_allocation_groupID_set(struct spu *spu, u64 id);
193 u64 spu_resource_allocation_groupID_get(struct spu *spu);
194 void spu_resource_allocation_enable_set(struct spu *spu, u64 enable);
195 u64 spu_resource_allocation_enable_get(struct spu *spu);
199 * This defines the Local Store, Problem Area and Privlege Area of an SPU.
202 union mfc_tag_size_class_cmd {
203 struct {
204 u16 mfc_size;
205 u16 mfc_tag;
206 u8 pad;
207 u8 mfc_rclassid;
208 u16 mfc_cmd;
209 } u;
210 struct {
211 u32 mfc_size_tag32;
212 u32 mfc_class_cmd32;
213 } by32;
214 u64 all64;
217 struct mfc_cq_sr {
218 u64 mfc_cq_data0_RW;
219 u64 mfc_cq_data1_RW;
220 u64 mfc_cq_data2_RW;
221 u64 mfc_cq_data3_RW;
224 struct spu_problem {
225 #define MS_SYNC_PENDING 1L
226 u64 spc_mssync_RW; /* 0x0000 */
227 u8 pad_0x0008_0x3000[0x3000 - 0x0008];
229 /* DMA Area */
230 u8 pad_0x3000_0x3004[0x4]; /* 0x3000 */
231 u32 mfc_lsa_W; /* 0x3004 */
232 u64 mfc_ea_W; /* 0x3008 */
233 union mfc_tag_size_class_cmd mfc_union_W; /* 0x3010 */
234 u8 pad_0x3018_0x3104[0xec]; /* 0x3018 */
235 u32 dma_qstatus_R; /* 0x3104 */
236 u8 pad_0x3108_0x3204[0xfc]; /* 0x3108 */
237 u32 dma_querytype_RW; /* 0x3204 */
238 u8 pad_0x3208_0x321c[0x14]; /* 0x3208 */
239 u32 dma_querymask_RW; /* 0x321c */
240 u8 pad_0x3220_0x322c[0xc]; /* 0x3220 */
241 u32 dma_tagstatus_R; /* 0x322c */
242 #define DMA_TAGSTATUS_INTR_ANY 1u
243 #define DMA_TAGSTATUS_INTR_ALL 2u
244 u8 pad_0x3230_0x4000[0x4000 - 0x3230]; /* 0x3230 */
246 /* SPU Control Area */
247 u8 pad_0x4000_0x4004[0x4]; /* 0x4000 */
248 u32 pu_mb_R; /* 0x4004 */
249 u8 pad_0x4008_0x400c[0x4]; /* 0x4008 */
250 u32 spu_mb_W; /* 0x400c */
251 u8 pad_0x4010_0x4014[0x4]; /* 0x4010 */
252 u32 mb_stat_R; /* 0x4014 */
253 u8 pad_0x4018_0x401c[0x4]; /* 0x4018 */
254 u32 spu_runcntl_RW; /* 0x401c */
255 #define SPU_RUNCNTL_STOP 0L
256 #define SPU_RUNCNTL_RUNNABLE 1L
257 u8 pad_0x4020_0x4024[0x4]; /* 0x4020 */
258 u32 spu_status_R; /* 0x4024 */
259 #define SPU_STOP_STATUS_SHIFT 16
260 #define SPU_STATUS_STOPPED 0x0
261 #define SPU_STATUS_RUNNING 0x1
262 #define SPU_STATUS_STOPPED_BY_STOP 0x2
263 #define SPU_STATUS_STOPPED_BY_HALT 0x4
264 #define SPU_STATUS_WAITING_FOR_CHANNEL 0x8
265 #define SPU_STATUS_SINGLE_STEP 0x10
266 #define SPU_STATUS_INVALID_INSTR 0x20
267 #define SPU_STATUS_INVALID_CH 0x40
268 #define SPU_STATUS_ISOLATED_STATE 0x80
269 #define SPU_STATUS_ISOLATED_LOAD_STAUTUS 0x200
270 #define SPU_STATUS_ISOLATED_EXIT_STAUTUS 0x400
271 u8 pad_0x4028_0x402c[0x4]; /* 0x4028 */
272 u32 spu_spe_R; /* 0x402c */
273 u8 pad_0x4030_0x4034[0x4]; /* 0x4030 */
274 u32 spu_npc_RW; /* 0x4034 */
275 u8 pad_0x4038_0x14000[0x14000 - 0x4038]; /* 0x4038 */
277 /* Signal Notification Area */
278 u8 pad_0x14000_0x1400c[0xc]; /* 0x14000 */
279 u32 signal_notify1; /* 0x1400c */
280 u8 pad_0x14010_0x1c00c[0x7ffc]; /* 0x14010 */
281 u32 signal_notify2; /* 0x1c00c */
282 } __attribute__ ((aligned(0x20000)));
284 /* SPU Privilege 2 State Area */
285 struct spu_priv2 {
286 /* MFC Registers */
287 u8 pad_0x0000_0x1100[0x1100 - 0x0000]; /* 0x0000 */
289 /* SLB Management Registers */
290 u8 pad_0x1100_0x1108[0x8]; /* 0x1100 */
291 u64 slb_index_W; /* 0x1108 */
292 #define SLB_INDEX_MASK 0x7L
293 u64 slb_esid_RW; /* 0x1110 */
294 u64 slb_vsid_RW; /* 0x1118 */
295 #define SLB_VSID_SUPERVISOR_STATE (0x1ull << 11)
296 #define SLB_VSID_SUPERVISOR_STATE_MASK (0x1ull << 11)
297 #define SLB_VSID_PROBLEM_STATE (0x1ull << 10)
298 #define SLB_VSID_PROBLEM_STATE_MASK (0x1ull << 10)
299 #define SLB_VSID_EXECUTE_SEGMENT (0x1ull << 9)
300 #define SLB_VSID_NO_EXECUTE_SEGMENT (0x1ull << 9)
301 #define SLB_VSID_EXECUTE_SEGMENT_MASK (0x1ull << 9)
302 #define SLB_VSID_4K_PAGE (0x0 << 8)
303 #define SLB_VSID_LARGE_PAGE (0x1ull << 8)
304 #define SLB_VSID_PAGE_SIZE_MASK (0x1ull << 8)
305 #define SLB_VSID_CLASS_MASK (0x1ull << 7)
306 #define SLB_VSID_VIRTUAL_PAGE_SIZE_MASK (0x1ull << 6)
307 u64 slb_invalidate_entry_W; /* 0x1120 */
308 u64 slb_invalidate_all_W; /* 0x1128 */
309 u8 pad_0x1130_0x2000[0x2000 - 0x1130]; /* 0x1130 */
311 /* Context Save / Restore Area */
312 struct mfc_cq_sr spuq[16]; /* 0x2000 */
313 struct mfc_cq_sr puq[8]; /* 0x2200 */
314 u8 pad_0x2300_0x3000[0x3000 - 0x2300]; /* 0x2300 */
316 /* MFC Control */
317 u64 mfc_control_RW; /* 0x3000 */
318 #define MFC_CNTL_RESUME_DMA_QUEUE (0ull << 0)
319 #define MFC_CNTL_SUSPEND_DMA_QUEUE (1ull << 0)
320 #define MFC_CNTL_SUSPEND_DMA_QUEUE_MASK (1ull << 0)
321 #define MFC_CNTL_NORMAL_DMA_QUEUE_OPERATION (0ull << 8)
322 #define MFC_CNTL_SUSPEND_IN_PROGRESS (1ull << 8)
323 #define MFC_CNTL_SUSPEND_COMPLETE (3ull << 8)
324 #define MFC_CNTL_SUSPEND_DMA_STATUS_MASK (3ull << 8)
325 #define MFC_CNTL_DMA_QUEUES_EMPTY (1ull << 14)
326 #define MFC_CNTL_DMA_QUEUES_EMPTY_MASK (1ull << 14)
327 #define MFC_CNTL_PURGE_DMA_REQUEST (1ull << 15)
328 #define MFC_CNTL_PURGE_DMA_IN_PROGRESS (1ull << 24)
329 #define MFC_CNTL_PURGE_DMA_COMPLETE (3ull << 24)
330 #define MFC_CNTL_PURGE_DMA_STATUS_MASK (3ull << 24)
331 #define MFC_CNTL_RESTART_DMA_COMMAND (1ull << 32)
332 #define MFC_CNTL_DMA_COMMAND_REISSUE_PENDING (1ull << 32)
333 #define MFC_CNTL_DMA_COMMAND_REISSUE_STATUS_MASK (1ull << 32)
334 #define MFC_CNTL_MFC_PRIVILEGE_STATE (2ull << 33)
335 #define MFC_CNTL_MFC_PROBLEM_STATE (3ull << 33)
336 #define MFC_CNTL_MFC_KEY_PROTECTION_STATE_MASK (3ull << 33)
337 #define MFC_CNTL_DECREMENTER_HALTED (1ull << 35)
338 #define MFC_CNTL_DECREMENTER_RUNNING (1ull << 40)
339 #define MFC_CNTL_DECREMENTER_STATUS_MASK (1ull << 40)
340 u8 pad_0x3008_0x4000[0x4000 - 0x3008]; /* 0x3008 */
342 /* Interrupt Mailbox */
343 u64 puint_mb_R; /* 0x4000 */
344 u8 pad_0x4008_0x4040[0x4040 - 0x4008]; /* 0x4008 */
346 /* SPU Control */
347 u64 spu_privcntl_RW; /* 0x4040 */
348 #define SPU_PRIVCNTL_MODE_NORMAL (0x0ull << 0)
349 #define SPU_PRIVCNTL_MODE_SINGLE_STEP (0x1ull << 0)
350 #define SPU_PRIVCNTL_MODE_MASK (0x1ull << 0)
351 #define SPU_PRIVCNTL_NO_ATTENTION_EVENT (0x0ull << 1)
352 #define SPU_PRIVCNTL_ATTENTION_EVENT (0x1ull << 1)
353 #define SPU_PRIVCNTL_ATTENTION_EVENT_MASK (0x1ull << 1)
354 #define SPU_PRIVCNT_LOAD_REQUEST_NORMAL (0x0ull << 2)
355 #define SPU_PRIVCNT_LOAD_REQUEST_ENABLE_MASK (0x1ull << 2)
356 u8 pad_0x4048_0x4058[0x10]; /* 0x4048 */
357 u64 spu_lslr_RW; /* 0x4058 */
358 u64 spu_chnlcntptr_RW; /* 0x4060 */
359 u64 spu_chnlcnt_RW; /* 0x4068 */
360 u64 spu_chnldata_RW; /* 0x4070 */
361 u64 spu_cfg_RW; /* 0x4078 */
362 u8 pad_0x4080_0x5000[0x5000 - 0x4080]; /* 0x4080 */
364 /* PV2_ImplRegs: Implementation-specific privileged-state 2 regs */
365 u64 spu_pm_trace_tag_status_RW; /* 0x5000 */
366 u64 spu_tag_status_query_RW; /* 0x5008 */
367 #define TAG_STATUS_QUERY_CONDITION_BITS (0x3ull << 32)
368 #define TAG_STATUS_QUERY_MASK_BITS (0xffffffffull)
369 u64 spu_cmd_buf1_RW; /* 0x5010 */
370 #define SPU_COMMAND_BUFFER_1_LSA_BITS (0x7ffffull << 32)
371 #define SPU_COMMAND_BUFFER_1_EAH_BITS (0xffffffffull)
372 u64 spu_cmd_buf2_RW; /* 0x5018 */
373 #define SPU_COMMAND_BUFFER_2_EAL_BITS ((0xffffffffull) << 32)
374 #define SPU_COMMAND_BUFFER_2_TS_BITS (0xffffull << 16)
375 #define SPU_COMMAND_BUFFER_2_TAG_BITS (0x3full)
376 u64 spu_atomic_status_RW; /* 0x5020 */
377 } __attribute__ ((aligned(0x20000)));
379 /* SPU Privilege 1 State Area */
380 struct spu_priv1 {
381 /* Control and Configuration Area */
382 u64 mfc_sr1_RW; /* 0x000 */
383 #define MFC_STATE1_LOCAL_STORAGE_DECODE_MASK 0x01ull
384 #define MFC_STATE1_BUS_TLBIE_MASK 0x02ull
385 #define MFC_STATE1_REAL_MODE_OFFSET_ENABLE_MASK 0x04ull
386 #define MFC_STATE1_PROBLEM_STATE_MASK 0x08ull
387 #define MFC_STATE1_RELOCATE_MASK 0x10ull
388 #define MFC_STATE1_MASTER_RUN_CONTROL_MASK 0x20ull
389 u64 mfc_lpid_RW; /* 0x008 */
390 u64 spu_idr_RW; /* 0x010 */
391 u64 mfc_vr_RO; /* 0x018 */
392 #define MFC_VERSION_BITS (0xffff << 16)
393 #define MFC_REVISION_BITS (0xffff)
394 #define MFC_GET_VERSION_BITS(vr) (((vr) & MFC_VERSION_BITS) >> 16)
395 #define MFC_GET_REVISION_BITS(vr) ((vr) & MFC_REVISION_BITS)
396 u64 spu_vr_RO; /* 0x020 */
397 #define SPU_VERSION_BITS (0xffff << 16)
398 #define SPU_REVISION_BITS (0xffff)
399 #define SPU_GET_VERSION_BITS(vr) (vr & SPU_VERSION_BITS) >> 16
400 #define SPU_GET_REVISION_BITS(vr) (vr & SPU_REVISION_BITS)
401 u8 pad_0x28_0x100[0x100 - 0x28]; /* 0x28 */
404 /* Interrupt Area */
405 u64 int_mask_RW[3]; /* 0x100 */
406 #define CLASS0_ENABLE_DMA_ALIGNMENT_INTR 0x1L
407 #define CLASS0_ENABLE_INVALID_DMA_COMMAND_INTR 0x2L
408 #define CLASS0_ENABLE_SPU_ERROR_INTR 0x4L
409 #define CLASS0_ENABLE_MFC_FIR_INTR 0x8L
410 #define CLASS1_ENABLE_SEGMENT_FAULT_INTR 0x1L
411 #define CLASS1_ENABLE_STORAGE_FAULT_INTR 0x2L
412 #define CLASS1_ENABLE_LS_COMPARE_SUSPEND_ON_GET_INTR 0x4L
413 #define CLASS1_ENABLE_LS_COMPARE_SUSPEND_ON_PUT_INTR 0x8L
414 #define CLASS2_ENABLE_MAILBOX_INTR 0x1L
415 #define CLASS2_ENABLE_SPU_STOP_INTR 0x2L
416 #define CLASS2_ENABLE_SPU_HALT_INTR 0x4L
417 #define CLASS2_ENABLE_SPU_DMA_TAG_GROUP_COMPLETE_INTR 0x8L
418 u8 pad_0x118_0x140[0x28]; /* 0x118 */
419 u64 int_stat_RW[3]; /* 0x140 */
420 u8 pad_0x158_0x180[0x28]; /* 0x158 */
421 u64 int_route_RW; /* 0x180 */
423 /* Interrupt Routing */
424 u8 pad_0x188_0x200[0x200 - 0x188]; /* 0x188 */
426 /* Atomic Unit Control Area */
427 u64 mfc_atomic_flush_RW; /* 0x200 */
428 #define mfc_atomic_flush_enable 0x1L
429 u8 pad_0x208_0x280[0x78]; /* 0x208 */
430 u64 resource_allocation_groupID_RW; /* 0x280 */
431 u64 resource_allocation_enable_RW; /* 0x288 */
432 u8 pad_0x290_0x3c8[0x3c8 - 0x290]; /* 0x290 */
434 /* SPU_Cache_ImplRegs: Implementation-dependent cache registers */
436 u64 smf_sbi_signal_sel; /* 0x3c8 */
437 #define smf_sbi_mask_lsb 56
438 #define smf_sbi_shift (63 - smf_sbi_mask_lsb)
439 #define smf_sbi_mask (0x301LL << smf_sbi_shift)
440 #define smf_sbi_bus0_bits (0x001LL << smf_sbi_shift)
441 #define smf_sbi_bus2_bits (0x100LL << smf_sbi_shift)
442 #define smf_sbi2_bus0_bits (0x201LL << smf_sbi_shift)
443 #define smf_sbi2_bus2_bits (0x300LL << smf_sbi_shift)
444 u64 smf_ato_signal_sel; /* 0x3d0 */
445 #define smf_ato_mask_lsb 35
446 #define smf_ato_shift (63 - smf_ato_mask_lsb)
447 #define smf_ato_mask (0x3LL << smf_ato_shift)
448 #define smf_ato_bus0_bits (0x2LL << smf_ato_shift)
449 #define smf_ato_bus2_bits (0x1LL << smf_ato_shift)
450 u8 pad_0x3d8_0x400[0x400 - 0x3d8]; /* 0x3d8 */
452 /* TLB Management Registers */
453 u64 mfc_sdr_RW; /* 0x400 */
454 u8 pad_0x408_0x500[0xf8]; /* 0x408 */
455 u64 tlb_index_hint_RO; /* 0x500 */
456 u64 tlb_index_W; /* 0x508 */
457 u64 tlb_vpn_RW; /* 0x510 */
458 u64 tlb_rpn_RW; /* 0x518 */
459 u8 pad_0x520_0x540[0x20]; /* 0x520 */
460 u64 tlb_invalidate_entry_W; /* 0x540 */
461 u64 tlb_invalidate_all_W; /* 0x548 */
462 u8 pad_0x550_0x580[0x580 - 0x550]; /* 0x550 */
464 /* SPU_MMU_ImplRegs: Implementation-dependent MMU registers */
465 u64 smm_hid; /* 0x580 */
466 #define PAGE_SIZE_MASK 0xf000000000000000ull
467 #define PAGE_SIZE_16MB_64KB 0x2000000000000000ull
468 u8 pad_0x588_0x600[0x600 - 0x588]; /* 0x588 */
470 /* MFC Status/Control Area */
471 u64 mfc_accr_RW; /* 0x600 */
472 #define MFC_ACCR_EA_ACCESS_GET (1 << 0)
473 #define MFC_ACCR_EA_ACCESS_PUT (1 << 1)
474 #define MFC_ACCR_LS_ACCESS_GET (1 << 3)
475 #define MFC_ACCR_LS_ACCESS_PUT (1 << 4)
476 u8 pad_0x608_0x610[0x8]; /* 0x608 */
477 u64 mfc_dsisr_RW; /* 0x610 */
478 #define MFC_DSISR_PTE_NOT_FOUND (1 << 30)
479 #define MFC_DSISR_ACCESS_DENIED (1 << 27)
480 #define MFC_DSISR_ATOMIC (1 << 26)
481 #define MFC_DSISR_ACCESS_PUT (1 << 25)
482 #define MFC_DSISR_ADDR_MATCH (1 << 22)
483 #define MFC_DSISR_LS (1 << 17)
484 #define MFC_DSISR_L (1 << 16)
485 #define MFC_DSISR_ADDRESS_OVERFLOW (1 << 0)
486 u8 pad_0x618_0x620[0x8]; /* 0x618 */
487 u64 mfc_dar_RW; /* 0x620 */
488 u8 pad_0x628_0x700[0x700 - 0x628]; /* 0x628 */
490 /* Replacement Management Table (RMT) Area */
491 u64 rmt_index_RW; /* 0x700 */
492 u8 pad_0x708_0x710[0x8]; /* 0x708 */
493 u64 rmt_data1_RW; /* 0x710 */
494 u8 pad_0x718_0x800[0x800 - 0x718]; /* 0x718 */
496 /* Control/Configuration Registers */
497 u64 mfc_dsir_R; /* 0x800 */
498 #define MFC_DSIR_Q (1 << 31)
499 #define MFC_DSIR_SPU_QUEUE MFC_DSIR_Q
500 u64 mfc_lsacr_RW; /* 0x808 */
501 #define MFC_LSACR_COMPARE_MASK ((~0ull) << 32)
502 #define MFC_LSACR_COMPARE_ADDR ((~0ull) >> 32)
503 u64 mfc_lscrr_R; /* 0x810 */
504 #define MFC_LSCRR_Q (1 << 31)
505 #define MFC_LSCRR_SPU_QUEUE MFC_LSCRR_Q
506 #define MFC_LSCRR_QI_SHIFT 32
507 #define MFC_LSCRR_QI_MASK ((~0ull) << MFC_LSCRR_QI_SHIFT)
508 u8 pad_0x818_0x820[0x8]; /* 0x818 */
509 u64 mfc_tclass_id_RW; /* 0x820 */
510 #define MFC_TCLASS_ID_ENABLE (1L << 0L)
511 #define MFC_TCLASS_SLOT2_ENABLE (1L << 5L)
512 #define MFC_TCLASS_SLOT1_ENABLE (1L << 6L)
513 #define MFC_TCLASS_SLOT0_ENABLE (1L << 7L)
514 #define MFC_TCLASS_QUOTA_2_SHIFT 8L
515 #define MFC_TCLASS_QUOTA_1_SHIFT 16L
516 #define MFC_TCLASS_QUOTA_0_SHIFT 24L
517 #define MFC_TCLASS_QUOTA_2_MASK (0x1FL << MFC_TCLASS_QUOTA_2_SHIFT)
518 #define MFC_TCLASS_QUOTA_1_MASK (0x1FL << MFC_TCLASS_QUOTA_1_SHIFT)
519 #define MFC_TCLASS_QUOTA_0_MASK (0x1FL << MFC_TCLASS_QUOTA_0_SHIFT)
520 u8 pad_0x828_0x900[0x900 - 0x828]; /* 0x828 */
522 /* Real Mode Support Registers */
523 u64 mfc_rm_boundary; /* 0x900 */
524 u8 pad_0x908_0x938[0x30]; /* 0x908 */
525 u64 smf_dma_signal_sel; /* 0x938 */
526 #define mfc_dma1_mask_lsb 41
527 #define mfc_dma1_shift (63 - mfc_dma1_mask_lsb)
528 #define mfc_dma1_mask (0x3LL << mfc_dma1_shift)
529 #define mfc_dma1_bits (0x1LL << mfc_dma1_shift)
530 #define mfc_dma2_mask_lsb 43
531 #define mfc_dma2_shift (63 - mfc_dma2_mask_lsb)
532 #define mfc_dma2_mask (0x3LL << mfc_dma2_shift)
533 #define mfc_dma2_bits (0x1LL << mfc_dma2_shift)
534 u8 pad_0x940_0xa38[0xf8]; /* 0x940 */
535 u64 smm_signal_sel; /* 0xa38 */
536 #define smm_sig_mask_lsb 12
537 #define smm_sig_shift (63 - smm_sig_mask_lsb)
538 #define smm_sig_mask (0x3LL << smm_sig_shift)
539 #define smm_sig_bus0_bits (0x2LL << smm_sig_shift)
540 #define smm_sig_bus2_bits (0x1LL << smm_sig_shift)
541 u8 pad_0xa40_0xc00[0xc00 - 0xa40]; /* 0xa40 */
543 /* DMA Command Error Area */
544 u64 mfc_cer_R; /* 0xc00 */
545 #define MFC_CER_Q (1 << 31)
546 #define MFC_CER_SPU_QUEUE MFC_CER_Q
547 u8 pad_0xc08_0x1000[0x1000 - 0xc08]; /* 0xc08 */
549 /* PV1_ImplRegs: Implementation-dependent privileged-state 1 regs */
550 /* DMA Command Error Area */
551 u64 spu_ecc_cntl_RW; /* 0x1000 */
552 #define SPU_ECC_CNTL_E (1ull << 0ull)
553 #define SPU_ECC_CNTL_ENABLE SPU_ECC_CNTL_E
554 #define SPU_ECC_CNTL_DISABLE (~SPU_ECC_CNTL_E & 1L)
555 #define SPU_ECC_CNTL_S (1ull << 1ull)
556 #define SPU_ECC_STOP_AFTER_ERROR SPU_ECC_CNTL_S
557 #define SPU_ECC_CONTINUE_AFTER_ERROR (~SPU_ECC_CNTL_S & 2L)
558 #define SPU_ECC_CNTL_B (1ull << 2ull)
559 #define SPU_ECC_BACKGROUND_ENABLE SPU_ECC_CNTL_B
560 #define SPU_ECC_BACKGROUND_DISABLE (~SPU_ECC_CNTL_B & 4L)
561 #define SPU_ECC_CNTL_I_SHIFT 3ull
562 #define SPU_ECC_CNTL_I_MASK (3ull << SPU_ECC_CNTL_I_SHIFT)
563 #define SPU_ECC_WRITE_ALWAYS (~SPU_ECC_CNTL_I & 12L)
564 #define SPU_ECC_WRITE_CORRECTABLE (1ull << SPU_ECC_CNTL_I_SHIFT)
565 #define SPU_ECC_WRITE_UNCORRECTABLE (3ull << SPU_ECC_CNTL_I_SHIFT)
566 #define SPU_ECC_CNTL_D (1ull << 5ull)
567 #define SPU_ECC_DETECTION_ENABLE SPU_ECC_CNTL_D
568 #define SPU_ECC_DETECTION_DISABLE (~SPU_ECC_CNTL_D & 32L)
569 u64 spu_ecc_stat_RW; /* 0x1008 */
570 #define SPU_ECC_CORRECTED_ERROR (1ull << 0ul)
571 #define SPU_ECC_UNCORRECTED_ERROR (1ull << 1ul)
572 #define SPU_ECC_SCRUB_COMPLETE (1ull << 2ul)
573 #define SPU_ECC_SCRUB_IN_PROGRESS (1ull << 3ul)
574 #define SPU_ECC_INSTRUCTION_ERROR (1ull << 4ul)
575 #define SPU_ECC_DATA_ERROR (1ull << 5ul)
576 #define SPU_ECC_DMA_ERROR (1ull << 6ul)
577 #define SPU_ECC_STATUS_CNT_MASK (256ull << 8)
578 u64 spu_ecc_addr_RW; /* 0x1010 */
579 u64 spu_err_mask_RW; /* 0x1018 */
580 #define SPU_ERR_ILLEGAL_INSTR (1ull << 0ul)
581 #define SPU_ERR_ILLEGAL_CHANNEL (1ull << 1ul)
582 u8 pad_0x1020_0x1028[0x1028 - 0x1020]; /* 0x1020 */
584 /* SPU Debug-Trace Bus (DTB) Selection Registers */
585 u64 spu_trig0_sel; /* 0x1028 */
586 u64 spu_trig1_sel; /* 0x1030 */
587 u64 spu_trig2_sel; /* 0x1038 */
588 u64 spu_trig3_sel; /* 0x1040 */
589 u64 spu_trace_sel; /* 0x1048 */
590 #define spu_trace_sel_mask 0x1f1fLL
591 #define spu_trace_sel_bus0_bits 0x1000LL
592 #define spu_trace_sel_bus2_bits 0x0010LL
593 u64 spu_event0_sel; /* 0x1050 */
594 u64 spu_event1_sel; /* 0x1058 */
595 u64 spu_event2_sel; /* 0x1060 */
596 u64 spu_event3_sel; /* 0x1068 */
597 u64 spu_trace_cntl; /* 0x1070 */
598 } __attribute__ ((aligned(0x2000)));
600 #endif /* __KERNEL__ */
601 #endif