vga_switcheroo: initial implementation (v15)
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / drivers / gpu / drm / radeon / radeon_drv.h
blob7362371951432aff7be8e18e19ba19e5cc959348
1 /* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
3 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
5 * All rights reserved.
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"),
9 * to deal in the Software without restriction, including without limitation
10 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 * and/or sell copies of the Software, and to permit persons to whom the
12 * Software is furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice (including the next
15 * paragraph) shall be included in all copies or substantial portions of the
16 * Software.
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
22 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
24 * DEALINGS IN THE SOFTWARE.
26 * Authors:
27 * Kevin E. Martin <martin@valinux.com>
28 * Gareth Hughes <gareth@valinux.com>
31 #ifndef __RADEON_DRV_H__
32 #define __RADEON_DRV_H__
34 #include <linux/firmware.h>
35 #include <linux/platform_device.h>
37 #include "radeon_family.h"
39 /* General customization:
42 #define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
44 #define DRIVER_NAME "radeon"
45 #define DRIVER_DESC "ATI Radeon"
46 #define DRIVER_DATE "20080528"
48 /* Interface history:
50 * 1.1 - ??
51 * 1.2 - Add vertex2 ioctl (keith)
52 * - Add stencil capability to clear ioctl (gareth, keith)
53 * - Increase MAX_TEXTURE_LEVELS (brian)
54 * 1.3 - Add cmdbuf ioctl (keith)
55 * - Add support for new radeon packets (keith)
56 * - Add getparam ioctl (keith)
57 * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
58 * 1.4 - Add scratch registers to get_param ioctl.
59 * 1.5 - Add r200 packets to cmdbuf ioctl
60 * - Add r200 function to init ioctl
61 * - Add 'scalar2' instruction to cmdbuf
62 * 1.6 - Add static GART memory manager
63 * Add irq handler (won't be turned on unless X server knows to)
64 * Add irq ioctls and irq_active getparam.
65 * Add wait command for cmdbuf ioctl
66 * Add GART offset query for getparam
67 * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
68 * and R200_PP_CUBIC_OFFSET_F1_[0..5].
69 * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
70 * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
71 * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
72 * Add 'GET' queries for starting additional clients on different VT's.
73 * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
74 * Add texture rectangle support for r100.
75 * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
76 * clients use to tell the DRM where they think the framebuffer is
77 * located in the card's address space
78 * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
79 * and GL_EXT_blend_[func|equation]_separate on r200
80 * 1.12- Add R300 CP microcode support - this just loads the CP on r300
81 * (No 3D support yet - just microcode loading).
82 * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
83 * - Add hyperz support, add hyperz flags to clear ioctl.
84 * 1.14- Add support for color tiling
85 * - Add R100/R200 surface allocation/free support
86 * 1.15- Add support for texture micro tiling
87 * - Add support for r100 cube maps
88 * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
89 * texture filtering on r200
90 * 1.17- Add initial support for R300 (3D).
91 * 1.18- Add support for GL_ATI_fragment_shader, new packets
92 * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
93 * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
94 * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
95 * 1.19- Add support for gart table in FB memory and PCIE r300
96 * 1.20- Add support for r300 texrect
97 * 1.21- Add support for card type getparam
98 * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
99 * 1.23- Add new radeon memory map work from benh
100 * 1.24- Add general-purpose packet for manipulating scratch registers (r300)
101 * 1.25- Add support for r200 vertex programs (R200_EMIT_VAP_PVS_CNTL,
102 * new packet type)
103 * 1.26- Add support for variable size PCI(E) gart aperture
104 * 1.27- Add support for IGP GART
105 * 1.28- Add support for VBL on CRTC2
106 * 1.29- R500 3D cmd buffer support
107 * 1.30- Add support for occlusion queries
108 * 1.31- Add support for num Z pipes from GET_PARAM
109 * 1.32- fixes for rv740 setup
111 #define DRIVER_MAJOR 1
112 #define DRIVER_MINOR 32
113 #define DRIVER_PATCHLEVEL 0
115 enum radeon_cp_microcode_version {
116 UCODE_R100,
117 UCODE_R200,
118 UCODE_R300,
121 typedef struct drm_radeon_freelist {
122 unsigned int age;
123 struct drm_buf *buf;
124 struct drm_radeon_freelist *next;
125 struct drm_radeon_freelist *prev;
126 } drm_radeon_freelist_t;
128 typedef struct drm_radeon_ring_buffer {
129 u32 *start;
130 u32 *end;
131 int size;
132 int size_l2qw;
134 int rptr_update; /* Double Words */
135 int rptr_update_l2qw; /* log2 Quad Words */
137 int fetch_size; /* Double Words */
138 int fetch_size_l2ow; /* log2 Oct Words */
140 u32 tail;
141 u32 tail_mask;
142 int space;
144 int high_mark;
145 } drm_radeon_ring_buffer_t;
147 typedef struct drm_radeon_depth_clear_t {
148 u32 rb3d_cntl;
149 u32 rb3d_zstencilcntl;
150 u32 se_cntl;
151 } drm_radeon_depth_clear_t;
153 struct drm_radeon_driver_file_fields {
154 int64_t radeon_fb_delta;
157 struct mem_block {
158 struct mem_block *next;
159 struct mem_block *prev;
160 int start;
161 int size;
162 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
165 struct radeon_surface {
166 int refcount;
167 u32 lower;
168 u32 upper;
169 u32 flags;
172 struct radeon_virt_surface {
173 int surface_index;
174 u32 lower;
175 u32 upper;
176 u32 flags;
177 struct drm_file *file_priv;
178 #define PCIGART_FILE_PRIV ((void *) -1L)
181 #define RADEON_FLUSH_EMITED (1 << 0)
182 #define RADEON_PURGE_EMITED (1 << 1)
184 struct drm_radeon_master_private {
185 drm_local_map_t *sarea;
186 drm_radeon_sarea_t *sarea_priv;
189 typedef struct drm_radeon_private {
190 drm_radeon_ring_buffer_t ring;
192 u32 fb_location;
193 u32 fb_size;
194 int new_memmap;
196 int gart_size;
197 u32 gart_vm_start;
198 unsigned long gart_buffers_offset;
200 int cp_mode;
201 int cp_running;
203 drm_radeon_freelist_t *head;
204 drm_radeon_freelist_t *tail;
205 int last_buf;
206 int writeback_works;
208 int usec_timeout;
210 int microcode_version;
212 struct {
213 u32 boxes;
214 int freelist_timeouts;
215 int freelist_loops;
216 int requested_bufs;
217 int last_frame_reads;
218 int last_clear_reads;
219 int clears;
220 int texture_uploads;
221 } stats;
223 int do_boxes;
224 int page_flipping;
226 u32 color_fmt;
227 unsigned int front_offset;
228 unsigned int front_pitch;
229 unsigned int back_offset;
230 unsigned int back_pitch;
232 u32 depth_fmt;
233 unsigned int depth_offset;
234 unsigned int depth_pitch;
236 u32 front_pitch_offset;
237 u32 back_pitch_offset;
238 u32 depth_pitch_offset;
240 drm_radeon_depth_clear_t depth_clear;
242 unsigned long ring_offset;
243 unsigned long ring_rptr_offset;
244 unsigned long buffers_offset;
245 unsigned long gart_textures_offset;
247 drm_local_map_t *sarea;
248 drm_local_map_t *cp_ring;
249 drm_local_map_t *ring_rptr;
250 drm_local_map_t *gart_textures;
252 struct mem_block *gart_heap;
253 struct mem_block *fb_heap;
255 /* SW interrupt */
256 wait_queue_head_t swi_queue;
257 atomic_t swi_emitted;
258 int vblank_crtc;
259 uint32_t irq_enable_reg;
260 uint32_t r500_disp_irq_reg;
262 struct radeon_surface surfaces[RADEON_MAX_SURFACES];
263 struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
265 unsigned long pcigart_offset;
266 unsigned int pcigart_offset_set;
267 struct drm_ati_pcigart_info gart_info;
269 u32 scratch_ages[5];
271 /* starting from here on, data is preserved accross an open */
272 uint32_t flags; /* see radeon_chip_flags */
273 resource_size_t fb_aper_offset;
275 int num_gb_pipes;
276 int num_z_pipes;
277 int track_flush;
278 drm_local_map_t *mmio;
280 /* r6xx/r7xx pipe/shader config */
281 int r600_max_pipes;
282 int r600_max_tile_pipes;
283 int r600_max_simds;
284 int r600_max_backends;
285 int r600_max_gprs;
286 int r600_max_threads;
287 int r600_max_stack_entries;
288 int r600_max_hw_contexts;
289 int r600_max_gs_threads;
290 int r600_sx_max_export_size;
291 int r600_sx_max_export_pos_size;
292 int r600_sx_max_export_smx_size;
293 int r600_sq_num_cf_insts;
294 int r700_sx_num_of_sets;
295 int r700_sc_prim_fifo_size;
296 int r700_sc_hiz_tile_fifo_size;
297 int r700_sc_earlyz_tile_fifo_fize;
299 struct mutex cs_mutex;
300 u32 cs_id_scnt;
301 u32 cs_id_wcnt;
302 /* r6xx/r7xx drm blit vertex buffer */
303 struct drm_buf *blit_vb;
305 /* firmware */
306 const struct firmware *me_fw, *pfp_fw;
307 } drm_radeon_private_t;
309 typedef struct drm_radeon_buf_priv {
310 u32 age;
311 } drm_radeon_buf_priv_t;
313 typedef struct drm_radeon_kcmd_buffer {
314 int bufsz;
315 char *buf;
316 int nbox;
317 struct drm_clip_rect __user *boxes;
318 } drm_radeon_kcmd_buffer_t;
320 extern int radeon_no_wb;
321 extern struct drm_ioctl_desc radeon_ioctls[];
322 extern int radeon_max_ioctl;
324 extern u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv);
325 extern void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val);
327 #define GET_RING_HEAD(dev_priv) radeon_get_ring_head(dev_priv)
328 #define SET_RING_HEAD(dev_priv, val) radeon_set_ring_head(dev_priv, val)
330 /* Check whether the given hardware address is inside the framebuffer or the
331 * GART area.
333 static __inline__ int radeon_check_offset(drm_radeon_private_t *dev_priv,
334 u64 off)
336 u32 fb_start = dev_priv->fb_location;
337 u32 fb_end = fb_start + dev_priv->fb_size - 1;
338 u32 gart_start = dev_priv->gart_vm_start;
339 u32 gart_end = gart_start + dev_priv->gart_size - 1;
341 return ((off >= fb_start && off <= fb_end) ||
342 (off >= gart_start && off <= gart_end));
345 /* radeon_state.c */
346 extern void radeon_cp_discard_buffer(struct drm_device *dev, struct drm_master *master, struct drm_buf *buf);
348 /* radeon_cp.c */
349 extern int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv);
350 extern int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv);
351 extern int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv);
352 extern int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
353 extern int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv);
354 extern int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv);
355 extern int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
356 extern int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv);
357 extern int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv);
358 extern u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv);
359 extern void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc);
360 extern void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base);
361 extern u32 RADEON_READ_MM(drm_radeon_private_t *dev_priv, int addr);
363 extern void radeon_freelist_reset(struct drm_device * dev);
364 extern struct drm_buf *radeon_freelist_get(struct drm_device * dev);
366 extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
368 extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
370 extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
371 extern int radeon_presetup(struct drm_device *dev);
372 extern int radeon_driver_postcleanup(struct drm_device *dev);
374 extern int radeon_mem_alloc(struct drm_device *dev, void *data, struct drm_file *file_priv);
375 extern int radeon_mem_free(struct drm_device *dev, void *data, struct drm_file *file_priv);
376 extern int radeon_mem_init_heap(struct drm_device *dev, void *data, struct drm_file *file_priv);
377 extern void radeon_mem_takedown(struct mem_block **heap);
378 extern void radeon_mem_release(struct drm_file *file_priv,
379 struct mem_block *heap);
381 extern void radeon_enable_bm(struct drm_radeon_private *dev_priv);
382 extern u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off);
383 extern void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val);
385 /* radeon_irq.c */
386 extern void radeon_irq_set_state(struct drm_device *dev, u32 mask, int state);
387 extern int radeon_irq_emit(struct drm_device *dev, void *data, struct drm_file *file_priv);
388 extern int radeon_irq_wait(struct drm_device *dev, void *data, struct drm_file *file_priv);
390 extern void radeon_do_release(struct drm_device * dev);
391 extern u32 radeon_get_vblank_counter(struct drm_device *dev, int crtc);
392 extern int radeon_enable_vblank(struct drm_device *dev, int crtc);
393 extern void radeon_disable_vblank(struct drm_device *dev, int crtc);
394 extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
395 extern void radeon_driver_irq_preinstall(struct drm_device * dev);
396 extern int radeon_driver_irq_postinstall(struct drm_device *dev);
397 extern void radeon_driver_irq_uninstall(struct drm_device * dev);
398 extern void radeon_enable_interrupt(struct drm_device *dev);
399 extern int radeon_vblank_crtc_get(struct drm_device *dev);
400 extern int radeon_vblank_crtc_set(struct drm_device *dev, int64_t value);
402 extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
403 extern int radeon_driver_unload(struct drm_device *dev);
404 extern int radeon_driver_firstopen(struct drm_device *dev);
405 extern void radeon_driver_preclose(struct drm_device *dev,
406 struct drm_file *file_priv);
407 extern void radeon_driver_postclose(struct drm_device *dev,
408 struct drm_file *file_priv);
409 extern void radeon_driver_lastclose(struct drm_device * dev);
410 extern int radeon_driver_open(struct drm_device *dev,
411 struct drm_file *file_priv);
412 extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
413 unsigned long arg);
414 extern long radeon_kms_compat_ioctl(struct file *filp, unsigned int cmd,
415 unsigned long arg);
417 extern int radeon_master_create(struct drm_device *dev, struct drm_master *master);
418 extern void radeon_master_destroy(struct drm_device *dev, struct drm_master *master);
419 extern void radeon_cp_dispatch_flip(struct drm_device *dev, struct drm_master *master);
420 /* r300_cmdbuf.c */
421 extern void r300_init_reg_flags(struct drm_device *dev);
423 extern int r300_do_cp_cmdbuf(struct drm_device *dev,
424 struct drm_file *file_priv,
425 drm_radeon_kcmd_buffer_t *cmdbuf);
427 /* r600_cp.c */
428 extern int r600_do_engine_reset(struct drm_device *dev);
429 extern int r600_do_cleanup_cp(struct drm_device *dev);
430 extern int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
431 struct drm_file *file_priv);
432 extern int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv);
433 extern int r600_do_cp_idle(drm_radeon_private_t *dev_priv);
434 extern void r600_do_cp_start(drm_radeon_private_t *dev_priv);
435 extern void r600_do_cp_reset(drm_radeon_private_t *dev_priv);
436 extern void r600_do_cp_stop(drm_radeon_private_t *dev_priv);
437 extern int r600_cp_dispatch_indirect(struct drm_device *dev,
438 struct drm_buf *buf, int start, int end);
439 extern int r600_page_table_init(struct drm_device *dev);
440 extern void r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info);
441 extern int r600_cs_legacy_ioctl(struct drm_device *dev, void *data, struct drm_file *fpriv);
442 extern void r600_cp_dispatch_swap(struct drm_device *dev, struct drm_file *file_priv);
443 extern int r600_cp_dispatch_texture(struct drm_device *dev,
444 struct drm_file *file_priv,
445 drm_radeon_texture_t *tex,
446 drm_radeon_tex_image_t *image);
447 /* r600_blit.c */
448 extern int r600_prepare_blit_copy(struct drm_device *dev, struct drm_file *file_priv);
449 extern void r600_done_blit_copy(struct drm_device *dev);
450 extern void r600_blit_copy(struct drm_device *dev,
451 uint64_t src_gpu_addr, uint64_t dst_gpu_addr,
452 int size_bytes);
453 extern void r600_blit_swap(struct drm_device *dev,
454 uint64_t src_gpu_addr, uint64_t dst_gpu_addr,
455 int sx, int sy, int dx, int dy,
456 int w, int h, int src_pitch, int dst_pitch, int cpp);
458 /* atpx handler */
459 void radeon_register_atpx_handler(void);
460 void radeon_unregister_atpx_handler(void);
461 /* Flags for stats.boxes
463 #define RADEON_BOX_DMA_IDLE 0x1
464 #define RADEON_BOX_RING_FULL 0x2
465 #define RADEON_BOX_FLIP 0x4
466 #define RADEON_BOX_WAIT_IDLE 0x8
467 #define RADEON_BOX_TEXTURE_LOAD 0x10
469 /* Register definitions, register access macros and drmAddMap constants
470 * for Radeon kernel driver.
472 #define RADEON_MM_INDEX 0x0000
473 #define RADEON_MM_DATA 0x0004
475 #define RADEON_AGP_COMMAND 0x0f60
476 #define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
477 # define RADEON_AGP_ENABLE (1<<8)
478 #define RADEON_AUX_SCISSOR_CNTL 0x26f0
479 # define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
480 # define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
481 # define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
482 # define RADEON_SCISSOR_0_ENABLE (1 << 28)
483 # define RADEON_SCISSOR_1_ENABLE (1 << 29)
484 # define RADEON_SCISSOR_2_ENABLE (1 << 30)
487 * PCIE radeons (rv370/rv380, rv410, r423/r430/r480, r5xx)
488 * don't have an explicit bus mastering disable bit. It's handled
489 * by the PCI D-states. PMI_BM_DIS disables D-state bus master
490 * handling, not bus mastering itself.
492 #define RADEON_BUS_CNTL 0x0030
493 /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
494 # define RADEON_BUS_MASTER_DIS (1 << 6)
495 /* rs600/rs690/rs740 */
496 # define RS600_BUS_MASTER_DIS (1 << 14)
497 # define RS600_MSI_REARM (1 << 20)
498 /* see RS400_MSI_REARM in AIC_CNTL for rs480 */
500 #define RADEON_BUS_CNTL1 0x0034
501 # define RADEON_PMI_BM_DIS (1 << 2)
502 # define RADEON_PMI_INT_DIS (1 << 3)
504 #define RV370_BUS_CNTL 0x004c
505 # define RV370_PMI_BM_DIS (1 << 5)
506 # define RV370_PMI_INT_DIS (1 << 6)
508 #define RADEON_MSI_REARM_EN 0x0160
509 /* rv370/rv380, rv410, r423/r430/r480, r5xx */
510 # define RV370_MSI_REARM_EN (1 << 0)
512 #define RADEON_CLOCK_CNTL_DATA 0x000c
513 # define RADEON_PLL_WR_EN (1 << 7)
514 #define RADEON_CLOCK_CNTL_INDEX 0x0008
515 #define RADEON_CONFIG_APER_SIZE 0x0108
516 #define RADEON_CONFIG_MEMSIZE 0x00f8
517 #define RADEON_CRTC_OFFSET 0x0224
518 #define RADEON_CRTC_OFFSET_CNTL 0x0228
519 # define RADEON_CRTC_TILE_EN (1 << 15)
520 # define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
521 #define RADEON_CRTC2_OFFSET 0x0324
522 #define RADEON_CRTC2_OFFSET_CNTL 0x0328
524 #define RADEON_PCIE_INDEX 0x0030
525 #define RADEON_PCIE_DATA 0x0034
526 #define RADEON_PCIE_TX_GART_CNTL 0x10
527 # define RADEON_PCIE_TX_GART_EN (1 << 0)
528 # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0 << 1)
529 # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1 << 1)
530 # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3 << 1)
531 # define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0 << 3)
532 # define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1 << 3)
533 # define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1 << 5)
534 # define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1 << 8)
535 #define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
536 #define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
537 #define RADEON_PCIE_TX_GART_BASE 0x13
538 #define RADEON_PCIE_TX_GART_START_LO 0x14
539 #define RADEON_PCIE_TX_GART_START_HI 0x15
540 #define RADEON_PCIE_TX_GART_END_LO 0x16
541 #define RADEON_PCIE_TX_GART_END_HI 0x17
543 #define RS480_NB_MC_INDEX 0x168
544 # define RS480_NB_MC_IND_WR_EN (1 << 8)
545 #define RS480_NB_MC_DATA 0x16c
547 #define RS690_MC_INDEX 0x78
548 # define RS690_MC_INDEX_MASK 0x1ff
549 # define RS690_MC_INDEX_WR_EN (1 << 9)
550 # define RS690_MC_INDEX_WR_ACK 0x7f
551 #define RS690_MC_DATA 0x7c
553 /* MC indirect registers */
554 #define RS480_MC_MISC_CNTL 0x18
555 # define RS480_DISABLE_GTW (1 << 1)
556 /* switch between MCIND GART and MM GART registers. 0 = mmgart, 1 = mcind gart */
557 # define RS480_GART_INDEX_REG_EN (1 << 12)
558 # define RS690_BLOCK_GFX_D3_EN (1 << 14)
559 #define RS480_K8_FB_LOCATION 0x1e
560 #define RS480_GART_FEATURE_ID 0x2b
561 # define RS480_HANG_EN (1 << 11)
562 # define RS480_TLB_ENABLE (1 << 18)
563 # define RS480_P2P_ENABLE (1 << 19)
564 # define RS480_GTW_LAC_EN (1 << 25)
565 # define RS480_2LEVEL_GART (0 << 30)
566 # define RS480_1LEVEL_GART (1 << 30)
567 # define RS480_PDC_EN (1 << 31)
568 #define RS480_GART_BASE 0x2c
569 #define RS480_GART_CACHE_CNTRL 0x2e
570 # define RS480_GART_CACHE_INVALIDATE (1 << 0) /* wait for it to clear */
571 #define RS480_AGP_ADDRESS_SPACE_SIZE 0x38
572 # define RS480_GART_EN (1 << 0)
573 # define RS480_VA_SIZE_32MB (0 << 1)
574 # define RS480_VA_SIZE_64MB (1 << 1)
575 # define RS480_VA_SIZE_128MB (2 << 1)
576 # define RS480_VA_SIZE_256MB (3 << 1)
577 # define RS480_VA_SIZE_512MB (4 << 1)
578 # define RS480_VA_SIZE_1GB (5 << 1)
579 # define RS480_VA_SIZE_2GB (6 << 1)
580 #define RS480_AGP_MODE_CNTL 0x39
581 # define RS480_POST_GART_Q_SIZE (1 << 18)
582 # define RS480_NONGART_SNOOP (1 << 19)
583 # define RS480_AGP_RD_BUF_SIZE (1 << 20)
584 # define RS480_REQ_TYPE_SNOOP_SHIFT 22
585 # define RS480_REQ_TYPE_SNOOP_MASK 0x3
586 # define RS480_REQ_TYPE_SNOOP_DIS (1 << 24)
587 #define RS480_MC_MISC_UMA_CNTL 0x5f
588 #define RS480_MC_MCLK_CNTL 0x7a
589 #define RS480_MC_UMA_DUALCH_CNTL 0x86
591 #define RS690_MC_FB_LOCATION 0x100
592 #define RS690_MC_AGP_LOCATION 0x101
593 #define RS690_MC_AGP_BASE 0x102
594 #define RS690_MC_AGP_BASE_2 0x103
596 #define RS600_MC_INDEX 0x70
597 # define RS600_MC_ADDR_MASK 0xffff
598 # define RS600_MC_IND_SEQ_RBS_0 (1 << 16)
599 # define RS600_MC_IND_SEQ_RBS_1 (1 << 17)
600 # define RS600_MC_IND_SEQ_RBS_2 (1 << 18)
601 # define RS600_MC_IND_SEQ_RBS_3 (1 << 19)
602 # define RS600_MC_IND_AIC_RBS (1 << 20)
603 # define RS600_MC_IND_CITF_ARB0 (1 << 21)
604 # define RS600_MC_IND_CITF_ARB1 (1 << 22)
605 # define RS600_MC_IND_WR_EN (1 << 23)
606 #define RS600_MC_DATA 0x74
608 #define RS600_MC_STATUS 0x0
609 # define RS600_MC_IDLE (1 << 1)
610 #define RS600_MC_FB_LOCATION 0x4
611 #define RS600_MC_AGP_LOCATION 0x5
612 #define RS600_AGP_BASE 0x6
613 #define RS600_AGP_BASE_2 0x7
614 #define RS600_MC_CNTL1 0x9
615 # define RS600_ENABLE_PAGE_TABLES (1 << 26)
616 #define RS600_MC_PT0_CNTL 0x100
617 # define RS600_ENABLE_PT (1 << 0)
618 # define RS600_EFFECTIVE_L2_CACHE_SIZE(x) ((x) << 15)
619 # define RS600_EFFECTIVE_L2_QUEUE_SIZE(x) ((x) << 21)
620 # define RS600_INVALIDATE_ALL_L1_TLBS (1 << 28)
621 # define RS600_INVALIDATE_L2_CACHE (1 << 29)
622 #define RS600_MC_PT0_CONTEXT0_CNTL 0x102
623 # define RS600_ENABLE_PAGE_TABLE (1 << 0)
624 # define RS600_PAGE_TABLE_TYPE_FLAT (0 << 1)
625 #define RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR 0x112
626 #define RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR 0x114
627 #define RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR 0x11c
628 #define RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR 0x12c
629 #define RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR 0x13c
630 #define RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR 0x14c
631 #define RS600_MC_PT0_CLIENT0_CNTL 0x16c
632 # define RS600_ENABLE_TRANSLATION_MODE_OVERRIDE (1 << 0)
633 # define RS600_TRANSLATION_MODE_OVERRIDE (1 << 1)
634 # define RS600_SYSTEM_ACCESS_MODE_MASK (3 << 8)
635 # define RS600_SYSTEM_ACCESS_MODE_PA_ONLY (0 << 8)
636 # define RS600_SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 8)
637 # define RS600_SYSTEM_ACCESS_MODE_IN_SYS (2 << 8)
638 # define RS600_SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 8)
639 # define RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASSTHROUGH (0 << 10)
640 # define RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 10)
641 # define RS600_EFFECTIVE_L1_CACHE_SIZE(x) ((x) << 11)
642 # define RS600_ENABLE_FRAGMENT_PROCESSING (1 << 14)
643 # define RS600_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 15)
644 # define RS600_INVALIDATE_L1_TLB (1 << 20)
646 #define R520_MC_IND_INDEX 0x70
647 #define R520_MC_IND_WR_EN (1 << 24)
648 #define R520_MC_IND_DATA 0x74
650 #define RV515_MC_FB_LOCATION 0x01
651 #define RV515_MC_AGP_LOCATION 0x02
652 #define RV515_MC_AGP_BASE 0x03
653 #define RV515_MC_AGP_BASE_2 0x04
655 #define R520_MC_FB_LOCATION 0x04
656 #define R520_MC_AGP_LOCATION 0x05
657 #define R520_MC_AGP_BASE 0x06
658 #define R520_MC_AGP_BASE_2 0x07
660 #define RADEON_MPP_TB_CONFIG 0x01c0
661 #define RADEON_MEM_CNTL 0x0140
662 #define RADEON_MEM_SDRAM_MODE_REG 0x0158
663 #define RADEON_AGP_BASE_2 0x015c /* r200+ only */
664 #define RS480_AGP_BASE_2 0x0164
665 #define RADEON_AGP_BASE 0x0170
667 /* pipe config regs */
668 #define R400_GB_PIPE_SELECT 0x402c
669 #define RV530_GB_PIPE_SELECT2 0x4124
670 #define R500_DYN_SCLK_PWMEM_PIPE 0x000d /* PLL */
671 #define R300_GB_TILE_CONFIG 0x4018
672 # define R300_ENABLE_TILING (1 << 0)
673 # define R300_PIPE_COUNT_RV350 (0 << 1)
674 # define R300_PIPE_COUNT_R300 (3 << 1)
675 # define R300_PIPE_COUNT_R420_3P (6 << 1)
676 # define R300_PIPE_COUNT_R420 (7 << 1)
677 # define R300_TILE_SIZE_8 (0 << 4)
678 # define R300_TILE_SIZE_16 (1 << 4)
679 # define R300_TILE_SIZE_32 (2 << 4)
680 # define R300_SUBPIXEL_1_12 (0 << 16)
681 # define R300_SUBPIXEL_1_16 (1 << 16)
682 #define R300_DST_PIPE_CONFIG 0x170c
683 # define R300_PIPE_AUTO_CONFIG (1 << 31)
684 #define R300_RB2D_DSTCACHE_MODE 0x3428
685 # define R300_DC_AUTOFLUSH_ENABLE (1 << 8)
686 # define R300_DC_DC_DISABLE_IGNORE_PE (1 << 17)
688 #define RADEON_RB3D_COLOROFFSET 0x1c40
689 #define RADEON_RB3D_COLORPITCH 0x1c48
691 #define RADEON_SRC_X_Y 0x1590
693 #define RADEON_DP_GUI_MASTER_CNTL 0x146c
694 # define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
695 # define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
696 # define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
697 # define RADEON_GMC_BRUSH_NONE (15 << 4)
698 # define RADEON_GMC_DST_16BPP (4 << 8)
699 # define RADEON_GMC_DST_24BPP (5 << 8)
700 # define RADEON_GMC_DST_32BPP (6 << 8)
701 # define RADEON_GMC_DST_DATATYPE_SHIFT 8
702 # define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
703 # define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
704 # define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
705 # define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
706 # define RADEON_GMC_WR_MSK_DIS (1 << 30)
707 # define RADEON_ROP3_S 0x00cc0000
708 # define RADEON_ROP3_P 0x00f00000
709 #define RADEON_DP_WRITE_MASK 0x16cc
710 #define RADEON_SRC_PITCH_OFFSET 0x1428
711 #define RADEON_DST_PITCH_OFFSET 0x142c
712 #define RADEON_DST_PITCH_OFFSET_C 0x1c80
713 # define RADEON_DST_TILE_LINEAR (0 << 30)
714 # define RADEON_DST_TILE_MACRO (1 << 30)
715 # define RADEON_DST_TILE_MICRO (2 << 30)
716 # define RADEON_DST_TILE_BOTH (3 << 30)
718 #define RADEON_SCRATCH_REG0 0x15e0
719 #define RADEON_SCRATCH_REG1 0x15e4
720 #define RADEON_SCRATCH_REG2 0x15e8
721 #define RADEON_SCRATCH_REG3 0x15ec
722 #define RADEON_SCRATCH_REG4 0x15f0
723 #define RADEON_SCRATCH_REG5 0x15f4
724 #define RADEON_SCRATCH_UMSK 0x0770
725 #define RADEON_SCRATCH_ADDR 0x0774
727 #define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
729 extern u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index);
731 #define GET_SCRATCH(dev_priv, x) radeon_get_scratch(dev_priv, x)
733 #define R600_SCRATCH_REG0 0x8500
734 #define R600_SCRATCH_REG1 0x8504
735 #define R600_SCRATCH_REG2 0x8508
736 #define R600_SCRATCH_REG3 0x850c
737 #define R600_SCRATCH_REG4 0x8510
738 #define R600_SCRATCH_REG5 0x8514
739 #define R600_SCRATCH_REG6 0x8518
740 #define R600_SCRATCH_REG7 0x851c
741 #define R600_SCRATCH_UMSK 0x8540
742 #define R600_SCRATCH_ADDR 0x8544
744 #define R600_SCRATCHOFF(x) (R600_SCRATCH_REG_OFFSET + 4*(x))
746 #define RADEON_GEN_INT_CNTL 0x0040
747 # define RADEON_CRTC_VBLANK_MASK (1 << 0)
748 # define RADEON_CRTC2_VBLANK_MASK (1 << 9)
749 # define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
750 # define RADEON_SW_INT_ENABLE (1 << 25)
752 #define RADEON_GEN_INT_STATUS 0x0044
753 # define RADEON_CRTC_VBLANK_STAT (1 << 0)
754 # define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
755 # define RADEON_CRTC2_VBLANK_STAT (1 << 9)
756 # define RADEON_CRTC2_VBLANK_STAT_ACK (1 << 9)
757 # define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
758 # define RADEON_SW_INT_TEST (1 << 25)
759 # define RADEON_SW_INT_TEST_ACK (1 << 25)
760 # define RADEON_SW_INT_FIRE (1 << 26)
761 # define R500_DISPLAY_INT_STATUS (1 << 0)
763 #define RADEON_HOST_PATH_CNTL 0x0130
764 # define RADEON_HDP_SOFT_RESET (1 << 26)
765 # define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
766 # define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
768 #define RADEON_ISYNC_CNTL 0x1724
769 # define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
770 # define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
771 # define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
772 # define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
773 # define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
774 # define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
776 #define RADEON_RBBM_GUICNTL 0x172c
777 # define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
778 # define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
779 # define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
780 # define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
782 #define RADEON_MC_AGP_LOCATION 0x014c
783 #define RADEON_MC_FB_LOCATION 0x0148
784 #define RADEON_MCLK_CNTL 0x0012
785 # define RADEON_FORCEON_MCLKA (1 << 16)
786 # define RADEON_FORCEON_MCLKB (1 << 17)
787 # define RADEON_FORCEON_YCLKA (1 << 18)
788 # define RADEON_FORCEON_YCLKB (1 << 19)
789 # define RADEON_FORCEON_MC (1 << 20)
790 # define RADEON_FORCEON_AIC (1 << 21)
792 #define RADEON_PP_BORDER_COLOR_0 0x1d40
793 #define RADEON_PP_BORDER_COLOR_1 0x1d44
794 #define RADEON_PP_BORDER_COLOR_2 0x1d48
795 #define RADEON_PP_CNTL 0x1c38
796 # define RADEON_SCISSOR_ENABLE (1 << 1)
797 #define RADEON_PP_LUM_MATRIX 0x1d00
798 #define RADEON_PP_MISC 0x1c14
799 #define RADEON_PP_ROT_MATRIX_0 0x1d58
800 #define RADEON_PP_TXFILTER_0 0x1c54
801 #define RADEON_PP_TXOFFSET_0 0x1c5c
802 #define RADEON_PP_TXFILTER_1 0x1c6c
803 #define RADEON_PP_TXFILTER_2 0x1c84
805 #define R300_RB2D_DSTCACHE_CTLSTAT 0x342c /* use R300_DSTCACHE_CTLSTAT */
806 #define R300_DSTCACHE_CTLSTAT 0x1714
807 # define R300_RB2D_DC_FLUSH (3 << 0)
808 # define R300_RB2D_DC_FREE (3 << 2)
809 # define R300_RB2D_DC_FLUSH_ALL 0xf
810 # define R300_RB2D_DC_BUSY (1 << 31)
811 #define RADEON_RB3D_CNTL 0x1c3c
812 # define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
813 # define RADEON_PLANE_MASK_ENABLE (1 << 1)
814 # define RADEON_DITHER_ENABLE (1 << 2)
815 # define RADEON_ROUND_ENABLE (1 << 3)
816 # define RADEON_SCALE_DITHER_ENABLE (1 << 4)
817 # define RADEON_DITHER_INIT (1 << 5)
818 # define RADEON_ROP_ENABLE (1 << 6)
819 # define RADEON_STENCIL_ENABLE (1 << 7)
820 # define RADEON_Z_ENABLE (1 << 8)
821 # define RADEON_ZBLOCK16 (1 << 15)
822 #define RADEON_RB3D_DEPTHOFFSET 0x1c24
823 #define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
824 #define RADEON_RB3D_DEPTHPITCH 0x1c28
825 #define RADEON_RB3D_PLANEMASK 0x1d84
826 #define RADEON_RB3D_STENCILREFMASK 0x1d7c
827 #define RADEON_RB3D_ZCACHE_MODE 0x3250
828 #define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
829 # define RADEON_RB3D_ZC_FLUSH (1 << 0)
830 # define RADEON_RB3D_ZC_FREE (1 << 2)
831 # define RADEON_RB3D_ZC_FLUSH_ALL 0x5
832 # define RADEON_RB3D_ZC_BUSY (1 << 31)
833 #define R300_ZB_ZCACHE_CTLSTAT 0x4f18
834 # define R300_ZC_FLUSH (1 << 0)
835 # define R300_ZC_FREE (1 << 1)
836 # define R300_ZC_BUSY (1 << 31)
837 #define RADEON_RB3D_DSTCACHE_CTLSTAT 0x325c
838 # define RADEON_RB3D_DC_FLUSH (3 << 0)
839 # define RADEON_RB3D_DC_FREE (3 << 2)
840 # define RADEON_RB3D_DC_FLUSH_ALL 0xf
841 # define RADEON_RB3D_DC_BUSY (1 << 31)
842 #define R300_RB3D_DSTCACHE_CTLSTAT 0x4e4c
843 # define R300_RB3D_DC_FLUSH (2 << 0)
844 # define R300_RB3D_DC_FREE (2 << 2)
845 # define R300_RB3D_DC_FINISH (1 << 4)
846 #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
847 # define RADEON_Z_TEST_MASK (7 << 4)
848 # define RADEON_Z_TEST_ALWAYS (7 << 4)
849 # define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
850 # define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
851 # define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
852 # define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
853 # define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
854 # define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
855 # define RADEON_FORCE_Z_DIRTY (1 << 29)
856 # define RADEON_Z_WRITE_ENABLE (1 << 30)
857 # define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
858 #define RADEON_RBBM_SOFT_RESET 0x00f0
859 # define RADEON_SOFT_RESET_CP (1 << 0)
860 # define RADEON_SOFT_RESET_HI (1 << 1)
861 # define RADEON_SOFT_RESET_SE (1 << 2)
862 # define RADEON_SOFT_RESET_RE (1 << 3)
863 # define RADEON_SOFT_RESET_PP (1 << 4)
864 # define RADEON_SOFT_RESET_E2 (1 << 5)
865 # define RADEON_SOFT_RESET_RB (1 << 6)
866 # define RADEON_SOFT_RESET_HDP (1 << 7)
868 * 6:0 Available slots in the FIFO
869 * 8 Host Interface active
870 * 9 CP request active
871 * 10 FIFO request active
872 * 11 Host Interface retry active
873 * 12 CP retry active
874 * 13 FIFO retry active
875 * 14 FIFO pipeline busy
876 * 15 Event engine busy
877 * 16 CP command stream busy
878 * 17 2D engine busy
879 * 18 2D portion of render backend busy
880 * 20 3D setup engine busy
881 * 26 GA engine busy
882 * 27 CBA 2D engine busy
883 * 31 2D engine busy or 3D engine busy or FIFO not empty or CP busy or
884 * command stream queue not empty or Ring Buffer not empty
886 #define RADEON_RBBM_STATUS 0x0e40
887 /* Same as the previous RADEON_RBBM_STATUS; this is a mirror of that register. */
888 /* #define RADEON_RBBM_STATUS 0x1740 */
889 /* bits 6:0 are dword slots available in the cmd fifo */
890 # define RADEON_RBBM_FIFOCNT_MASK 0x007f
891 # define RADEON_HIRQ_ON_RBB (1 << 8)
892 # define RADEON_CPRQ_ON_RBB (1 << 9)
893 # define RADEON_CFRQ_ON_RBB (1 << 10)
894 # define RADEON_HIRQ_IN_RTBUF (1 << 11)
895 # define RADEON_CPRQ_IN_RTBUF (1 << 12)
896 # define RADEON_CFRQ_IN_RTBUF (1 << 13)
897 # define RADEON_PIPE_BUSY (1 << 14)
898 # define RADEON_ENG_EV_BUSY (1 << 15)
899 # define RADEON_CP_CMDSTRM_BUSY (1 << 16)
900 # define RADEON_E2_BUSY (1 << 17)
901 # define RADEON_RB2D_BUSY (1 << 18)
902 # define RADEON_RB3D_BUSY (1 << 19) /* not used on r300 */
903 # define RADEON_VAP_BUSY (1 << 20)
904 # define RADEON_RE_BUSY (1 << 21) /* not used on r300 */
905 # define RADEON_TAM_BUSY (1 << 22) /* not used on r300 */
906 # define RADEON_TDM_BUSY (1 << 23) /* not used on r300 */
907 # define RADEON_PB_BUSY (1 << 24) /* not used on r300 */
908 # define RADEON_TIM_BUSY (1 << 25) /* not used on r300 */
909 # define RADEON_GA_BUSY (1 << 26)
910 # define RADEON_CBA2D_BUSY (1 << 27)
911 # define RADEON_RBBM_ACTIVE (1 << 31)
912 #define RADEON_RE_LINE_PATTERN 0x1cd0
913 #define RADEON_RE_MISC 0x26c4
914 #define RADEON_RE_TOP_LEFT 0x26c0
915 #define RADEON_RE_WIDTH_HEIGHT 0x1c44
916 #define RADEON_RE_STIPPLE_ADDR 0x1cc8
917 #define RADEON_RE_STIPPLE_DATA 0x1ccc
919 #define RADEON_SCISSOR_TL_0 0x1cd8
920 #define RADEON_SCISSOR_BR_0 0x1cdc
921 #define RADEON_SCISSOR_TL_1 0x1ce0
922 #define RADEON_SCISSOR_BR_1 0x1ce4
923 #define RADEON_SCISSOR_TL_2 0x1ce8
924 #define RADEON_SCISSOR_BR_2 0x1cec
925 #define RADEON_SE_COORD_FMT 0x1c50
926 #define RADEON_SE_CNTL 0x1c4c
927 # define RADEON_FFACE_CULL_CW (0 << 0)
928 # define RADEON_BFACE_SOLID (3 << 1)
929 # define RADEON_FFACE_SOLID (3 << 3)
930 # define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
931 # define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
932 # define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
933 # define RADEON_ALPHA_SHADE_FLAT (1 << 10)
934 # define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
935 # define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
936 # define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
937 # define RADEON_FOG_SHADE_FLAT (1 << 14)
938 # define RADEON_FOG_SHADE_GOURAUD (2 << 14)
939 # define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
940 # define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
941 # define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
942 # define RADEON_ROUND_MODE_TRUNC (0 << 28)
943 # define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
944 #define RADEON_SE_CNTL_STATUS 0x2140
945 #define RADEON_SE_LINE_WIDTH 0x1db8
946 #define RADEON_SE_VPORT_XSCALE 0x1d98
947 #define RADEON_SE_ZBIAS_FACTOR 0x1db0
948 #define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
949 #define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
950 #define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
951 # define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
952 # define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
953 #define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
954 #define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
955 # define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
956 #define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
957 #define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
958 #define RADEON_SURFACE_ACCESS_CLR 0x0bfc
959 #define RADEON_SURFACE_CNTL 0x0b00
960 # define RADEON_SURF_TRANSLATION_DIS (1 << 8)
961 # define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
962 # define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
963 # define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
964 # define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
965 # define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
966 # define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
967 # define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
968 # define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
969 #define RADEON_SURFACE0_INFO 0x0b0c
970 # define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
971 # define RADEON_SURF_TILE_MODE_MASK (3 << 16)
972 # define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
973 # define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
974 # define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
975 # define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
976 #define RADEON_SURFACE0_LOWER_BOUND 0x0b04
977 #define RADEON_SURFACE0_UPPER_BOUND 0x0b08
978 # define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
979 #define RADEON_SURFACE1_INFO 0x0b1c
980 #define RADEON_SURFACE1_LOWER_BOUND 0x0b14
981 #define RADEON_SURFACE1_UPPER_BOUND 0x0b18
982 #define RADEON_SURFACE2_INFO 0x0b2c
983 #define RADEON_SURFACE2_LOWER_BOUND 0x0b24
984 #define RADEON_SURFACE2_UPPER_BOUND 0x0b28
985 #define RADEON_SURFACE3_INFO 0x0b3c
986 #define RADEON_SURFACE3_LOWER_BOUND 0x0b34
987 #define RADEON_SURFACE3_UPPER_BOUND 0x0b38
988 #define RADEON_SURFACE4_INFO 0x0b4c
989 #define RADEON_SURFACE4_LOWER_BOUND 0x0b44
990 #define RADEON_SURFACE4_UPPER_BOUND 0x0b48
991 #define RADEON_SURFACE5_INFO 0x0b5c
992 #define RADEON_SURFACE5_LOWER_BOUND 0x0b54
993 #define RADEON_SURFACE5_UPPER_BOUND 0x0b58
994 #define RADEON_SURFACE6_INFO 0x0b6c
995 #define RADEON_SURFACE6_LOWER_BOUND 0x0b64
996 #define RADEON_SURFACE6_UPPER_BOUND 0x0b68
997 #define RADEON_SURFACE7_INFO 0x0b7c
998 #define RADEON_SURFACE7_LOWER_BOUND 0x0b74
999 #define RADEON_SURFACE7_UPPER_BOUND 0x0b78
1000 #define RADEON_SW_SEMAPHORE 0x013c
1002 #define RADEON_WAIT_UNTIL 0x1720
1003 # define RADEON_WAIT_CRTC_PFLIP (1 << 0)
1004 # define RADEON_WAIT_2D_IDLE (1 << 14)
1005 # define RADEON_WAIT_3D_IDLE (1 << 15)
1006 # define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
1007 # define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
1008 # define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
1010 #define RADEON_RB3D_ZMASKOFFSET 0x3234
1011 #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
1012 # define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
1013 # define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
1015 /* CP registers */
1016 #define RADEON_CP_ME_RAM_ADDR 0x07d4
1017 #define RADEON_CP_ME_RAM_RADDR 0x07d8
1018 #define RADEON_CP_ME_RAM_DATAH 0x07dc
1019 #define RADEON_CP_ME_RAM_DATAL 0x07e0
1021 #define RADEON_CP_RB_BASE 0x0700
1022 #define RADEON_CP_RB_CNTL 0x0704
1023 # define RADEON_BUF_SWAP_32BIT (2 << 16)
1024 # define RADEON_RB_NO_UPDATE (1 << 27)
1025 # define RADEON_RB_RPTR_WR_ENA (1 << 31)
1026 #define RADEON_CP_RB_RPTR_ADDR 0x070c
1027 #define RADEON_CP_RB_RPTR 0x0710
1028 #define RADEON_CP_RB_WPTR 0x0714
1030 #define RADEON_CP_RB_WPTR_DELAY 0x0718
1031 # define RADEON_PRE_WRITE_TIMER_SHIFT 0
1032 # define RADEON_PRE_WRITE_LIMIT_SHIFT 23
1034 #define RADEON_CP_IB_BASE 0x0738
1036 #define RADEON_CP_CSQ_CNTL 0x0740
1037 # define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
1038 # define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
1039 # define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
1040 # define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
1041 # define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
1042 # define RADEON_CSQ_PRIBM_INDBM (4 << 28)
1043 # define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
1045 #define R300_CP_RESYNC_ADDR 0x0778
1046 #define R300_CP_RESYNC_DATA 0x077c
1048 #define RADEON_AIC_CNTL 0x01d0
1049 # define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
1050 # define RS400_MSI_REARM (1 << 3)
1051 #define RADEON_AIC_STAT 0x01d4
1052 #define RADEON_AIC_PT_BASE 0x01d8
1053 #define RADEON_AIC_LO_ADDR 0x01dc
1054 #define RADEON_AIC_HI_ADDR 0x01e0
1055 #define RADEON_AIC_TLB_ADDR 0x01e4
1056 #define RADEON_AIC_TLB_DATA 0x01e8
1058 /* CP command packets */
1059 #define RADEON_CP_PACKET0 0x00000000
1060 # define RADEON_ONE_REG_WR (1 << 15)
1061 #define RADEON_CP_PACKET1 0x40000000
1062 #define RADEON_CP_PACKET2 0x80000000
1063 #define RADEON_CP_PACKET3 0xC0000000
1064 # define RADEON_CP_NOP 0x00001000
1065 # define RADEON_CP_NEXT_CHAR 0x00001900
1066 # define RADEON_CP_PLY_NEXTSCAN 0x00001D00
1067 # define RADEON_CP_SET_SCISSORS 0x00001E00
1068 /* GEN_INDX_PRIM is unsupported starting with R300 */
1069 # define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
1070 # define RADEON_WAIT_FOR_IDLE 0x00002600
1071 # define RADEON_3D_DRAW_VBUF 0x00002800
1072 # define RADEON_3D_DRAW_IMMD 0x00002900
1073 # define RADEON_3D_DRAW_INDX 0x00002A00
1074 # define RADEON_CP_LOAD_PALETTE 0x00002C00
1075 # define RADEON_3D_LOAD_VBPNTR 0x00002F00
1076 # define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
1077 # define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
1078 # define RADEON_3D_CLEAR_ZMASK 0x00003200
1079 # define RADEON_CP_INDX_BUFFER 0x00003300
1080 # define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
1081 # define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
1082 # define RADEON_CP_3D_DRAW_INDX_2 0x00003600
1083 # define RADEON_3D_CLEAR_HIZ 0x00003700
1084 # define RADEON_CP_3D_CLEAR_CMASK 0x00003802
1085 # define RADEON_CNTL_HOSTDATA_BLT 0x00009400
1086 # define RADEON_CNTL_PAINT_MULTI 0x00009A00
1087 # define RADEON_CNTL_BITBLT_MULTI 0x00009B00
1088 # define RADEON_CNTL_SET_SCISSORS 0xC0001E00
1090 # define R600_IT_INDIRECT_BUFFER_END 0x00001700
1091 # define R600_IT_SET_PREDICATION 0x00002000
1092 # define R600_IT_REG_RMW 0x00002100
1093 # define R600_IT_COND_EXEC 0x00002200
1094 # define R600_IT_PRED_EXEC 0x00002300
1095 # define R600_IT_START_3D_CMDBUF 0x00002400
1096 # define R600_IT_DRAW_INDEX_2 0x00002700
1097 # define R600_IT_CONTEXT_CONTROL 0x00002800
1098 # define R600_IT_DRAW_INDEX_IMMD_BE 0x00002900
1099 # define R600_IT_INDEX_TYPE 0x00002A00
1100 # define R600_IT_DRAW_INDEX 0x00002B00
1101 # define R600_IT_DRAW_INDEX_AUTO 0x00002D00
1102 # define R600_IT_DRAW_INDEX_IMMD 0x00002E00
1103 # define R600_IT_NUM_INSTANCES 0x00002F00
1104 # define R600_IT_STRMOUT_BUFFER_UPDATE 0x00003400
1105 # define R600_IT_INDIRECT_BUFFER_MP 0x00003800
1106 # define R600_IT_MEM_SEMAPHORE 0x00003900
1107 # define R600_IT_MPEG_INDEX 0x00003A00
1108 # define R600_IT_WAIT_REG_MEM 0x00003C00
1109 # define R600_IT_MEM_WRITE 0x00003D00
1110 # define R600_IT_INDIRECT_BUFFER 0x00003200
1111 # define R600_IT_SURFACE_SYNC 0x00004300
1112 # define R600_CB0_DEST_BASE_ENA (1 << 6)
1113 # define R600_TC_ACTION_ENA (1 << 23)
1114 # define R600_VC_ACTION_ENA (1 << 24)
1115 # define R600_CB_ACTION_ENA (1 << 25)
1116 # define R600_DB_ACTION_ENA (1 << 26)
1117 # define R600_SH_ACTION_ENA (1 << 27)
1118 # define R600_SMX_ACTION_ENA (1 << 28)
1119 # define R600_IT_ME_INITIALIZE 0x00004400
1120 # define R600_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
1121 # define R600_IT_COND_WRITE 0x00004500
1122 # define R600_IT_EVENT_WRITE 0x00004600
1123 # define R600_IT_EVENT_WRITE_EOP 0x00004700
1124 # define R600_IT_ONE_REG_WRITE 0x00005700
1125 # define R600_IT_SET_CONFIG_REG 0x00006800
1126 # define R600_SET_CONFIG_REG_OFFSET 0x00008000
1127 # define R600_SET_CONFIG_REG_END 0x0000ac00
1128 # define R600_IT_SET_CONTEXT_REG 0x00006900
1129 # define R600_SET_CONTEXT_REG_OFFSET 0x00028000
1130 # define R600_SET_CONTEXT_REG_END 0x00029000
1131 # define R600_IT_SET_ALU_CONST 0x00006A00
1132 # define R600_SET_ALU_CONST_OFFSET 0x00030000
1133 # define R600_SET_ALU_CONST_END 0x00032000
1134 # define R600_IT_SET_BOOL_CONST 0x00006B00
1135 # define R600_SET_BOOL_CONST_OFFSET 0x0003e380
1136 # define R600_SET_BOOL_CONST_END 0x00040000
1137 # define R600_IT_SET_LOOP_CONST 0x00006C00
1138 # define R600_SET_LOOP_CONST_OFFSET 0x0003e200
1139 # define R600_SET_LOOP_CONST_END 0x0003e380
1140 # define R600_IT_SET_RESOURCE 0x00006D00
1141 # define R600_SET_RESOURCE_OFFSET 0x00038000
1142 # define R600_SET_RESOURCE_END 0x0003c000
1143 # define R600_SQ_TEX_VTX_INVALID_TEXTURE 0x0
1144 # define R600_SQ_TEX_VTX_INVALID_BUFFER 0x1
1145 # define R600_SQ_TEX_VTX_VALID_TEXTURE 0x2
1146 # define R600_SQ_TEX_VTX_VALID_BUFFER 0x3
1147 # define R600_IT_SET_SAMPLER 0x00006E00
1148 # define R600_SET_SAMPLER_OFFSET 0x0003c000
1149 # define R600_SET_SAMPLER_END 0x0003cff0
1150 # define R600_IT_SET_CTL_CONST 0x00006F00
1151 # define R600_SET_CTL_CONST_OFFSET 0x0003cff0
1152 # define R600_SET_CTL_CONST_END 0x0003e200
1153 # define R600_IT_SURFACE_BASE_UPDATE 0x00007300
1155 #define RADEON_CP_PACKET_MASK 0xC0000000
1156 #define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
1157 #define RADEON_CP_PACKET0_REG_MASK 0x000007ff
1158 #define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
1159 #define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
1161 #define RADEON_VTX_Z_PRESENT (1 << 31)
1162 #define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
1164 #define RADEON_PRIM_TYPE_NONE (0 << 0)
1165 #define RADEON_PRIM_TYPE_POINT (1 << 0)
1166 #define RADEON_PRIM_TYPE_LINE (2 << 0)
1167 #define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
1168 #define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
1169 #define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
1170 #define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
1171 #define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
1172 #define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
1173 #define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
1174 #define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
1175 #define RADEON_PRIM_TYPE_MASK 0xf
1176 #define RADEON_PRIM_WALK_IND (1 << 4)
1177 #define RADEON_PRIM_WALK_LIST (2 << 4)
1178 #define RADEON_PRIM_WALK_RING (3 << 4)
1179 #define RADEON_COLOR_ORDER_BGRA (0 << 6)
1180 #define RADEON_COLOR_ORDER_RGBA (1 << 6)
1181 #define RADEON_MAOS_ENABLE (1 << 7)
1182 #define RADEON_VTX_FMT_R128_MODE (0 << 8)
1183 #define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
1184 #define RADEON_NUM_VERTICES_SHIFT 16
1186 #define RADEON_COLOR_FORMAT_CI8 2
1187 #define RADEON_COLOR_FORMAT_ARGB1555 3
1188 #define RADEON_COLOR_FORMAT_RGB565 4
1189 #define RADEON_COLOR_FORMAT_ARGB8888 6
1190 #define RADEON_COLOR_FORMAT_RGB332 7
1191 #define RADEON_COLOR_FORMAT_RGB8 9
1192 #define RADEON_COLOR_FORMAT_ARGB4444 15
1194 #define RADEON_TXFORMAT_I8 0
1195 #define RADEON_TXFORMAT_AI88 1
1196 #define RADEON_TXFORMAT_RGB332 2
1197 #define RADEON_TXFORMAT_ARGB1555 3
1198 #define RADEON_TXFORMAT_RGB565 4
1199 #define RADEON_TXFORMAT_ARGB4444 5
1200 #define RADEON_TXFORMAT_ARGB8888 6
1201 #define RADEON_TXFORMAT_RGBA8888 7
1202 #define RADEON_TXFORMAT_Y8 8
1203 #define RADEON_TXFORMAT_VYUY422 10
1204 #define RADEON_TXFORMAT_YVYU422 11
1205 #define RADEON_TXFORMAT_DXT1 12
1206 #define RADEON_TXFORMAT_DXT23 14
1207 #define RADEON_TXFORMAT_DXT45 15
1209 #define R200_PP_TXCBLEND_0 0x2f00
1210 #define R200_PP_TXCBLEND_1 0x2f10
1211 #define R200_PP_TXCBLEND_2 0x2f20
1212 #define R200_PP_TXCBLEND_3 0x2f30
1213 #define R200_PP_TXCBLEND_4 0x2f40
1214 #define R200_PP_TXCBLEND_5 0x2f50
1215 #define R200_PP_TXCBLEND_6 0x2f60
1216 #define R200_PP_TXCBLEND_7 0x2f70
1217 #define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
1218 #define R200_PP_TFACTOR_0 0x2ee0
1219 #define R200_SE_VTX_FMT_0 0x2088
1220 #define R200_SE_VAP_CNTL 0x2080
1221 #define R200_SE_TCL_MATRIX_SEL_0 0x2230
1222 #define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
1223 #define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
1224 #define R200_PP_TXFILTER_5 0x2ca0
1225 #define R200_PP_TXFILTER_4 0x2c80
1226 #define R200_PP_TXFILTER_3 0x2c60
1227 #define R200_PP_TXFILTER_2 0x2c40
1228 #define R200_PP_TXFILTER_1 0x2c20
1229 #define R200_PP_TXFILTER_0 0x2c00
1230 #define R200_PP_TXOFFSET_5 0x2d78
1231 #define R200_PP_TXOFFSET_4 0x2d60
1232 #define R200_PP_TXOFFSET_3 0x2d48
1233 #define R200_PP_TXOFFSET_2 0x2d30
1234 #define R200_PP_TXOFFSET_1 0x2d18
1235 #define R200_PP_TXOFFSET_0 0x2d00
1237 #define R200_PP_CUBIC_FACES_0 0x2c18
1238 #define R200_PP_CUBIC_FACES_1 0x2c38
1239 #define R200_PP_CUBIC_FACES_2 0x2c58
1240 #define R200_PP_CUBIC_FACES_3 0x2c78
1241 #define R200_PP_CUBIC_FACES_4 0x2c98
1242 #define R200_PP_CUBIC_FACES_5 0x2cb8
1243 #define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
1244 #define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
1245 #define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
1246 #define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
1247 #define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
1248 #define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
1249 #define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
1250 #define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
1251 #define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
1252 #define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
1253 #define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
1254 #define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
1255 #define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
1256 #define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
1257 #define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
1258 #define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
1259 #define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
1260 #define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
1261 #define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
1262 #define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
1263 #define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
1264 #define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
1265 #define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
1266 #define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
1267 #define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
1268 #define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
1269 #define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
1270 #define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
1271 #define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
1272 #define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
1274 #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
1275 #define R200_SE_VTE_CNTL 0x20b0
1276 #define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
1277 #define R200_PP_TAM_DEBUG3 0x2d9c
1278 #define R200_PP_CNTL_X 0x2cc4
1279 #define R200_SE_VAP_CNTL_STATUS 0x2140
1280 #define R200_RE_SCISSOR_TL_0 0x1cd8
1281 #define R200_RE_SCISSOR_TL_1 0x1ce0
1282 #define R200_RE_SCISSOR_TL_2 0x1ce8
1283 #define R200_RB3D_DEPTHXY_OFFSET 0x1d60
1284 #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
1285 #define R200_SE_VTX_STATE_CNTL 0x2180
1286 #define R200_RE_POINTSIZE 0x2648
1287 #define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
1289 #define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
1290 #define RADEON_PP_TEX_SIZE_1 0x1d0c
1291 #define RADEON_PP_TEX_SIZE_2 0x1d14
1293 #define RADEON_PP_CUBIC_FACES_0 0x1d24
1294 #define RADEON_PP_CUBIC_FACES_1 0x1d28
1295 #define RADEON_PP_CUBIC_FACES_2 0x1d2c
1296 #define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
1297 #define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
1298 #define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
1300 #define RADEON_SE_TCL_STATE_FLUSH 0x2284
1302 #define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
1303 #define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
1304 #define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
1305 #define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
1306 #define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
1307 #define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
1308 #define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
1309 #define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
1310 #define R200_3D_DRAW_IMMD_2 0xC0003500
1311 #define R200_SE_VTX_FMT_1 0x208c
1312 #define R200_RE_CNTL 0x1c50
1314 #define R200_RB3D_BLENDCOLOR 0x3218
1316 #define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
1318 #define R200_PP_TRI_PERF 0x2cf8
1320 #define R200_PP_AFS_0 0x2f80
1321 #define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
1323 #define R200_VAP_PVS_CNTL_1 0x22D0
1325 #define RADEON_CRTC_CRNT_FRAME 0x0214
1326 #define RADEON_CRTC2_CRNT_FRAME 0x0314
1328 #define R500_D1CRTC_STATUS 0x609c
1329 #define R500_D2CRTC_STATUS 0x689c
1330 #define R500_CRTC_V_BLANK (1<<0)
1332 #define R500_D1CRTC_FRAME_COUNT 0x60a4
1333 #define R500_D2CRTC_FRAME_COUNT 0x68a4
1335 #define R500_D1MODE_V_COUNTER 0x6530
1336 #define R500_D2MODE_V_COUNTER 0x6d30
1338 #define R500_D1MODE_VBLANK_STATUS 0x6534
1339 #define R500_D2MODE_VBLANK_STATUS 0x6d34
1340 #define R500_VBLANK_OCCURED (1<<0)
1341 #define R500_VBLANK_ACK (1<<4)
1342 #define R500_VBLANK_STAT (1<<12)
1343 #define R500_VBLANK_INT (1<<16)
1345 #define R500_DxMODE_INT_MASK 0x6540
1346 #define R500_D1MODE_INT_MASK (1<<0)
1347 #define R500_D2MODE_INT_MASK (1<<8)
1349 #define R500_DISP_INTERRUPT_STATUS 0x7edc
1350 #define R500_D1_VBLANK_INTERRUPT (1 << 4)
1351 #define R500_D2_VBLANK_INTERRUPT (1 << 5)
1353 /* R6xx/R7xx registers */
1354 #define R600_MC_VM_FB_LOCATION 0x2180
1355 #define R600_MC_VM_AGP_TOP 0x2184
1356 #define R600_MC_VM_AGP_BOT 0x2188
1357 #define R600_MC_VM_AGP_BASE 0x218c
1358 #define R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2190
1359 #define R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2194
1360 #define R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x2198
1362 #define R700_MC_VM_FB_LOCATION 0x2024
1363 #define R700_MC_VM_AGP_TOP 0x2028
1364 #define R700_MC_VM_AGP_BOT 0x202c
1365 #define R700_MC_VM_AGP_BASE 0x2030
1366 #define R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
1367 #define R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
1368 #define R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203c
1370 #define R600_MCD_RD_A_CNTL 0x219c
1371 #define R600_MCD_RD_B_CNTL 0x21a0
1373 #define R600_MCD_WR_A_CNTL 0x21a4
1374 #define R600_MCD_WR_B_CNTL 0x21a8
1376 #define R600_MCD_RD_SYS_CNTL 0x2200
1377 #define R600_MCD_WR_SYS_CNTL 0x2214
1379 #define R600_MCD_RD_GFX_CNTL 0x21fc
1380 #define R600_MCD_RD_HDP_CNTL 0x2204
1381 #define R600_MCD_RD_PDMA_CNTL 0x2208
1382 #define R600_MCD_RD_SEM_CNTL 0x220c
1383 #define R600_MCD_WR_GFX_CNTL 0x2210
1384 #define R600_MCD_WR_HDP_CNTL 0x2218
1385 #define R600_MCD_WR_PDMA_CNTL 0x221c
1386 #define R600_MCD_WR_SEM_CNTL 0x2220
1388 # define R600_MCD_L1_TLB (1 << 0)
1389 # define R600_MCD_L1_FRAG_PROC (1 << 1)
1390 # define R600_MCD_L1_STRICT_ORDERING (1 << 2)
1392 # define R600_MCD_SYSTEM_ACCESS_MODE_MASK (3 << 6)
1393 # define R600_MCD_SYSTEM_ACCESS_MODE_PA_ONLY (0 << 6)
1394 # define R600_MCD_SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 6)
1395 # define R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS (2 << 6)
1396 # define R600_MCD_SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 6)
1398 # define R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 8)
1399 # define R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 8)
1401 # define R600_MCD_SEMAPHORE_MODE (1 << 10)
1402 # define R600_MCD_WAIT_L2_QUERY (1 << 11)
1403 # define R600_MCD_EFFECTIVE_L1_TLB_SIZE(x) ((x) << 12)
1404 # define R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 15)
1406 #define R700_MC_VM_MD_L1_TLB0_CNTL 0x2654
1407 #define R700_MC_VM_MD_L1_TLB1_CNTL 0x2658
1408 #define R700_MC_VM_MD_L1_TLB2_CNTL 0x265c
1410 #define R700_MC_VM_MB_L1_TLB0_CNTL 0x2234
1411 #define R700_MC_VM_MB_L1_TLB1_CNTL 0x2238
1412 #define R700_MC_VM_MB_L1_TLB2_CNTL 0x223c
1413 #define R700_MC_VM_MB_L1_TLB3_CNTL 0x2240
1415 # define R700_ENABLE_L1_TLB (1 << 0)
1416 # define R700_ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
1417 # define R700_SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
1418 # define R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
1419 # define R700_EFFECTIVE_L1_TLB_SIZE(x) ((x) << 15)
1420 # define R700_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 18)
1422 #define R700_MC_ARB_RAMCFG 0x2760
1423 # define R700_NOOFBANK_SHIFT 0
1424 # define R700_NOOFBANK_MASK 0x3
1425 # define R700_NOOFRANK_SHIFT 2
1426 # define R700_NOOFRANK_MASK 0x1
1427 # define R700_NOOFROWS_SHIFT 3
1428 # define R700_NOOFROWS_MASK 0x7
1429 # define R700_NOOFCOLS_SHIFT 6
1430 # define R700_NOOFCOLS_MASK 0x3
1431 # define R700_CHANSIZE_SHIFT 8
1432 # define R700_CHANSIZE_MASK 0x1
1433 # define R700_BURSTLENGTH_SHIFT 9
1434 # define R700_BURSTLENGTH_MASK 0x1
1435 #define R600_RAMCFG 0x2408
1436 # define R600_NOOFBANK_SHIFT 0
1437 # define R600_NOOFBANK_MASK 0x1
1438 # define R600_NOOFRANK_SHIFT 1
1439 # define R600_NOOFRANK_MASK 0x1
1440 # define R600_NOOFROWS_SHIFT 2
1441 # define R600_NOOFROWS_MASK 0x7
1442 # define R600_NOOFCOLS_SHIFT 5
1443 # define R600_NOOFCOLS_MASK 0x3
1444 # define R600_CHANSIZE_SHIFT 7
1445 # define R600_CHANSIZE_MASK 0x1
1446 # define R600_BURSTLENGTH_SHIFT 8
1447 # define R600_BURSTLENGTH_MASK 0x1
1449 #define R600_VM_L2_CNTL 0x1400
1450 # define R600_VM_L2_CACHE_EN (1 << 0)
1451 # define R600_VM_L2_FRAG_PROC (1 << 1)
1452 # define R600_VM_ENABLE_PTE_CACHE_LRU_W (1 << 9)
1453 # define R600_VM_L2_CNTL_QUEUE_SIZE(x) ((x) << 13)
1454 # define R700_VM_L2_CNTL_QUEUE_SIZE(x) ((x) << 14)
1456 #define R600_VM_L2_CNTL2 0x1404
1457 # define R600_VM_L2_CNTL2_INVALIDATE_ALL_L1_TLBS (1 << 0)
1458 # define R600_VM_L2_CNTL2_INVALIDATE_L2_CACHE (1 << 1)
1459 #define R600_VM_L2_CNTL3 0x1408
1460 # define R600_VM_L2_CNTL3_BANK_SELECT_0(x) ((x) << 0)
1461 # define R600_VM_L2_CNTL3_BANK_SELECT_1(x) ((x) << 5)
1462 # define R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(x) ((x) << 10)
1463 # define R700_VM_L2_CNTL3_BANK_SELECT(x) ((x) << 0)
1464 # define R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(x) ((x) << 6)
1466 #define R600_VM_L2_STATUS 0x140c
1468 #define R600_VM_CONTEXT0_CNTL 0x1410
1469 # define R600_VM_ENABLE_CONTEXT (1 << 0)
1470 # define R600_VM_PAGE_TABLE_DEPTH_FLAT (0 << 1)
1472 #define R600_VM_CONTEXT0_CNTL2 0x1430
1473 #define R600_VM_CONTEXT0_REQUEST_RESPONSE 0x1470
1474 #define R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR 0x1490
1475 #define R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR 0x14b0
1476 #define R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x1574
1477 #define R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x1594
1478 #define R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x15b4
1480 #define R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
1481 #define R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
1482 #define R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157c
1484 #define R600_HDP_HOST_PATH_CNTL 0x2c00
1486 #define R600_GRBM_CNTL 0x8000
1487 # define R600_GRBM_READ_TIMEOUT(x) ((x) << 0)
1489 #define R600_GRBM_STATUS 0x8010
1490 # define R600_CMDFIFO_AVAIL_MASK 0x1f
1491 # define R700_CMDFIFO_AVAIL_MASK 0xf
1492 # define R600_GUI_ACTIVE (1 << 31)
1493 #define R600_GRBM_STATUS2 0x8014
1494 #define R600_GRBM_SOFT_RESET 0x8020
1495 # define R600_SOFT_RESET_CP (1 << 0)
1496 #define R600_WAIT_UNTIL 0x8040
1498 #define R600_CP_SEM_WAIT_TIMER 0x85bc
1499 #define R600_CP_ME_CNTL 0x86d8
1500 # define R600_CP_ME_HALT (1 << 28)
1501 #define R600_CP_QUEUE_THRESHOLDS 0x8760
1502 # define R600_ROQ_IB1_START(x) ((x) << 0)
1503 # define R600_ROQ_IB2_START(x) ((x) << 8)
1504 #define R600_CP_MEQ_THRESHOLDS 0x8764
1505 # define R700_STQ_SPLIT(x) ((x) << 0)
1506 # define R600_MEQ_END(x) ((x) << 16)
1507 # define R600_ROQ_END(x) ((x) << 24)
1508 #define R600_CP_PERFMON_CNTL 0x87fc
1509 #define R600_CP_RB_BASE 0xc100
1510 #define R600_CP_RB_CNTL 0xc104
1511 # define R600_RB_BUFSZ(x) ((x) << 0)
1512 # define R600_RB_BLKSZ(x) ((x) << 8)
1513 # define R600_RB_NO_UPDATE (1 << 27)
1514 # define R600_RB_RPTR_WR_ENA (1 << 31)
1515 #define R600_CP_RB_RPTR_WR 0xc108
1516 #define R600_CP_RB_RPTR_ADDR 0xc10c
1517 #define R600_CP_RB_RPTR_ADDR_HI 0xc110
1518 #define R600_CP_RB_WPTR 0xc114
1519 #define R600_CP_RB_WPTR_ADDR 0xc118
1520 #define R600_CP_RB_WPTR_ADDR_HI 0xc11c
1521 #define R600_CP_RB_RPTR 0x8700
1522 #define R600_CP_RB_WPTR_DELAY 0x8704
1523 #define R600_CP_PFP_UCODE_ADDR 0xc150
1524 #define R600_CP_PFP_UCODE_DATA 0xc154
1525 #define R600_CP_ME_RAM_RADDR 0xc158
1526 #define R600_CP_ME_RAM_WADDR 0xc15c
1527 #define R600_CP_ME_RAM_DATA 0xc160
1528 #define R600_CP_DEBUG 0xc1fc
1530 #define R600_PA_CL_ENHANCE 0x8a14
1531 # define R600_CLIP_VTX_REORDER_ENA (1 << 0)
1532 # define R600_NUM_CLIP_SEQ(x) ((x) << 1)
1533 #define R600_PA_SC_LINE_STIPPLE_STATE 0x8b10
1534 #define R600_PA_SC_MULTI_CHIP_CNTL 0x8b20
1535 #define R700_PA_SC_FORCE_EOV_MAX_CNTS 0x8b24
1536 # define R700_FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
1537 # define R700_FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
1538 #define R600_PA_SC_AA_SAMPLE_LOCS_2S 0x8b40
1539 #define R600_PA_SC_AA_SAMPLE_LOCS_4S 0x8b44
1540 #define R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0 0x8b48
1541 #define R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1 0x8b4c
1542 # define R600_S0_X(x) ((x) << 0)
1543 # define R600_S0_Y(x) ((x) << 4)
1544 # define R600_S1_X(x) ((x) << 8)
1545 # define R600_S1_Y(x) ((x) << 12)
1546 # define R600_S2_X(x) ((x) << 16)
1547 # define R600_S2_Y(x) ((x) << 20)
1548 # define R600_S3_X(x) ((x) << 24)
1549 # define R600_S3_Y(x) ((x) << 28)
1550 # define R600_S4_X(x) ((x) << 0)
1551 # define R600_S4_Y(x) ((x) << 4)
1552 # define R600_S5_X(x) ((x) << 8)
1553 # define R600_S5_Y(x) ((x) << 12)
1554 # define R600_S6_X(x) ((x) << 16)
1555 # define R600_S6_Y(x) ((x) << 20)
1556 # define R600_S7_X(x) ((x) << 24)
1557 # define R600_S7_Y(x) ((x) << 28)
1558 #define R600_PA_SC_FIFO_SIZE 0x8bd0
1559 # define R600_SC_PRIM_FIFO_SIZE(x) ((x) << 0)
1560 # define R600_SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 8)
1561 # define R600_SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 16)
1562 #define R700_PA_SC_FIFO_SIZE_R7XX 0x8bcc
1563 # define R700_SC_PRIM_FIFO_SIZE(x) ((x) << 0)
1564 # define R700_SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
1565 # define R700_SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
1566 #define R600_PA_SC_ENHANCE 0x8bf0
1567 # define R600_FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
1568 # define R600_FORCE_EOV_MAX_TILE_CNT(x) ((x) << 12)
1569 #define R600_PA_SC_CLIPRECT_RULE 0x2820c
1570 #define R700_PA_SC_EDGERULE 0x28230
1571 #define R600_PA_SC_LINE_STIPPLE 0x28a0c
1572 #define R600_PA_SC_MODE_CNTL 0x28a4c
1573 #define R600_PA_SC_AA_CONFIG 0x28c04
1575 #define R600_SX_EXPORT_BUFFER_SIZES 0x900c
1576 # define R600_COLOR_BUFFER_SIZE(x) ((x) << 0)
1577 # define R600_POSITION_BUFFER_SIZE(x) ((x) << 8)
1578 # define R600_SMX_BUFFER_SIZE(x) ((x) << 16)
1579 #define R600_SX_DEBUG_1 0x9054
1580 # define R600_SMX_EVENT_RELEASE (1 << 0)
1581 # define R600_ENABLE_NEW_SMX_ADDRESS (1 << 16)
1582 #define R700_SX_DEBUG_1 0x9058
1583 # define R700_ENABLE_NEW_SMX_ADDRESS (1 << 16)
1584 #define R600_SX_MISC 0x28350
1586 #define R600_DB_DEBUG 0x9830
1587 # define R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE (1 << 31)
1588 #define R600_DB_WATERMARKS 0x9838
1589 # define R600_DEPTH_FREE(x) ((x) << 0)
1590 # define R600_DEPTH_FLUSH(x) ((x) << 5)
1591 # define R600_DEPTH_PENDING_FREE(x) ((x) << 15)
1592 # define R600_DEPTH_CACHELINE_FREE(x) ((x) << 20)
1593 #define R700_DB_DEBUG3 0x98b0
1594 # define R700_DB_CLK_OFF_DELAY(x) ((x) << 11)
1595 #define RV700_DB_DEBUG4 0x9b8c
1596 # define RV700_DISABLE_TILE_COVERED_FOR_PS_ITER (1 << 6)
1598 #define R600_VGT_CACHE_INVALIDATION 0x88c4
1599 # define R600_CACHE_INVALIDATION(x) ((x) << 0)
1600 # define R600_VC_ONLY 0
1601 # define R600_TC_ONLY 1
1602 # define R600_VC_AND_TC 2
1603 # define R700_AUTO_INVLD_EN(x) ((x) << 6)
1604 # define R700_NO_AUTO 0
1605 # define R700_ES_AUTO 1
1606 # define R700_GS_AUTO 2
1607 # define R700_ES_AND_GS_AUTO 3
1608 #define R600_VGT_GS_PER_ES 0x88c8
1609 #define R600_VGT_ES_PER_GS 0x88cc
1610 #define R600_VGT_GS_PER_VS 0x88e8
1611 #define R600_VGT_GS_VERTEX_REUSE 0x88d4
1612 #define R600_VGT_NUM_INSTANCES 0x8974
1613 #define R600_VGT_STRMOUT_EN 0x28ab0
1614 #define R600_VGT_EVENT_INITIATOR 0x28a90
1615 # define R600_CACHE_FLUSH_AND_INV_EVENT (0x16 << 0)
1616 #define R600_VGT_VERTEX_REUSE_BLOCK_CNTL 0x28c58
1617 # define R600_VTX_REUSE_DEPTH_MASK 0xff
1618 #define R600_VGT_OUT_DEALLOC_CNTL 0x28c5c
1619 # define R600_DEALLOC_DIST_MASK 0x7f
1621 #define R600_CB_COLOR0_BASE 0x28040
1622 #define R600_CB_COLOR1_BASE 0x28044
1623 #define R600_CB_COLOR2_BASE 0x28048
1624 #define R600_CB_COLOR3_BASE 0x2804c
1625 #define R600_CB_COLOR4_BASE 0x28050
1626 #define R600_CB_COLOR5_BASE 0x28054
1627 #define R600_CB_COLOR6_BASE 0x28058
1628 #define R600_CB_COLOR7_BASE 0x2805c
1629 #define R600_CB_COLOR7_FRAG 0x280fc
1631 #define R600_CB_COLOR0_SIZE 0x28060
1632 #define R600_CB_COLOR0_VIEW 0x28080
1633 #define R600_CB_COLOR0_INFO 0x280a0
1634 #define R600_CB_COLOR0_TILE 0x280c0
1635 #define R600_CB_COLOR0_FRAG 0x280e0
1636 #define R600_CB_COLOR0_MASK 0x28100
1638 #define AVIVO_D1MODE_VLINE_START_END 0x6538
1639 #define AVIVO_D2MODE_VLINE_START_END 0x6d38
1640 #define R600_CP_COHER_BASE 0x85f8
1641 #define R600_DB_DEPTH_BASE 0x2800c
1642 #define R600_SQ_PGM_START_FS 0x28894
1643 #define R600_SQ_PGM_START_ES 0x28880
1644 #define R600_SQ_PGM_START_VS 0x28858
1645 #define R600_SQ_PGM_RESOURCES_VS 0x28868
1646 #define R600_SQ_PGM_CF_OFFSET_VS 0x288d0
1647 #define R600_SQ_PGM_START_GS 0x2886c
1648 #define R600_SQ_PGM_START_PS 0x28840
1649 #define R600_SQ_PGM_RESOURCES_PS 0x28850
1650 #define R600_SQ_PGM_EXPORTS_PS 0x28854
1651 #define R600_SQ_PGM_CF_OFFSET_PS 0x288cc
1652 #define R600_VGT_DMA_BASE 0x287e8
1653 #define R600_VGT_DMA_BASE_HI 0x287e4
1654 #define R600_VGT_STRMOUT_BASE_OFFSET_0 0x28b10
1655 #define R600_VGT_STRMOUT_BASE_OFFSET_1 0x28b14
1656 #define R600_VGT_STRMOUT_BASE_OFFSET_2 0x28b18
1657 #define R600_VGT_STRMOUT_BASE_OFFSET_3 0x28b1c
1658 #define R600_VGT_STRMOUT_BASE_OFFSET_HI_0 0x28b44
1659 #define R600_VGT_STRMOUT_BASE_OFFSET_HI_1 0x28b48
1660 #define R600_VGT_STRMOUT_BASE_OFFSET_HI_2 0x28b4c
1661 #define R600_VGT_STRMOUT_BASE_OFFSET_HI_3 0x28b50
1662 #define R600_VGT_STRMOUT_BUFFER_BASE_0 0x28ad8
1663 #define R600_VGT_STRMOUT_BUFFER_BASE_1 0x28ae8
1664 #define R600_VGT_STRMOUT_BUFFER_BASE_2 0x28af8
1665 #define R600_VGT_STRMOUT_BUFFER_BASE_3 0x28b08
1666 #define R600_VGT_STRMOUT_BUFFER_OFFSET_0 0x28adc
1667 #define R600_VGT_STRMOUT_BUFFER_OFFSET_1 0x28aec
1668 #define R600_VGT_STRMOUT_BUFFER_OFFSET_2 0x28afc
1669 #define R600_VGT_STRMOUT_BUFFER_OFFSET_3 0x28b0c
1671 #define R600_VGT_PRIMITIVE_TYPE 0x8958
1673 #define R600_PA_SC_SCREEN_SCISSOR_TL 0x28030
1674 #define R600_PA_SC_GENERIC_SCISSOR_TL 0x28240
1675 #define R600_PA_SC_WINDOW_SCISSOR_TL 0x28204
1677 #define R600_TC_CNTL 0x9608
1678 # define R600_TC_L2_SIZE(x) ((x) << 5)
1679 # define R600_L2_DISABLE_LATE_HIT (1 << 9)
1681 #define R600_ARB_POP 0x2418
1682 # define R600_ENABLE_TC128 (1 << 30)
1683 #define R600_ARB_GDEC_RD_CNTL 0x246c
1685 #define R600_TA_CNTL_AUX 0x9508
1686 # define R600_DISABLE_CUBE_WRAP (1 << 0)
1687 # define R600_DISABLE_CUBE_ANISO (1 << 1)
1688 # define R700_GETLOD_SELECT(x) ((x) << 2)
1689 # define R600_SYNC_GRADIENT (1 << 24)
1690 # define R600_SYNC_WALKER (1 << 25)
1691 # define R600_SYNC_ALIGNER (1 << 26)
1692 # define R600_BILINEAR_PRECISION_6_BIT (0 << 31)
1693 # define R600_BILINEAR_PRECISION_8_BIT (1 << 31)
1695 #define R700_TCP_CNTL 0x9610
1697 #define R600_SMX_DC_CTL0 0xa020
1698 # define R700_USE_HASH_FUNCTION (1 << 0)
1699 # define R700_CACHE_DEPTH(x) ((x) << 1)
1700 # define R700_FLUSH_ALL_ON_EVENT (1 << 10)
1701 # define R700_STALL_ON_EVENT (1 << 11)
1702 #define R700_SMX_EVENT_CTL 0xa02c
1703 # define R700_ES_FLUSH_CTL(x) ((x) << 0)
1704 # define R700_GS_FLUSH_CTL(x) ((x) << 3)
1705 # define R700_ACK_FLUSH_CTL(x) ((x) << 6)
1706 # define R700_SYNC_FLUSH_CTL (1 << 8)
1708 #define R600_SQ_CONFIG 0x8c00
1709 # define R600_VC_ENABLE (1 << 0)
1710 # define R600_EXPORT_SRC_C (1 << 1)
1711 # define R600_DX9_CONSTS (1 << 2)
1712 # define R600_ALU_INST_PREFER_VECTOR (1 << 3)
1713 # define R600_DX10_CLAMP (1 << 4)
1714 # define R600_CLAUSE_SEQ_PRIO(x) ((x) << 8)
1715 # define R600_PS_PRIO(x) ((x) << 24)
1716 # define R600_VS_PRIO(x) ((x) << 26)
1717 # define R600_GS_PRIO(x) ((x) << 28)
1718 # define R600_ES_PRIO(x) ((x) << 30)
1719 #define R600_SQ_GPR_RESOURCE_MGMT_1 0x8c04
1720 # define R600_NUM_PS_GPRS(x) ((x) << 0)
1721 # define R600_NUM_VS_GPRS(x) ((x) << 16)
1722 # define R700_DYN_GPR_ENABLE (1 << 27)
1723 # define R600_NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
1724 #define R600_SQ_GPR_RESOURCE_MGMT_2 0x8c08
1725 # define R600_NUM_GS_GPRS(x) ((x) << 0)
1726 # define R600_NUM_ES_GPRS(x) ((x) << 16)
1727 #define R600_SQ_THREAD_RESOURCE_MGMT 0x8c0c
1728 # define R600_NUM_PS_THREADS(x) ((x) << 0)
1729 # define R600_NUM_VS_THREADS(x) ((x) << 8)
1730 # define R600_NUM_GS_THREADS(x) ((x) << 16)
1731 # define R600_NUM_ES_THREADS(x) ((x) << 24)
1732 #define R600_SQ_STACK_RESOURCE_MGMT_1 0x8c10
1733 # define R600_NUM_PS_STACK_ENTRIES(x) ((x) << 0)
1734 # define R600_NUM_VS_STACK_ENTRIES(x) ((x) << 16)
1735 #define R600_SQ_STACK_RESOURCE_MGMT_2 0x8c14
1736 # define R600_NUM_GS_STACK_ENTRIES(x) ((x) << 0)
1737 # define R600_NUM_ES_STACK_ENTRIES(x) ((x) << 16)
1738 #define R600_SQ_MS_FIFO_SIZES 0x8cf0
1739 # define R600_CACHE_FIFO_SIZE(x) ((x) << 0)
1740 # define R600_FETCH_FIFO_HIWATER(x) ((x) << 8)
1741 # define R600_DONE_FIFO_HIWATER(x) ((x) << 16)
1742 # define R600_ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
1743 #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_0 0x8db0
1744 # define R700_SIMDA_RING0(x) ((x) << 0)
1745 # define R700_SIMDA_RING1(x) ((x) << 8)
1746 # define R700_SIMDB_RING0(x) ((x) << 16)
1747 # define R700_SIMDB_RING1(x) ((x) << 24)
1748 #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_1 0x8db4
1749 #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_2 0x8db8
1750 #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_3 0x8dbc
1751 #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_4 0x8dc0
1752 #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_5 0x8dc4
1753 #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_6 0x8dc8
1754 #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_7 0x8dcc
1756 #define R600_SPI_PS_IN_CONTROL_0 0x286cc
1757 # define R600_NUM_INTERP(x) ((x) << 0)
1758 # define R600_POSITION_ENA (1 << 8)
1759 # define R600_POSITION_CENTROID (1 << 9)
1760 # define R600_POSITION_ADDR(x) ((x) << 10)
1761 # define R600_PARAM_GEN(x) ((x) << 15)
1762 # define R600_PARAM_GEN_ADDR(x) ((x) << 19)
1763 # define R600_BARYC_SAMPLE_CNTL(x) ((x) << 26)
1764 # define R600_PERSP_GRADIENT_ENA (1 << 28)
1765 # define R600_LINEAR_GRADIENT_ENA (1 << 29)
1766 # define R600_POSITION_SAMPLE (1 << 30)
1767 # define R600_BARYC_AT_SAMPLE_ENA (1 << 31)
1768 #define R600_SPI_PS_IN_CONTROL_1 0x286d0
1769 # define R600_GEN_INDEX_PIX (1 << 0)
1770 # define R600_GEN_INDEX_PIX_ADDR(x) ((x) << 1)
1771 # define R600_FRONT_FACE_ENA (1 << 8)
1772 # define R600_FRONT_FACE_CHAN(x) ((x) << 9)
1773 # define R600_FRONT_FACE_ALL_BITS (1 << 11)
1774 # define R600_FRONT_FACE_ADDR(x) ((x) << 12)
1775 # define R600_FOG_ADDR(x) ((x) << 17)
1776 # define R600_FIXED_PT_POSITION_ENA (1 << 24)
1777 # define R600_FIXED_PT_POSITION_ADDR(x) ((x) << 25)
1778 # define R700_POSITION_ULC (1 << 30)
1779 #define R600_SPI_INPUT_Z 0x286d8
1781 #define R600_SPI_CONFIG_CNTL 0x9100
1782 # define R600_GPR_WRITE_PRIORITY(x) ((x) << 0)
1783 # define R600_DISABLE_INTERP_1 (1 << 5)
1784 #define R600_SPI_CONFIG_CNTL_1 0x913c
1785 # define R600_VTX_DONE_DELAY(x) ((x) << 0)
1786 # define R600_INTERP_ONE_PRIM_PER_ROW (1 << 4)
1788 #define R600_GB_TILING_CONFIG 0x98f0
1789 # define R600_PIPE_TILING(x) ((x) << 1)
1790 # define R600_BANK_TILING(x) ((x) << 4)
1791 # define R600_GROUP_SIZE(x) ((x) << 6)
1792 # define R600_ROW_TILING(x) ((x) << 8)
1793 # define R600_BANK_SWAPS(x) ((x) << 11)
1794 # define R600_SAMPLE_SPLIT(x) ((x) << 14)
1795 # define R600_BACKEND_MAP(x) ((x) << 16)
1796 #define R600_DCP_TILING_CONFIG 0x6ca0
1797 #define R600_HDP_TILING_CONFIG 0x2f3c
1799 #define R600_CC_RB_BACKEND_DISABLE 0x98f4
1800 #define R700_CC_SYS_RB_BACKEND_DISABLE 0x3f88
1801 # define R600_BACKEND_DISABLE(x) ((x) << 16)
1803 #define R600_CC_GC_SHADER_PIPE_CONFIG 0x8950
1804 #define R600_GC_USER_SHADER_PIPE_CONFIG 0x8954
1805 # define R600_INACTIVE_QD_PIPES(x) ((x) << 8)
1806 # define R600_INACTIVE_QD_PIPES_MASK (0xff << 8)
1807 # define R600_INACTIVE_SIMDS(x) ((x) << 16)
1808 # define R600_INACTIVE_SIMDS_MASK (0xff << 16)
1810 #define R700_CGTS_SYS_TCC_DISABLE 0x3f90
1811 #define R700_CGTS_USER_SYS_TCC_DISABLE 0x3f94
1812 #define R700_CGTS_TCC_DISABLE 0x9148
1813 #define R700_CGTS_USER_TCC_DISABLE 0x914c
1815 /* Constants */
1816 #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
1818 #define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
1819 #define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
1820 #define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
1821 #define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
1822 #define RADEON_LAST_DISPATCH 1
1824 #define R600_LAST_FRAME_REG R600_SCRATCH_REG0
1825 #define R600_LAST_DISPATCH_REG R600_SCRATCH_REG1
1826 #define R600_LAST_CLEAR_REG R600_SCRATCH_REG2
1827 #define R600_LAST_SWI_REG R600_SCRATCH_REG3
1829 #define RADEON_MAX_VB_AGE 0x7fffffff
1830 #define RADEON_MAX_VB_VERTS (0xffff)
1832 #define RADEON_RING_HIGH_MARK 128
1834 #define RADEON_PCIGART_TABLE_SIZE (32*1024)
1836 #define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
1837 #define RADEON_WRITE(reg, val) \
1838 do { \
1839 if (reg < 0x10000) { \
1840 DRM_WRITE32(dev_priv->mmio, (reg), (val)); \
1841 } else { \
1842 DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, (reg)); \
1843 DRM_WRITE32(dev_priv->mmio, RADEON_MM_DATA, (val)); \
1845 } while (0)
1846 #define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
1847 #define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
1849 #define RADEON_WRITE_PLL(addr, val) \
1850 do { \
1851 RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, \
1852 ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
1853 RADEON_WRITE(RADEON_CLOCK_CNTL_DATA, (val)); \
1854 } while (0)
1856 #define RADEON_WRITE_PCIE(addr, val) \
1857 do { \
1858 RADEON_WRITE8(RADEON_PCIE_INDEX, \
1859 ((addr) & 0xff)); \
1860 RADEON_WRITE(RADEON_PCIE_DATA, (val)); \
1861 } while (0)
1863 #define R500_WRITE_MCIND(addr, val) \
1864 do { \
1865 RADEON_WRITE(R520_MC_IND_INDEX, 0xff0000 | ((addr) & 0xff)); \
1866 RADEON_WRITE(R520_MC_IND_DATA, (val)); \
1867 RADEON_WRITE(R520_MC_IND_INDEX, 0); \
1868 } while (0)
1870 #define RS480_WRITE_MCIND(addr, val) \
1871 do { \
1872 RADEON_WRITE(RS480_NB_MC_INDEX, \
1873 ((addr) & 0xff) | RS480_NB_MC_IND_WR_EN); \
1874 RADEON_WRITE(RS480_NB_MC_DATA, (val)); \
1875 RADEON_WRITE(RS480_NB_MC_INDEX, 0xff); \
1876 } while (0)
1878 #define RS690_WRITE_MCIND(addr, val) \
1879 do { \
1880 RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_EN | ((addr) & RS690_MC_INDEX_MASK)); \
1881 RADEON_WRITE(RS690_MC_DATA, val); \
1882 RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_ACK); \
1883 } while (0)
1885 #define RS600_WRITE_MCIND(addr, val) \
1886 do { \
1887 RADEON_WRITE(RS600_MC_INDEX, RS600_MC_IND_WR_EN | RS600_MC_IND_CITF_ARB0 | ((addr) & RS600_MC_ADDR_MASK)); \
1888 RADEON_WRITE(RS600_MC_DATA, val); \
1889 } while (0)
1891 #define IGP_WRITE_MCIND(addr, val) \
1892 do { \
1893 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) || \
1894 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) \
1895 RS690_WRITE_MCIND(addr, val); \
1896 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) \
1897 RS600_WRITE_MCIND(addr, val); \
1898 else \
1899 RS480_WRITE_MCIND(addr, val); \
1900 } while (0)
1902 #define CP_PACKET0( reg, n ) \
1903 (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
1904 #define CP_PACKET0_TABLE( reg, n ) \
1905 (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
1906 #define CP_PACKET1( reg0, reg1 ) \
1907 (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
1908 #define CP_PACKET2() \
1909 (RADEON_CP_PACKET2)
1910 #define CP_PACKET3( pkt, n ) \
1911 (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
1913 /* ================================================================
1914 * Engine control helper macros
1917 #define RADEON_WAIT_UNTIL_2D_IDLE() do { \
1918 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1919 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
1920 RADEON_WAIT_HOST_IDLECLEAN) ); \
1921 } while (0)
1923 #define RADEON_WAIT_UNTIL_3D_IDLE() do { \
1924 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1925 OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
1926 RADEON_WAIT_HOST_IDLECLEAN) ); \
1927 } while (0)
1929 #define RADEON_WAIT_UNTIL_IDLE() do { \
1930 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1931 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
1932 RADEON_WAIT_3D_IDLECLEAN | \
1933 RADEON_WAIT_HOST_IDLECLEAN) ); \
1934 } while (0)
1936 #define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
1937 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1938 OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
1939 } while (0)
1941 #define RADEON_FLUSH_CACHE() do { \
1942 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
1943 OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \
1944 OUT_RING(RADEON_RB3D_DC_FLUSH); \
1945 } else { \
1946 OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \
1947 OUT_RING(R300_RB3D_DC_FLUSH); \
1949 } while (0)
1951 #define RADEON_PURGE_CACHE() do { \
1952 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
1953 OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \
1954 OUT_RING(RADEON_RB3D_DC_FLUSH | RADEON_RB3D_DC_FREE); \
1955 } else { \
1956 OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \
1957 OUT_RING(R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE); \
1959 } while (0)
1961 #define RADEON_FLUSH_ZCACHE() do { \
1962 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
1963 OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \
1964 OUT_RING(RADEON_RB3D_ZC_FLUSH); \
1965 } else { \
1966 OUT_RING(CP_PACKET0(R300_ZB_ZCACHE_CTLSTAT, 0)); \
1967 OUT_RING(R300_ZC_FLUSH); \
1969 } while (0)
1971 #define RADEON_PURGE_ZCACHE() do { \
1972 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
1973 OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \
1974 OUT_RING(RADEON_RB3D_ZC_FLUSH | RADEON_RB3D_ZC_FREE); \
1975 } else { \
1976 OUT_RING(CP_PACKET0(R300_ZB_ZCACHE_CTLSTAT, 0)); \
1977 OUT_RING(R300_ZC_FLUSH | R300_ZC_FREE); \
1979 } while (0)
1981 /* ================================================================
1982 * Misc helper macros
1985 /* Perfbox functionality only.
1987 #define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
1988 do { \
1989 if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
1990 u32 head = GET_RING_HEAD( dev_priv ); \
1991 if (head == dev_priv->ring.tail) \
1992 dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
1994 } while (0)
1996 #define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
1997 do { \
1998 struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv; \
1999 drm_radeon_sarea_t *sarea_priv = master_priv->sarea_priv; \
2000 if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
2001 int __ret; \
2002 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) \
2003 __ret = r600_do_cp_idle(dev_priv); \
2004 else \
2005 __ret = radeon_do_cp_idle(dev_priv); \
2006 if ( __ret ) return __ret; \
2007 sarea_priv->last_dispatch = 0; \
2008 radeon_freelist_reset( dev ); \
2010 } while (0)
2012 #define RADEON_DISPATCH_AGE( age ) do { \
2013 OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
2014 OUT_RING( age ); \
2015 } while (0)
2017 #define RADEON_FRAME_AGE( age ) do { \
2018 OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
2019 OUT_RING( age ); \
2020 } while (0)
2022 #define RADEON_CLEAR_AGE( age ) do { \
2023 OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
2024 OUT_RING( age ); \
2025 } while (0)
2027 #define R600_DISPATCH_AGE(age) do { \
2028 OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \
2029 OUT_RING((R600_LAST_DISPATCH_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \
2030 OUT_RING(age); \
2031 } while (0)
2033 #define R600_FRAME_AGE(age) do { \
2034 OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \
2035 OUT_RING((R600_LAST_FRAME_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \
2036 OUT_RING(age); \
2037 } while (0)
2039 #define R600_CLEAR_AGE(age) do { \
2040 OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \
2041 OUT_RING((R600_LAST_CLEAR_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \
2042 OUT_RING(age); \
2043 } while (0)
2045 /* ================================================================
2046 * Ring control
2049 #define RADEON_VERBOSE 0
2051 #define RING_LOCALS int write, _nr, _align_nr; unsigned int mask; u32 *ring;
2053 #define RADEON_RING_ALIGN 16
2055 #define BEGIN_RING( n ) do { \
2056 if ( RADEON_VERBOSE ) { \
2057 DRM_INFO( "BEGIN_RING( %d )\n", (n)); \
2059 _align_nr = RADEON_RING_ALIGN - ((dev_priv->ring.tail + n) & (RADEON_RING_ALIGN-1)); \
2060 _align_nr += n; \
2061 if (dev_priv->ring.space <= (_align_nr * sizeof(u32))) { \
2062 COMMIT_RING(); \
2063 radeon_wait_ring( dev_priv, _align_nr * sizeof(u32)); \
2065 _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
2066 ring = dev_priv->ring.start; \
2067 write = dev_priv->ring.tail; \
2068 mask = dev_priv->ring.tail_mask; \
2069 } while (0)
2071 #define ADVANCE_RING() do { \
2072 if ( RADEON_VERBOSE ) { \
2073 DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
2074 write, dev_priv->ring.tail ); \
2076 if (((dev_priv->ring.tail + _nr) & mask) != write) { \
2077 DRM_ERROR( \
2078 "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
2079 ((dev_priv->ring.tail + _nr) & mask), \
2080 write, __LINE__); \
2081 } else \
2082 dev_priv->ring.tail = write; \
2083 } while (0)
2085 extern void radeon_commit_ring(drm_radeon_private_t *dev_priv);
2087 #define COMMIT_RING() do { \
2088 radeon_commit_ring(dev_priv); \
2089 } while(0)
2091 #define OUT_RING( x ) do { \
2092 if ( RADEON_VERBOSE ) { \
2093 DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
2094 (unsigned int)(x), write ); \
2096 ring[write++] = (x); \
2097 write &= mask; \
2098 } while (0)
2100 #define OUT_RING_REG( reg, val ) do { \
2101 OUT_RING( CP_PACKET0( reg, 0 ) ); \
2102 OUT_RING( val ); \
2103 } while (0)
2105 #define OUT_RING_TABLE( tab, sz ) do { \
2106 int _size = (sz); \
2107 int *_tab = (int *)(tab); \
2109 if (write + _size > mask) { \
2110 int _i = (mask+1) - write; \
2111 _size -= _i; \
2112 while (_i > 0 ) { \
2113 *(int *)(ring + write) = *_tab++; \
2114 write++; \
2115 _i--; \
2117 write = 0; \
2118 _tab += _i; \
2120 while (_size > 0) { \
2121 *(ring + write) = *_tab++; \
2122 write++; \
2123 _size--; \
2125 write &= mask; \
2126 } while (0)
2128 #endif /* __RADEON_DRV_H__ */