USB: isp1760-hcd: move imask clear after pending work is done
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / drivers / usb / host / isp1760-hcd.c
blob564b03337e7e1904fe4bc9567a66eabf8abc0fa9
1 /*
2 * Driver for the NXP ISP1760 chip
4 * However, the code might contain some bugs. What doesn't work for sure is:
5 * - ISO
6 * - OTG
7 e The interrupt line is configured as active low, level.
9 * (c) 2007 Sebastian Siewior <bigeasy@linutronix.de>
12 #include <linux/module.h>
13 #include <linux/kernel.h>
14 #include <linux/slab.h>
15 #include <linux/list.h>
16 #include <linux/usb.h>
17 #include <linux/usb/hcd.h>
18 #include <linux/debugfs.h>
19 #include <linux/uaccess.h>
20 #include <linux/io.h>
21 #include <linux/mm.h>
22 #include <asm/unaligned.h>
23 #include <asm/cacheflush.h>
25 #include "isp1760-hcd.h"
27 static struct kmem_cache *qtd_cachep;
28 static struct kmem_cache *qh_cachep;
30 struct isp1760_hcd {
31 u32 hcs_params;
32 spinlock_t lock;
33 struct inter_packet_info atl_ints[32];
34 struct inter_packet_info int_ints[32];
35 struct memory_chunk memory_pool[BLOCKS];
36 u32 atl_queued;
38 /* periodic schedule support */
39 #define DEFAULT_I_TDPS 1024
40 unsigned periodic_size;
41 unsigned i_thresh;
42 unsigned long reset_done;
43 unsigned long next_statechange;
44 unsigned int devflags;
47 static inline struct isp1760_hcd *hcd_to_priv(struct usb_hcd *hcd)
49 return (struct isp1760_hcd *) (hcd->hcd_priv);
52 /* Section 2.2 Host Controller Capability Registers */
53 #define HC_LENGTH(p) (((p)>>00)&0x00ff) /* bits 7:0 */
54 #define HC_VERSION(p) (((p)>>16)&0xffff) /* bits 31:16 */
55 #define HCS_INDICATOR(p) ((p)&(1 << 16)) /* true: has port indicators */
56 #define HCS_PPC(p) ((p)&(1 << 4)) /* true: port power control */
57 #define HCS_N_PORTS(p) (((p)>>0)&0xf) /* bits 3:0, ports on HC */
58 #define HCC_ISOC_CACHE(p) ((p)&(1 << 7)) /* true: can cache isoc frame */
59 #define HCC_ISOC_THRES(p) (((p)>>4)&0x7) /* bits 6:4, uframes cached */
61 /* Section 2.3 Host Controller Operational Registers */
62 #define CMD_LRESET (1<<7) /* partial reset (no ports, etc) */
63 #define CMD_RESET (1<<1) /* reset HC not bus */
64 #define CMD_RUN (1<<0) /* start/stop HC */
65 #define STS_PCD (1<<2) /* port change detect */
66 #define FLAG_CF (1<<0) /* true: we'll support "high speed" */
68 #define PORT_OWNER (1<<13) /* true: companion hc owns this port */
69 #define PORT_POWER (1<<12) /* true: has power (see PPC) */
70 #define PORT_USB11(x) (((x) & (3 << 10)) == (1 << 10)) /* USB 1.1 device */
71 #define PORT_RESET (1<<8) /* reset port */
72 #define PORT_SUSPEND (1<<7) /* suspend port */
73 #define PORT_RESUME (1<<6) /* resume it */
74 #define PORT_PE (1<<2) /* port enable */
75 #define PORT_CSC (1<<1) /* connect status change */
76 #define PORT_CONNECT (1<<0) /* device connected */
77 #define PORT_RWC_BITS (PORT_CSC)
79 struct isp1760_qtd {
80 u8 packet_type;
81 void *data_buffer;
82 u32 payload_addr;
84 /* the rest is HCD-private */
85 struct list_head qtd_list;
86 struct urb *urb;
87 size_t length;
89 /* isp special*/
90 u32 status;
91 #define URB_ENQUEUED (1 << 1)
94 struct isp1760_qh {
95 /* first part defined by EHCI spec */
96 struct list_head qtd_list;
98 u32 toggle;
99 u32 ping;
103 * Access functions for isp176x registers (addresses 0..0x03FF).
105 static u32 reg_read32(void __iomem *base, u32 reg)
107 return readl(base + reg);
110 static void reg_write32(void __iomem *base, u32 reg, u32 val)
112 writel(val, base + reg);
116 * Access functions for isp176x memory (offset >= 0x0400).
118 * bank_reads8() reads memory locations prefetched by an earlier write to
119 * HC_MEMORY_REG (see isp176x datasheet). Unless you want to do fancy multi-
120 * bank optimizations, you should use the more generic mem_reads8() below.
122 * For access to ptd memory, use the specialized ptd_read() and ptd_write()
123 * below.
125 * These functions copy via MMIO data to/from the device. memcpy_{to|from}io()
126 * doesn't quite work because some people have to enforce 32-bit access
128 static void bank_reads8(void __iomem *src_base, u32 src_offset, u32 bank_addr,
129 __u32 *dst, u32 bytes)
131 __u32 __iomem *src;
132 u32 val;
133 __u8 *src_byteptr;
134 __u8 *dst_byteptr;
136 src = src_base + (bank_addr | src_offset);
138 if (src_offset < PAYLOAD_OFFSET) {
139 while (bytes >= 4) {
140 *dst = le32_to_cpu(__raw_readl(src));
141 bytes -= 4;
142 src++;
143 dst++;
145 } else {
146 while (bytes >= 4) {
147 *dst = __raw_readl(src);
148 bytes -= 4;
149 src++;
150 dst++;
154 if (!bytes)
155 return;
157 /* in case we have 3, 2 or 1 by left. The dst buffer may not be fully
158 * allocated.
160 if (src_offset < PAYLOAD_OFFSET)
161 val = le32_to_cpu(__raw_readl(src));
162 else
163 val = __raw_readl(src);
165 dst_byteptr = (void *) dst;
166 src_byteptr = (void *) &val;
167 while (bytes > 0) {
168 *dst_byteptr = *src_byteptr;
169 dst_byteptr++;
170 src_byteptr++;
171 bytes--;
175 static void mem_reads8(void __iomem *src_base, u32 src_offset, void *dst,
176 u32 bytes)
178 reg_write32(src_base, HC_MEMORY_REG, src_offset + ISP_BANK(0));
179 ndelay(90);
180 bank_reads8(src_base, src_offset, ISP_BANK(0), dst, bytes);
183 static void mem_writes8(void __iomem *dst_base, u32 dst_offset,
184 __u32 const *src, u32 bytes)
186 __u32 __iomem *dst;
188 dst = dst_base + dst_offset;
190 if (dst_offset < PAYLOAD_OFFSET) {
191 while (bytes >= 4) {
192 __raw_writel(cpu_to_le32(*src), dst);
193 bytes -= 4;
194 src++;
195 dst++;
197 } else {
198 while (bytes >= 4) {
199 __raw_writel(*src, dst);
200 bytes -= 4;
201 src++;
202 dst++;
206 if (!bytes)
207 return;
208 /* in case we have 3, 2 or 1 bytes left. The buffer is allocated and the
209 * extra bytes should not be read by the HW.
212 if (dst_offset < PAYLOAD_OFFSET)
213 __raw_writel(cpu_to_le32(*src), dst);
214 else
215 __raw_writel(*src, dst);
219 * Read and write ptds. 'ptd_offset' should be one of ISO_PTD_OFFSET,
220 * INT_PTD_OFFSET, and ATL_PTD_OFFSET. 'slot' should be less than 32.
222 static void ptd_read(void __iomem *base, u32 ptd_offset, u32 slot,
223 struct ptd *ptd)
225 reg_write32(base, HC_MEMORY_REG,
226 ISP_BANK(0) + ptd_offset + slot*sizeof(*ptd));
227 ndelay(90);
228 bank_reads8(base, ptd_offset + slot*sizeof(*ptd), ISP_BANK(0),
229 (void *) ptd, sizeof(*ptd));
232 static void ptd_write(void __iomem *base, u32 ptd_offset, u32 slot,
233 struct ptd *ptd)
235 mem_writes8(base, ptd_offset + slot*sizeof(*ptd) + sizeof(ptd->dw0),
236 &ptd->dw1, 7*sizeof(ptd->dw1));
237 /* Make sure dw0 gets written last (after other dw's and after payload)
238 since it contains the enable bit */
239 wmb();
240 mem_writes8(base, ptd_offset + slot*sizeof(*ptd), &ptd->dw0,
241 sizeof(ptd->dw0));
245 /* memory management of the 60kb on the chip from 0x1000 to 0xffff */
246 static void init_memory(struct isp1760_hcd *priv)
248 int i, curr;
249 u32 payload_addr;
251 payload_addr = PAYLOAD_OFFSET;
252 for (i = 0; i < BLOCK_1_NUM; i++) {
253 priv->memory_pool[i].start = payload_addr;
254 priv->memory_pool[i].size = BLOCK_1_SIZE;
255 priv->memory_pool[i].free = 1;
256 payload_addr += priv->memory_pool[i].size;
259 curr = i;
260 for (i = 0; i < BLOCK_2_NUM; i++) {
261 priv->memory_pool[curr + i].start = payload_addr;
262 priv->memory_pool[curr + i].size = BLOCK_2_SIZE;
263 priv->memory_pool[curr + i].free = 1;
264 payload_addr += priv->memory_pool[curr + i].size;
267 curr = i;
268 for (i = 0; i < BLOCK_3_NUM; i++) {
269 priv->memory_pool[curr + i].start = payload_addr;
270 priv->memory_pool[curr + i].size = BLOCK_3_SIZE;
271 priv->memory_pool[curr + i].free = 1;
272 payload_addr += priv->memory_pool[curr + i].size;
275 BUG_ON(payload_addr - priv->memory_pool[0].start > PAYLOAD_AREA_SIZE);
278 static void alloc_mem(struct usb_hcd *hcd, struct isp1760_qtd *qtd)
280 struct isp1760_hcd *priv = hcd_to_priv(hcd);
281 int i;
283 BUG_ON(qtd->payload_addr);
285 if (!qtd->length)
286 return;
288 for (i = 0; i < BLOCKS; i++) {
289 if (priv->memory_pool[i].size >= qtd->length &&
290 priv->memory_pool[i].free) {
291 priv->memory_pool[i].free = 0;
292 qtd->payload_addr = priv->memory_pool[i].start;
293 return;
297 dev_err(hcd->self.controller,
298 "%s: Cannot allocate %zu bytes of memory\n"
299 "Current memory map:\n",
300 __func__, qtd->length);
301 for (i = 0; i < BLOCKS; i++) {
302 dev_err(hcd->self.controller, "Pool %2d size %4d status: %d\n",
303 i, priv->memory_pool[i].size,
304 priv->memory_pool[i].free);
306 /* XXX maybe -ENOMEM could be possible */
307 BUG();
308 return;
311 static void free_mem(struct usb_hcd *hcd, struct isp1760_qtd *qtd)
313 struct isp1760_hcd *priv = hcd_to_priv(hcd);
314 int i;
316 if (!qtd->payload_addr)
317 return;
319 for (i = 0; i < BLOCKS; i++) {
320 if (priv->memory_pool[i].start == qtd->payload_addr) {
321 BUG_ON(priv->memory_pool[i].free);
322 priv->memory_pool[i].free = 1;
323 qtd->payload_addr = 0;
324 return;
328 dev_err(hcd->self.controller, "%s: Invalid pointer: %08x\n",
329 __func__, qtd->payload_addr);
330 BUG();
333 static void isp1760_init_regs(struct usb_hcd *hcd)
335 reg_write32(hcd->regs, HC_BUFFER_STATUS_REG, 0);
336 reg_write32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG, NO_TRANSFER_ACTIVE);
337 reg_write32(hcd->regs, HC_INT_PTD_SKIPMAP_REG, NO_TRANSFER_ACTIVE);
338 reg_write32(hcd->regs, HC_ISO_PTD_SKIPMAP_REG, NO_TRANSFER_ACTIVE);
340 reg_write32(hcd->regs, HC_ATL_PTD_DONEMAP_REG, ~NO_TRANSFER_ACTIVE);
341 reg_write32(hcd->regs, HC_INT_PTD_DONEMAP_REG, ~NO_TRANSFER_ACTIVE);
342 reg_write32(hcd->regs, HC_ISO_PTD_DONEMAP_REG, ~NO_TRANSFER_ACTIVE);
345 static int handshake(struct usb_hcd *hcd, u32 reg,
346 u32 mask, u32 done, int usec)
348 u32 result;
350 do {
351 result = reg_read32(hcd->regs, reg);
352 if (result == ~0)
353 return -ENODEV;
354 result &= mask;
355 if (result == done)
356 return 0;
357 udelay(1);
358 usec--;
359 } while (usec > 0);
360 return -ETIMEDOUT;
363 /* reset a non-running (STS_HALT == 1) controller */
364 static int ehci_reset(struct usb_hcd *hcd)
366 int retval;
367 struct isp1760_hcd *priv = hcd_to_priv(hcd);
369 u32 command = reg_read32(hcd->regs, HC_USBCMD);
371 command |= CMD_RESET;
372 reg_write32(hcd->regs, HC_USBCMD, command);
373 hcd->state = HC_STATE_HALT;
374 priv->next_statechange = jiffies;
375 retval = handshake(hcd, HC_USBCMD,
376 CMD_RESET, 0, 250 * 1000);
377 return retval;
380 static void qh_destroy(struct isp1760_qh *qh)
382 BUG_ON(!list_empty(&qh->qtd_list));
383 kmem_cache_free(qh_cachep, qh);
386 static struct isp1760_qh *isp1760_qh_alloc(gfp_t flags)
388 struct isp1760_qh *qh;
390 qh = kmem_cache_zalloc(qh_cachep, flags);
391 if (!qh)
392 return qh;
394 INIT_LIST_HEAD(&qh->qtd_list);
395 return qh;
398 /* magic numbers that can affect system performance */
399 #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
400 #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
401 #define EHCI_TUNE_RL_TT 0
402 #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
403 #define EHCI_TUNE_MULT_TT 1
404 #define EHCI_TUNE_FLS 2 /* (small) 256 frame schedule */
406 /* one-time init, only for memory state */
407 static int priv_init(struct usb_hcd *hcd)
409 struct isp1760_hcd *priv = hcd_to_priv(hcd);
410 u32 hcc_params;
412 spin_lock_init(&priv->lock);
415 * hw default: 1K periodic list heads, one per frame.
416 * periodic_size can shrink by USBCMD update if hcc_params allows.
418 priv->periodic_size = DEFAULT_I_TDPS;
420 /* controllers may cache some of the periodic schedule ... */
421 hcc_params = reg_read32(hcd->regs, HC_HCCPARAMS);
422 /* full frame cache */
423 if (HCC_ISOC_CACHE(hcc_params))
424 priv->i_thresh = 8;
425 else /* N microframes cached */
426 priv->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
428 return 0;
431 static int isp1760_hc_setup(struct usb_hcd *hcd)
433 struct isp1760_hcd *priv = hcd_to_priv(hcd);
434 int result;
435 u32 scratch, hwmode;
437 /* Setup HW Mode Control: This assumes a level active-low interrupt */
438 hwmode = HW_DATA_BUS_32BIT;
440 if (priv->devflags & ISP1760_FLAG_BUS_WIDTH_16)
441 hwmode &= ~HW_DATA_BUS_32BIT;
442 if (priv->devflags & ISP1760_FLAG_ANALOG_OC)
443 hwmode |= HW_ANA_DIGI_OC;
444 if (priv->devflags & ISP1760_FLAG_DACK_POL_HIGH)
445 hwmode |= HW_DACK_POL_HIGH;
446 if (priv->devflags & ISP1760_FLAG_DREQ_POL_HIGH)
447 hwmode |= HW_DREQ_POL_HIGH;
448 if (priv->devflags & ISP1760_FLAG_INTR_POL_HIGH)
449 hwmode |= HW_INTR_HIGH_ACT;
450 if (priv->devflags & ISP1760_FLAG_INTR_EDGE_TRIG)
451 hwmode |= HW_INTR_EDGE_TRIG;
454 * We have to set this first in case we're in 16-bit mode.
455 * Write it twice to ensure correct upper bits if switching
456 * to 16-bit mode.
458 reg_write32(hcd->regs, HC_HW_MODE_CTRL, hwmode);
459 reg_write32(hcd->regs, HC_HW_MODE_CTRL, hwmode);
461 reg_write32(hcd->regs, HC_SCRATCH_REG, 0xdeadbabe);
462 /* Change bus pattern */
463 scratch = reg_read32(hcd->regs, HC_CHIP_ID_REG);
464 scratch = reg_read32(hcd->regs, HC_SCRATCH_REG);
465 if (scratch != 0xdeadbabe) {
466 dev_err(hcd->self.controller, "Scratch test failed.\n");
467 return -ENODEV;
470 /* pre reset */
471 isp1760_init_regs(hcd);
473 /* reset */
474 reg_write32(hcd->regs, HC_RESET_REG, SW_RESET_RESET_ALL);
475 mdelay(100);
477 reg_write32(hcd->regs, HC_RESET_REG, SW_RESET_RESET_HC);
478 mdelay(100);
480 result = ehci_reset(hcd);
481 if (result)
482 return result;
484 /* Step 11 passed */
486 dev_info(hcd->self.controller, "bus width: %d, oc: %s\n",
487 (priv->devflags & ISP1760_FLAG_BUS_WIDTH_16) ?
488 16 : 32, (priv->devflags & ISP1760_FLAG_ANALOG_OC) ?
489 "analog" : "digital");
491 /* ATL reset */
492 reg_write32(hcd->regs, HC_HW_MODE_CTRL, hwmode | ALL_ATX_RESET);
493 mdelay(10);
494 reg_write32(hcd->regs, HC_HW_MODE_CTRL, hwmode);
496 reg_write32(hcd->regs, HC_INTERRUPT_REG, INTERRUPT_ENABLE_MASK);
497 reg_write32(hcd->regs, HC_INTERRUPT_ENABLE, INTERRUPT_ENABLE_MASK);
500 * PORT 1 Control register of the ISP1760 is the OTG control
501 * register on ISP1761. Since there is no OTG or device controller
502 * support in this driver, we use port 1 as a "normal" USB host port on
503 * both chips.
505 reg_write32(hcd->regs, HC_PORT1_CTRL, PORT1_POWER | PORT1_INIT2);
506 mdelay(10);
508 priv->hcs_params = reg_read32(hcd->regs, HC_HCSPARAMS);
510 return priv_init(hcd);
513 static void isp1760_init_maps(struct usb_hcd *hcd)
515 /*set last maps, for iso its only 1, else 32 tds bitmap*/
516 reg_write32(hcd->regs, HC_ATL_PTD_LASTPTD_REG, 0x80000000);
517 reg_write32(hcd->regs, HC_INT_PTD_LASTPTD_REG, 0x80000000);
518 reg_write32(hcd->regs, HC_ISO_PTD_LASTPTD_REG, 0x00000001);
521 static void isp1760_enable_interrupts(struct usb_hcd *hcd)
523 reg_write32(hcd->regs, HC_ATL_IRQ_MASK_AND_REG, 0);
524 reg_write32(hcd->regs, HC_ATL_IRQ_MASK_OR_REG, 0);
525 reg_write32(hcd->regs, HC_INT_IRQ_MASK_AND_REG, 0);
526 reg_write32(hcd->regs, HC_INT_IRQ_MASK_OR_REG, 0);
527 reg_write32(hcd->regs, HC_ISO_IRQ_MASK_AND_REG, 0);
528 reg_write32(hcd->regs, HC_ISO_IRQ_MASK_OR_REG, 0xffffffff);
529 /* step 23 passed */
532 static int isp1760_run(struct usb_hcd *hcd)
534 int retval;
535 u32 temp;
536 u32 command;
537 u32 chipid;
539 hcd->uses_new_polling = 1;
541 hcd->state = HC_STATE_RUNNING;
542 isp1760_enable_interrupts(hcd);
543 temp = reg_read32(hcd->regs, HC_HW_MODE_CTRL);
544 reg_write32(hcd->regs, HC_HW_MODE_CTRL, temp | HW_GLOBAL_INTR_EN);
546 command = reg_read32(hcd->regs, HC_USBCMD);
547 command &= ~(CMD_LRESET|CMD_RESET);
548 command |= CMD_RUN;
549 reg_write32(hcd->regs, HC_USBCMD, command);
551 retval = handshake(hcd, HC_USBCMD, CMD_RUN, CMD_RUN,
552 250 * 1000);
553 if (retval)
554 return retval;
557 * XXX
558 * Spec says to write FLAG_CF as last config action, priv code grabs
559 * the semaphore while doing so.
561 down_write(&ehci_cf_port_reset_rwsem);
562 reg_write32(hcd->regs, HC_CONFIGFLAG, FLAG_CF);
564 retval = handshake(hcd, HC_CONFIGFLAG, FLAG_CF, FLAG_CF, 250 * 1000);
565 up_write(&ehci_cf_port_reset_rwsem);
566 if (retval)
567 return retval;
569 chipid = reg_read32(hcd->regs, HC_CHIP_ID_REG);
570 dev_info(hcd->self.controller, "USB ISP %04x HW rev. %d started\n",
571 chipid & 0xffff, chipid >> 16);
573 /* PTD Register Init Part 2, Step 28 */
574 /* enable INTs */
575 isp1760_init_maps(hcd);
577 /* GRR this is run-once init(), being done every time the HC starts.
578 * So long as they're part of class devices, we can't do it init()
579 * since the class device isn't created that early.
581 return 0;
584 static u32 base_to_chip(u32 base)
586 return ((base - 0x400) >> 3);
589 static int last_qtd_of_urb(struct isp1760_qtd *qtd, struct isp1760_qh *qh)
591 struct urb *urb;
593 if (list_is_last(&qtd->qtd_list, &qh->qtd_list))
594 return 1;
596 urb = qtd->urb;
597 qtd = list_entry(qtd->qtd_list.next, typeof(*qtd), qtd_list);
598 return (qtd->urb != urb);
601 static void transform_into_atl(struct isp1760_qh *qh,
602 struct isp1760_qtd *qtd, struct ptd *ptd)
604 u32 maxpacket;
605 u32 multi;
606 u32 pid_code;
607 u32 rl = RL_COUNTER;
608 u32 nak = NAK_COUNTER;
610 memset(ptd, 0, sizeof(*ptd));
612 /* according to 3.6.2, max packet len can not be > 0x400 */
613 maxpacket = usb_maxpacket(qtd->urb->dev, qtd->urb->pipe,
614 usb_pipeout(qtd->urb->pipe));
615 multi = 1 + ((maxpacket >> 11) & 0x3);
616 maxpacket &= 0x7ff;
618 /* DW0 */
619 ptd->dw0 = PTD_VALID;
620 ptd->dw0 |= PTD_LENGTH(qtd->length);
621 ptd->dw0 |= PTD_MAXPACKET(maxpacket);
622 ptd->dw0 |= PTD_ENDPOINT(usb_pipeendpoint(qtd->urb->pipe));
624 /* DW1 */
625 ptd->dw1 = usb_pipeendpoint(qtd->urb->pipe) >> 1;
626 ptd->dw1 |= PTD_DEVICE_ADDR(usb_pipedevice(qtd->urb->pipe));
628 pid_code = qtd->packet_type;
629 ptd->dw1 |= PTD_PID_TOKEN(pid_code);
631 if (usb_pipebulk(qtd->urb->pipe))
632 ptd->dw1 |= PTD_TRANS_BULK;
633 else if (usb_pipeint(qtd->urb->pipe))
634 ptd->dw1 |= PTD_TRANS_INT;
636 if (qtd->urb->dev->speed != USB_SPEED_HIGH) {
637 /* split transaction */
639 ptd->dw1 |= PTD_TRANS_SPLIT;
640 if (qtd->urb->dev->speed == USB_SPEED_LOW)
641 ptd->dw1 |= PTD_SE_USB_LOSPEED;
643 ptd->dw1 |= PTD_PORT_NUM(qtd->urb->dev->ttport);
644 ptd->dw1 |= PTD_HUB_NUM(qtd->urb->dev->tt->hub->devnum);
646 /* SE bit for Split INT transfers */
647 if (usb_pipeint(qtd->urb->pipe) &&
648 (qtd->urb->dev->speed == USB_SPEED_LOW))
649 ptd->dw1 |= 2 << 16;
651 ptd->dw3 = 0;
652 rl = 0;
653 nak = 0;
654 } else {
655 ptd->dw0 |= PTD_MULTI(multi);
656 if (usb_pipecontrol(qtd->urb->pipe) ||
657 usb_pipebulk(qtd->urb->pipe))
658 ptd->dw3 = qh->ping;
659 else
660 ptd->dw3 = 0;
662 /* DW2 */
663 ptd->dw2 = 0;
664 ptd->dw2 |= PTD_DATA_START_ADDR(base_to_chip(qtd->payload_addr));
665 ptd->dw2 |= PTD_RL_CNT(rl);
666 ptd->dw3 |= PTD_NAC_CNT(nak);
668 /* DW3 */
669 ptd->dw3 |= qh->toggle;
670 if (usb_pipecontrol(qtd->urb->pipe)) {
671 if (qtd->data_buffer == qtd->urb->setup_packet)
672 ptd->dw3 &= ~PTD_DATA_TOGGLE(1);
673 else if (last_qtd_of_urb(qtd, qh))
674 ptd->dw3 |= PTD_DATA_TOGGLE(1);
677 ptd->dw3 |= PTD_ACTIVE;
678 /* Cerr */
679 ptd->dw3 |= PTD_CERR(ERR_COUNTER);
682 static void transform_add_int(struct isp1760_qh *qh,
683 struct isp1760_qtd *qtd, struct ptd *ptd)
685 u32 usof;
686 u32 period;
689 * Most of this is guessing. ISP1761 datasheet is quite unclear, and
690 * the algorithm from the original Philips driver code, which was
691 * pretty much used in this driver before as well, is quite horrendous
692 * and, i believe, incorrect. The code below follows the datasheet and
693 * USB2.0 spec as far as I can tell, and plug/unplug seems to be much
694 * more reliable this way (fingers crossed...).
697 if (qtd->urb->dev->speed == USB_SPEED_HIGH) {
698 /* urb->interval is in units of microframes (1/8 ms) */
699 period = qtd->urb->interval >> 3;
701 if (qtd->urb->interval > 4)
702 usof = 0x01; /* One bit set =>
703 interval 1 ms * uFrame-match */
704 else if (qtd->urb->interval > 2)
705 usof = 0x22; /* Two bits set => interval 1/2 ms */
706 else if (qtd->urb->interval > 1)
707 usof = 0x55; /* Four bits set => interval 1/4 ms */
708 else
709 usof = 0xff; /* All bits set => interval 1/8 ms */
710 } else {
711 /* urb->interval is in units of frames (1 ms) */
712 period = qtd->urb->interval;
713 usof = 0x0f; /* Execute Start Split on any of the
714 four first uFrames */
717 * First 8 bits in dw5 is uSCS and "specifies which uSOF the
718 * complete split needs to be sent. Valid only for IN." Also,
719 * "All bits can be set to one for every transfer." (p 82,
720 * ISP1761 data sheet.) 0x1c is from Philips driver. Where did
721 * that number come from? 0xff seems to work fine...
723 /* ptd->dw5 = 0x1c; */
724 ptd->dw5 = 0xff; /* Execute Complete Split on any uFrame */
727 period = period >> 1;/* Ensure equal or shorter period than requested */
728 period &= 0xf8; /* Mask off too large values and lowest unused 3 bits */
730 ptd->dw2 |= period;
731 ptd->dw4 = usof;
734 static void transform_into_int(struct isp1760_qh *qh,
735 struct isp1760_qtd *qtd, struct ptd *ptd)
737 transform_into_atl(qh, qtd, ptd);
738 transform_add_int(qh, qtd, ptd);
741 static int qtd_fill(struct isp1760_qtd *qtd, void *databuffer, size_t len,
742 u32 token)
744 int count;
746 qtd->data_buffer = databuffer;
747 qtd->packet_type = GET_QTD_TOKEN_TYPE(token);
749 if (len > MAX_PAYLOAD_SIZE)
750 count = MAX_PAYLOAD_SIZE;
751 else
752 count = len;
754 qtd->length = count;
755 return count;
758 static int check_error(struct usb_hcd *hcd, struct ptd *ptd)
760 int error = 0;
762 if (ptd->dw3 & DW3_HALT_BIT) {
763 error = -EPIPE;
765 if (ptd->dw3 & DW3_ERROR_BIT)
766 pr_err("error bit is set in DW3\n");
769 if (ptd->dw3 & DW3_QTD_ACTIVE) {
770 dev_err(hcd->self.controller, "Transfer active bit is set DW3\n"
771 "nak counter: %d, rl: %d\n",
772 (ptd->dw3 >> 19) & 0xf, (ptd->dw2 >> 25) & 0xf);
775 return error;
778 static void check_int_err_status(struct usb_hcd *hcd, u32 dw4)
780 u32 i;
782 dw4 >>= 8;
784 for (i = 0; i < 8; i++) {
785 switch (dw4 & 0x7) {
786 case INT_UNDERRUN:
787 dev_err(hcd->self.controller, "Underrun (%d)\n", i);
788 break;
790 case INT_EXACT:
791 dev_err(hcd->self.controller,
792 "Transaction error (%d)\n", i);
793 break;
795 case INT_BABBLE:
796 dev_err(hcd->self.controller, "Babble error (%d)\n", i);
797 break;
799 dw4 >>= 3;
803 static void enqueue_one_qtd(struct usb_hcd *hcd, struct isp1760_qtd *qtd)
805 if (qtd->length && (qtd->length <= MAX_PAYLOAD_SIZE)) {
806 switch (qtd->packet_type) {
807 case IN_PID:
808 break;
809 case OUT_PID:
810 case SETUP_PID:
811 mem_writes8(hcd->regs, qtd->payload_addr,
812 qtd->data_buffer, qtd->length);
817 static void enqueue_one_atl_qtd(struct usb_hcd *hcd, struct isp1760_qh *qh,
818 u32 slot, struct isp1760_qtd *qtd)
820 struct isp1760_hcd *priv = hcd_to_priv(hcd);
821 struct ptd ptd;
823 alloc_mem(hcd, qtd);
824 transform_into_atl(qh, qtd, &ptd);
825 ptd_write(hcd->regs, ATL_PTD_OFFSET, slot, &ptd);
826 enqueue_one_qtd(hcd, qtd);
828 priv->atl_ints[slot].qh = qh;
829 priv->atl_ints[slot].qtd = qtd;
830 qtd->status |= URB_ENQUEUED;
831 qtd->status |= slot << 16;
834 static void enqueue_one_int_qtd(struct usb_hcd *hcd, struct isp1760_qh *qh,
835 u32 slot, struct isp1760_qtd *qtd)
837 struct isp1760_hcd *priv = hcd_to_priv(hcd);
838 struct ptd ptd;
840 alloc_mem(hcd, qtd);
841 transform_into_int(qh, qtd, &ptd);
842 ptd_write(hcd->regs, INT_PTD_OFFSET, slot, &ptd);
843 enqueue_one_qtd(hcd, qtd);
845 priv->int_ints[slot].qh = qh;
846 priv->int_ints[slot].qtd = qtd;
847 qtd->status |= URB_ENQUEUED;
848 qtd->status |= slot << 16;
851 static void enqueue_an_ATL_packet(struct usb_hcd *hcd, struct isp1760_qh *qh,
852 struct isp1760_qtd *qtd)
854 struct isp1760_hcd *priv = hcd_to_priv(hcd);
855 u32 skip_map, or_map;
856 u32 slot;
857 u32 buffstatus;
860 * When this function is called from the interrupt handler to enqueue
861 * a follow-up packet, the SKIP register gets written and read back
862 * almost immediately. With ISP1761, this register requires a delay of
863 * 195ns between a write and subsequent read (see section 15.1.1.3).
865 mmiowb();
866 ndelay(195);
867 skip_map = reg_read32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG);
869 BUG_ON(!skip_map);
870 slot = __ffs(skip_map);
872 enqueue_one_atl_qtd(hcd, qh, slot, qtd);
874 or_map = reg_read32(hcd->regs, HC_ATL_IRQ_MASK_OR_REG);
875 or_map |= (1 << slot);
876 reg_write32(hcd->regs, HC_ATL_IRQ_MASK_OR_REG, or_map);
878 skip_map &= ~(1 << slot);
879 reg_write32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG, skip_map);
881 priv->atl_queued++;
882 if (priv->atl_queued == 2)
883 reg_write32(hcd->regs, HC_INTERRUPT_ENABLE,
884 INTERRUPT_ENABLE_SOT_MASK);
886 buffstatus = reg_read32(hcd->regs, HC_BUFFER_STATUS_REG);
887 buffstatus |= ATL_BUFFER;
888 reg_write32(hcd->regs, HC_BUFFER_STATUS_REG, buffstatus);
891 static void enqueue_an_INT_packet(struct usb_hcd *hcd, struct isp1760_qh *qh,
892 struct isp1760_qtd *qtd)
894 u32 skip_map, or_map;
895 u32 slot;
896 u32 buffstatus;
899 * When this function is called from the interrupt handler to enqueue
900 * a follow-up packet, the SKIP register gets written and read back
901 * almost immediately. With ISP1761, this register requires a delay of
902 * 195ns between a write and subsequent read (see section 15.1.1.3).
904 mmiowb();
905 ndelay(195);
906 skip_map = reg_read32(hcd->regs, HC_INT_PTD_SKIPMAP_REG);
908 BUG_ON(!skip_map);
909 slot = __ffs(skip_map);
911 enqueue_one_int_qtd(hcd, qh, slot, qtd);
913 or_map = reg_read32(hcd->regs, HC_INT_IRQ_MASK_OR_REG);
914 or_map |= (1 << slot);
915 reg_write32(hcd->regs, HC_INT_IRQ_MASK_OR_REG, or_map);
917 skip_map &= ~(1 << slot);
918 reg_write32(hcd->regs, HC_INT_PTD_SKIPMAP_REG, skip_map);
920 buffstatus = reg_read32(hcd->regs, HC_BUFFER_STATUS_REG);
921 buffstatus |= INT_BUFFER;
922 reg_write32(hcd->regs, HC_BUFFER_STATUS_REG, buffstatus);
925 static void isp1760_urb_done(struct usb_hcd *hcd, struct urb *urb)
926 __releases(priv->lock)
927 __acquires(priv->lock)
929 struct isp1760_hcd *priv = hcd_to_priv(hcd);
931 if (!urb->unlinked) {
932 if (urb->status == -EINPROGRESS)
933 urb->status = 0;
936 if (usb_pipein(urb->pipe) && usb_pipetype(urb->pipe) != PIPE_CONTROL) {
937 void *ptr;
938 for (ptr = urb->transfer_buffer;
939 ptr < urb->transfer_buffer + urb->transfer_buffer_length;
940 ptr += PAGE_SIZE)
941 flush_dcache_page(virt_to_page(ptr));
944 /* complete() can reenter this HCD */
945 usb_hcd_unlink_urb_from_ep(hcd, urb);
946 spin_unlock(&priv->lock);
947 usb_hcd_giveback_urb(hcd, urb, urb->status);
948 spin_lock(&priv->lock);
951 static void isp1760_qtd_free(struct isp1760_qtd *qtd)
953 BUG_ON(qtd->payload_addr);
954 kmem_cache_free(qtd_cachep, qtd);
957 static struct isp1760_qtd *clean_this_qtd(struct isp1760_qtd *qtd,
958 struct isp1760_qh *qh)
960 struct isp1760_qtd *tmp_qtd;
962 if (list_is_last(&qtd->qtd_list, &qh->qtd_list))
963 tmp_qtd = NULL;
964 else
965 tmp_qtd = list_entry(qtd->qtd_list.next, struct isp1760_qtd,
966 qtd_list);
967 list_del(&qtd->qtd_list);
968 isp1760_qtd_free(qtd);
969 return tmp_qtd;
973 * Remove this QTD from the QH list and free its memory. If this QTD
974 * isn't the last one than remove also his successor(s).
975 * Returns the QTD which is part of an new URB and should be enqueued.
977 static struct isp1760_qtd *clean_up_qtdlist(struct isp1760_qtd *qtd,
978 struct isp1760_qh *qh)
980 struct urb *urb;
982 urb = qtd->urb;
983 do {
984 qtd = clean_this_qtd(qtd, qh);
985 } while (qtd && (qtd->urb == urb));
987 return qtd;
990 static void do_atl_int(struct usb_hcd *hcd)
992 struct isp1760_hcd *priv = hcd_to_priv(hcd);
993 u32 done_map, skip_map;
994 struct ptd ptd;
995 struct urb *urb;
996 u32 slot;
997 u32 length;
998 u32 or_map;
999 u32 status = -EINVAL;
1000 int error;
1001 struct isp1760_qtd *qtd;
1002 struct isp1760_qh *qh;
1003 u32 rl;
1004 u32 nakcount;
1006 done_map = reg_read32(hcd->regs, HC_ATL_PTD_DONEMAP_REG);
1007 skip_map = reg_read32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG);
1009 or_map = reg_read32(hcd->regs, HC_ATL_IRQ_MASK_OR_REG);
1010 or_map &= ~done_map;
1011 reg_write32(hcd->regs, HC_ATL_IRQ_MASK_OR_REG, or_map);
1013 while (done_map) {
1014 status = 0;
1015 priv->atl_queued--;
1017 slot = __ffs(done_map);
1018 done_map &= ~(1 << slot);
1019 skip_map |= (1 << slot);
1021 qtd = priv->atl_ints[slot].qtd;
1022 qh = priv->atl_ints[slot].qh;
1024 if (!qh) {
1025 dev_err(hcd->self.controller, "qh is 0\n");
1026 continue;
1028 ptd_read(hcd->regs, ATL_PTD_OFFSET, slot, &ptd);
1030 rl = (ptd.dw2 >> 25) & 0x0f;
1031 nakcount = (ptd.dw3 >> 19) & 0xf;
1033 /* Transfer Error, *but* active and no HALT -> reload */
1034 if ((ptd.dw3 & DW3_ERROR_BIT) && (ptd.dw3 & DW3_QTD_ACTIVE) &&
1035 !(ptd.dw3 & DW3_HALT_BIT)) {
1037 /* according to ppriv code, we have to
1038 * reload this one if trasfered bytes != requested bytes
1039 * else act like everything went smooth..
1040 * XXX This just doesn't feel right and hasn't
1041 * triggered so far.
1044 length = PTD_XFERRED_LENGTH(ptd.dw3);
1045 dev_err(hcd->self.controller,
1046 "Should reload now... transferred %d "
1047 "of %zu\n", length, qtd->length);
1048 BUG();
1051 if (!nakcount && (ptd.dw3 & DW3_QTD_ACTIVE)) {
1052 u32 buffstatus;
1055 * NAKs are handled in HW by the chip. Usually if the
1056 * device is not able to send data fast enough.
1057 * This happens mostly on slower hardware.
1060 /* RL counter = ERR counter */
1061 ptd.dw3 &= ~(0xf << 19);
1062 ptd.dw3 |= rl << 19;
1063 ptd.dw3 &= ~(3 << (55 - 32));
1064 ptd.dw3 |= ERR_COUNTER << (55 - 32);
1067 * It is not needed to write skip map back because it
1068 * is unchanged. Just make sure that this entry is
1069 * unskipped once it gets written to the HW.
1071 skip_map &= ~(1 << slot);
1072 or_map = reg_read32(hcd->regs, HC_ATL_IRQ_MASK_OR_REG);
1073 or_map |= 1 << slot;
1074 reg_write32(hcd->regs, HC_ATL_IRQ_MASK_OR_REG, or_map);
1076 ptd.dw0 |= PTD_VALID;
1077 ptd_write(hcd->regs, ATL_PTD_OFFSET, slot, &ptd);
1079 priv->atl_queued++;
1080 if (priv->atl_queued == 2)
1081 reg_write32(hcd->regs, HC_INTERRUPT_ENABLE,
1082 INTERRUPT_ENABLE_SOT_MASK);
1084 buffstatus = reg_read32(hcd->regs,
1085 HC_BUFFER_STATUS_REG);
1086 buffstatus |= ATL_BUFFER;
1087 reg_write32(hcd->regs, HC_BUFFER_STATUS_REG,
1088 buffstatus);
1089 continue;
1092 error = check_error(hcd, &ptd);
1093 if (error) {
1094 status = error;
1095 priv->atl_ints[slot].qh->toggle = 0;
1096 priv->atl_ints[slot].qh->ping = 0;
1097 qtd->urb->status = -EPIPE;
1099 #if 0
1100 printk(KERN_ERR "Error in %s().\n", __func__);
1101 printk(KERN_ERR "IN dw0: %08x dw1: %08x dw2: %08x "
1102 "dw3: %08x dw4: %08x dw5: %08x dw6: "
1103 "%08x dw7: %08x\n",
1104 ptd.dw0, ptd.dw1, ptd.dw2, ptd.dw3,
1105 ptd.dw4, ptd.dw5, ptd.dw6, ptd.dw7);
1106 #endif
1107 } else {
1108 priv->atl_ints[slot].qh->toggle = ptd.dw3 & (1 << 25);
1109 priv->atl_ints[slot].qh->ping = ptd.dw3 & (1 << 26);
1112 length = PTD_XFERRED_LENGTH(ptd.dw3);
1113 if (length) {
1114 switch (DW1_GET_PID(ptd.dw1)) {
1115 case IN_PID:
1116 mem_reads8(hcd->regs, qtd->payload_addr,
1117 qtd->data_buffer, length);
1119 case OUT_PID:
1121 qtd->urb->actual_length += length;
1123 case SETUP_PID:
1124 break;
1128 priv->atl_ints[slot].qtd = NULL;
1129 priv->atl_ints[slot].qh = NULL;
1131 free_mem(hcd, qtd);
1133 reg_write32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG, skip_map);
1135 if (qtd->urb->status == -EPIPE) {
1136 /* HALT was received */
1138 urb = qtd->urb;
1139 qtd = clean_up_qtdlist(qtd, qh);
1140 isp1760_urb_done(hcd, urb);
1142 } else if (usb_pipebulk(qtd->urb->pipe) &&
1143 (length < qtd->length)) {
1144 /* short BULK received */
1146 if (qtd->urb->transfer_flags & URB_SHORT_NOT_OK) {
1147 qtd->urb->status = -EREMOTEIO;
1148 dev_dbg(hcd->self.controller,
1149 "short bulk, %d instead %zu "
1150 "with URB_SHORT_NOT_OK flag.\n",
1151 length, qtd->length);
1154 if (qtd->urb->status == -EINPROGRESS)
1155 qtd->urb->status = 0;
1157 urb = qtd->urb;
1158 qtd = clean_up_qtdlist(qtd, qh);
1159 isp1760_urb_done(hcd, urb);
1161 } else if (last_qtd_of_urb(qtd, qh)) {
1162 /* that was the last qtd of that URB */
1164 if (qtd->urb->status == -EINPROGRESS)
1165 qtd->urb->status = 0;
1167 urb = qtd->urb;
1168 qtd = clean_up_qtdlist(qtd, qh);
1169 isp1760_urb_done(hcd, urb);
1171 } else {
1172 /* next QTD of this URB */
1174 qtd = clean_this_qtd(qtd, qh);
1175 BUG_ON(!qtd);
1178 if (qtd)
1179 enqueue_an_ATL_packet(hcd, qh, qtd);
1181 skip_map = reg_read32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG);
1183 if (priv->atl_queued <= 1)
1184 reg_write32(hcd->regs, HC_INTERRUPT_ENABLE,
1185 INTERRUPT_ENABLE_MASK);
1188 static void do_intl_int(struct usb_hcd *hcd)
1190 struct isp1760_hcd *priv = hcd_to_priv(hcd);
1191 u32 done_map, skip_map;
1192 struct ptd ptd;
1193 struct urb *urb;
1194 u32 length;
1195 u32 or_map;
1196 int error;
1197 u32 slot;
1198 struct isp1760_qtd *qtd;
1199 struct isp1760_qh *qh;
1201 done_map = reg_read32(hcd->regs, HC_INT_PTD_DONEMAP_REG);
1202 skip_map = reg_read32(hcd->regs, HC_INT_PTD_SKIPMAP_REG);
1204 or_map = reg_read32(hcd->regs, HC_INT_IRQ_MASK_OR_REG);
1205 or_map &= ~done_map;
1206 reg_write32(hcd->regs, HC_INT_IRQ_MASK_OR_REG, or_map);
1208 while (done_map) {
1209 slot = __ffs(done_map);
1210 done_map &= ~(1 << slot);
1211 skip_map |= (1 << slot);
1213 qtd = priv->int_ints[slot].qtd;
1214 qh = priv->int_ints[slot].qh;
1216 if (!qh) {
1217 dev_err(hcd->self.controller, "(INT) qh is 0\n");
1218 continue;
1221 ptd_read(hcd->regs, INT_PTD_OFFSET, slot, &ptd);
1222 check_int_err_status(hcd, ptd.dw4);
1224 error = check_error(hcd, &ptd);
1225 if (error) {
1226 #if 0
1227 printk(KERN_ERR "Error in %s().\n", __func__);
1228 printk(KERN_ERR "IN dw0: %08x dw1: %08x dw2: %08x "
1229 "dw3: %08x dw4: %08x dw5: %08x dw6: "
1230 "%08x dw7: %08x\n",
1231 ptd.dw0, ptd.dw1, ptd.dw2, ptd.dw3,
1232 ptd.dw4, ptd.dw5, ptd.dw6, ptd.dw7);
1233 #endif
1234 qtd->urb->status = -EPIPE;
1235 priv->int_ints[slot].qh->toggle = 0;
1236 priv->int_ints[slot].qh->ping = 0;
1238 } else {
1239 priv->int_ints[slot].qh->toggle = ptd.dw3 & (1 << 25);
1240 priv->int_ints[slot].qh->ping = ptd.dw3 & (1 << 26);
1243 if (qtd->urb->dev->speed != USB_SPEED_HIGH)
1244 length = PTD_XFERRED_LENGTH_LO(ptd.dw3);
1245 else
1246 length = PTD_XFERRED_LENGTH(ptd.dw3);
1248 if (length) {
1249 switch (DW1_GET_PID(ptd.dw1)) {
1250 case IN_PID:
1251 mem_reads8(hcd->regs, qtd->payload_addr,
1252 qtd->data_buffer, length);
1253 case OUT_PID:
1255 qtd->urb->actual_length += length;
1257 case SETUP_PID:
1258 break;
1262 priv->int_ints[slot].qtd = NULL;
1263 priv->int_ints[slot].qh = NULL;
1265 reg_write32(hcd->regs, HC_INT_PTD_SKIPMAP_REG, skip_map);
1266 free_mem(hcd, qtd);
1268 if (qtd->urb->status == -EPIPE) {
1269 /* HALT received */
1271 urb = qtd->urb;
1272 qtd = clean_up_qtdlist(qtd, qh);
1273 isp1760_urb_done(hcd, urb);
1275 } else if (last_qtd_of_urb(qtd, qh)) {
1277 if (qtd->urb->status == -EINPROGRESS)
1278 qtd->urb->status = 0;
1280 urb = qtd->urb;
1281 qtd = clean_up_qtdlist(qtd, qh);
1282 isp1760_urb_done(hcd, urb);
1284 } else {
1285 /* next QTD of this URB */
1287 qtd = clean_this_qtd(qtd, qh);
1288 BUG_ON(!qtd);
1291 if (qtd)
1292 enqueue_an_INT_packet(hcd, qh, qtd);
1294 skip_map = reg_read32(hcd->regs, HC_INT_PTD_SKIPMAP_REG);
1298 static struct isp1760_qh *qh_make(struct usb_hcd *hcd, struct urb *urb,
1299 gfp_t flags)
1301 struct isp1760_qh *qh;
1302 int is_input, type;
1304 qh = isp1760_qh_alloc(flags);
1305 if (!qh)
1306 return qh;
1309 * init endpoint/device data for this QH
1311 is_input = usb_pipein(urb->pipe);
1312 type = usb_pipetype(urb->pipe);
1314 if (!usb_pipecontrol(urb->pipe))
1315 usb_settoggle(urb->dev, usb_pipeendpoint(urb->pipe), !is_input,
1317 return qh;
1321 * For control/bulk/interrupt, return QH with these TDs appended.
1322 * Allocates and initializes the QH if necessary.
1323 * Returns null if it can't allocate a QH it needs to.
1324 * If the QH has TDs (urbs) already, that's great.
1326 static struct isp1760_qh *qh_append_tds(struct usb_hcd *hcd,
1327 struct urb *urb, struct list_head *qtd_list, int epnum,
1328 void **ptr)
1330 struct isp1760_qh *qh;
1332 qh = (struct isp1760_qh *)*ptr;
1333 if (!qh) {
1334 /* can't sleep here, we have priv->lock... */
1335 qh = qh_make(hcd, urb, GFP_ATOMIC);
1336 if (!qh)
1337 return qh;
1338 *ptr = qh;
1341 list_splice(qtd_list, qh->qtd_list.prev);
1343 return qh;
1346 static void qtd_list_free(struct urb *urb, struct list_head *qtd_list)
1348 struct list_head *entry, *temp;
1350 list_for_each_safe(entry, temp, qtd_list) {
1351 struct isp1760_qtd *qtd;
1353 qtd = list_entry(entry, struct isp1760_qtd, qtd_list);
1354 list_del(&qtd->qtd_list);
1355 isp1760_qtd_free(qtd);
1359 static int isp1760_prepare_enqueue(struct usb_hcd *hcd, struct urb *urb,
1360 struct list_head *qtd_list, gfp_t mem_flags, packet_enqueue *p)
1362 struct isp1760_hcd *priv = hcd_to_priv(hcd);
1363 struct isp1760_qtd *qtd;
1364 int epnum;
1365 unsigned long flags;
1366 struct isp1760_qh *qh = NULL;
1367 int rc;
1368 int qh_busy;
1370 qtd = list_entry(qtd_list->next, struct isp1760_qtd, qtd_list);
1371 epnum = urb->ep->desc.bEndpointAddress;
1373 spin_lock_irqsave(&priv->lock, flags);
1374 if (!HCD_HW_ACCESSIBLE(hcd)) {
1375 rc = -ESHUTDOWN;
1376 goto done;
1378 rc = usb_hcd_link_urb_to_ep(hcd, urb);
1379 if (rc)
1380 goto done;
1382 qh = urb->ep->hcpriv;
1383 if (qh)
1384 qh_busy = !list_empty(&qh->qtd_list);
1385 else
1386 qh_busy = 0;
1388 qh = qh_append_tds(hcd, urb, qtd_list, epnum, &urb->ep->hcpriv);
1389 if (!qh) {
1390 usb_hcd_unlink_urb_from_ep(hcd, urb);
1391 rc = -ENOMEM;
1392 goto done;
1395 if (!qh_busy)
1396 p(hcd, qh, qtd);
1398 done:
1399 spin_unlock_irqrestore(&priv->lock, flags);
1400 if (!qh)
1401 qtd_list_free(urb, qtd_list);
1402 return rc;
1405 static struct isp1760_qtd *isp1760_qtd_alloc(gfp_t flags)
1407 struct isp1760_qtd *qtd;
1409 qtd = kmem_cache_zalloc(qtd_cachep, flags);
1410 if (qtd)
1411 INIT_LIST_HEAD(&qtd->qtd_list);
1413 return qtd;
1417 * create a list of filled qtds for this URB; won't link into qh.
1419 #define max_packet(wMaxPacketSize) ((wMaxPacketSize) & 0x07ff)
1420 static struct list_head *qh_urb_transaction(struct usb_hcd *hcd,
1421 struct urb *urb, struct list_head *head, gfp_t flags)
1423 struct isp1760_qtd *qtd;
1424 void *buf;
1425 int len, maxpacket;
1426 int is_input;
1427 u32 token;
1430 * URBs map to sequences of QTDs: one logical transaction
1432 qtd = isp1760_qtd_alloc(flags);
1433 if (!qtd)
1434 return NULL;
1436 list_add_tail(&qtd->qtd_list, head);
1437 qtd->urb = urb;
1438 urb->status = -EINPROGRESS;
1440 token = 0;
1441 /* for split transactions, SplitXState initialized to zero */
1443 len = urb->transfer_buffer_length;
1444 is_input = usb_pipein(urb->pipe);
1445 if (usb_pipecontrol(urb->pipe)) {
1446 /* SETUP pid */
1447 qtd_fill(qtd, urb->setup_packet,
1448 sizeof(struct usb_ctrlrequest),
1449 token | SETUP_PID);
1451 /* ... and always at least one more pid */
1452 qtd = isp1760_qtd_alloc(flags);
1453 if (!qtd)
1454 goto cleanup;
1455 qtd->urb = urb;
1456 list_add_tail(&qtd->qtd_list, head);
1458 /* for zero length DATA stages, STATUS is always IN */
1459 if (len == 0)
1460 token |= IN_PID;
1464 * data transfer stage: buffer setup
1466 buf = urb->transfer_buffer;
1468 if (is_input)
1469 token |= IN_PID;
1470 else
1471 token |= OUT_PID;
1473 maxpacket = max_packet(usb_maxpacket(urb->dev, urb->pipe, !is_input));
1476 * buffer gets wrapped in one or more qtds;
1477 * last one may be "short" (including zero len)
1478 * and may serve as a control status ack
1480 for (;;) {
1481 int this_qtd_len;
1483 if (!buf && len) {
1484 /* XXX This looks like usb storage / SCSI bug */
1485 dev_err(hcd->self.controller, "buf is null, dma is %08lx len is %d\n",
1486 (long unsigned)urb->transfer_dma, len);
1487 WARN_ON(1);
1490 this_qtd_len = qtd_fill(qtd, buf, len, token);
1491 len -= this_qtd_len;
1492 buf += this_qtd_len;
1494 if (len <= 0)
1495 break;
1497 qtd = isp1760_qtd_alloc(flags);
1498 if (!qtd)
1499 goto cleanup;
1500 qtd->urb = urb;
1501 list_add_tail(&qtd->qtd_list, head);
1505 * control requests may need a terminating data "status" ack;
1506 * bulk ones may need a terminating short packet (zero length).
1508 if (urb->transfer_buffer_length != 0) {
1509 int one_more = 0;
1511 if (usb_pipecontrol(urb->pipe)) {
1512 one_more = 1;
1513 /* "in" <--> "out" */
1514 token ^= IN_PID;
1515 } else if (usb_pipebulk(urb->pipe)
1516 && (urb->transfer_flags & URB_ZERO_PACKET)
1517 && !(urb->transfer_buffer_length % maxpacket)) {
1518 one_more = 1;
1520 if (one_more) {
1521 qtd = isp1760_qtd_alloc(flags);
1522 if (!qtd)
1523 goto cleanup;
1524 qtd->urb = urb;
1525 list_add_tail(&qtd->qtd_list, head);
1527 /* never any data in such packets */
1528 qtd_fill(qtd, NULL, 0, token);
1532 qtd->status = 0;
1533 return head;
1535 cleanup:
1536 qtd_list_free(urb, head);
1537 return NULL;
1540 static int isp1760_urb_enqueue(struct usb_hcd *hcd, struct urb *urb,
1541 gfp_t mem_flags)
1543 struct list_head qtd_list;
1544 packet_enqueue *pe;
1546 INIT_LIST_HEAD(&qtd_list);
1548 switch (usb_pipetype(urb->pipe)) {
1549 case PIPE_CONTROL:
1550 case PIPE_BULK:
1551 if (!qh_urb_transaction(hcd, urb, &qtd_list, mem_flags))
1552 return -ENOMEM;
1553 pe = enqueue_an_ATL_packet;
1554 break;
1556 case PIPE_INTERRUPT:
1557 if (!qh_urb_transaction(hcd, urb, &qtd_list, mem_flags))
1558 return -ENOMEM;
1559 pe = enqueue_an_INT_packet;
1560 break;
1562 case PIPE_ISOCHRONOUS:
1563 dev_err(hcd->self.controller, "PIPE_ISOCHRONOUS ain't supported\n");
1564 default:
1565 return -EPIPE;
1568 return isp1760_prepare_enqueue(hcd, urb, &qtd_list, mem_flags, pe);
1571 static int isp1760_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1573 struct isp1760_hcd *priv = hcd_to_priv(hcd);
1574 struct inter_packet_info *ints;
1575 u32 i;
1576 u32 reg_base, or_reg, skip_reg;
1577 unsigned long flags;
1578 struct ptd ptd;
1579 packet_enqueue *pe;
1581 switch (usb_pipetype(urb->pipe)) {
1582 case PIPE_ISOCHRONOUS:
1583 return -EPIPE;
1584 break;
1586 case PIPE_INTERRUPT:
1587 ints = priv->int_ints;
1588 reg_base = INT_PTD_OFFSET;
1589 or_reg = HC_INT_IRQ_MASK_OR_REG;
1590 skip_reg = HC_INT_PTD_SKIPMAP_REG;
1591 pe = enqueue_an_INT_packet;
1592 break;
1594 default:
1595 ints = priv->atl_ints;
1596 reg_base = ATL_PTD_OFFSET;
1597 or_reg = HC_ATL_IRQ_MASK_OR_REG;
1598 skip_reg = HC_ATL_PTD_SKIPMAP_REG;
1599 pe = enqueue_an_ATL_packet;
1600 break;
1603 memset(&ptd, 0, sizeof(ptd));
1604 spin_lock_irqsave(&priv->lock, flags);
1606 for (i = 0; i < 32; i++) {
1607 if (!ints[i].qh)
1608 continue;
1609 BUG_ON(!ints[i].qtd);
1611 if (ints[i].qtd->urb == urb) {
1612 u32 skip_map;
1613 u32 or_map;
1614 struct isp1760_qtd *qtd;
1615 struct isp1760_qh *qh;
1617 skip_map = reg_read32(hcd->regs, skip_reg);
1618 skip_map |= 1 << i;
1619 reg_write32(hcd->regs, skip_reg, skip_map);
1621 or_map = reg_read32(hcd->regs, or_reg);
1622 or_map &= ~(1 << i);
1623 reg_write32(hcd->regs, or_reg, or_map);
1625 ptd_write(hcd->regs, reg_base, i, &ptd);
1627 qtd = ints[i].qtd;
1628 qh = ints[i].qh;
1630 free_mem(hcd, qtd);
1631 qtd = clean_up_qtdlist(qtd, qh);
1633 ints[i].qh = NULL;
1634 ints[i].qtd = NULL;
1636 isp1760_urb_done(hcd, urb);
1637 if (qtd)
1638 pe(hcd, qh, qtd);
1639 break;
1641 } else {
1642 struct isp1760_qtd *qtd;
1644 list_for_each_entry(qtd, &ints[i].qtd->qtd_list,
1645 qtd_list) {
1646 if (qtd->urb == urb) {
1647 clean_up_qtdlist(qtd, ints[i].qh);
1648 isp1760_urb_done(hcd, urb);
1649 qtd = NULL;
1650 break;
1654 /* We found the urb before the last slot */
1655 if (!qtd)
1656 break;
1660 spin_unlock_irqrestore(&priv->lock, flags);
1661 return 0;
1664 static irqreturn_t isp1760_irq(struct usb_hcd *hcd)
1666 struct isp1760_hcd *priv = hcd_to_priv(hcd);
1667 u32 imask;
1668 irqreturn_t irqret = IRQ_NONE;
1670 spin_lock(&priv->lock);
1672 if (!(hcd->state & HC_STATE_RUNNING))
1673 goto leave;
1675 imask = reg_read32(hcd->regs, HC_INTERRUPT_REG);
1676 if (unlikely(!imask))
1677 goto leave;
1679 if (imask & (HC_ATL_INT | HC_SOT_INT))
1680 do_atl_int(hcd);
1682 if (imask & HC_INTL_INT)
1683 do_intl_int(hcd);
1685 /* Clear interrupt mask on device after the work is done */
1686 reg_write32(hcd->regs, HC_INTERRUPT_REG, imask);
1688 irqret = IRQ_HANDLED;
1689 leave:
1690 spin_unlock(&priv->lock);
1691 return irqret;
1694 static int isp1760_hub_status_data(struct usb_hcd *hcd, char *buf)
1696 struct isp1760_hcd *priv = hcd_to_priv(hcd);
1697 u32 temp, status = 0;
1698 u32 mask;
1699 int retval = 1;
1700 unsigned long flags;
1702 /* if !USB_SUSPEND, root hub timers won't get shut down ... */
1703 if (!HC_IS_RUNNING(hcd->state))
1704 return 0;
1706 /* init status to no-changes */
1707 buf[0] = 0;
1708 mask = PORT_CSC;
1710 spin_lock_irqsave(&priv->lock, flags);
1711 temp = reg_read32(hcd->regs, HC_PORTSC1);
1713 if (temp & PORT_OWNER) {
1714 if (temp & PORT_CSC) {
1715 temp &= ~PORT_CSC;
1716 reg_write32(hcd->regs, HC_PORTSC1, temp);
1717 goto done;
1722 * Return status information even for ports with OWNER set.
1723 * Otherwise khubd wouldn't see the disconnect event when a
1724 * high-speed device is switched over to the companion
1725 * controller by the user.
1728 if ((temp & mask) != 0
1729 || ((temp & PORT_RESUME) != 0
1730 && time_after_eq(jiffies,
1731 priv->reset_done))) {
1732 buf [0] |= 1 << (0 + 1);
1733 status = STS_PCD;
1735 /* FIXME autosuspend idle root hubs */
1736 done:
1737 spin_unlock_irqrestore(&priv->lock, flags);
1738 return status ? retval : 0;
1741 static void isp1760_hub_descriptor(struct isp1760_hcd *priv,
1742 struct usb_hub_descriptor *desc)
1744 int ports = HCS_N_PORTS(priv->hcs_params);
1745 u16 temp;
1747 desc->bDescriptorType = 0x29;
1748 /* priv 1.0, 2.3.9 says 20ms max */
1749 desc->bPwrOn2PwrGood = 10;
1750 desc->bHubContrCurrent = 0;
1752 desc->bNbrPorts = ports;
1753 temp = 1 + (ports / 8);
1754 desc->bDescLength = 7 + 2 * temp;
1756 /* ports removable, and usb 1.0 legacy PortPwrCtrlMask */
1757 memset(&desc->u.hs.DeviceRemovable[0], 0, temp);
1758 memset(&desc->u.hs.DeviceRemovable[temp], 0xff, temp);
1760 /* per-port overcurrent reporting */
1761 temp = 0x0008;
1762 if (HCS_PPC(priv->hcs_params))
1763 /* per-port power control */
1764 temp |= 0x0001;
1765 else
1766 /* no power switching */
1767 temp |= 0x0002;
1768 desc->wHubCharacteristics = cpu_to_le16(temp);
1771 #define PORT_WAKE_BITS (PORT_WKOC_E|PORT_WKDISC_E|PORT_WKCONN_E)
1773 static int check_reset_complete(struct usb_hcd *hcd, int index,
1774 int port_status)
1776 if (!(port_status & PORT_CONNECT))
1777 return port_status;
1779 /* if reset finished and it's still not enabled -- handoff */
1780 if (!(port_status & PORT_PE)) {
1782 dev_err(hcd->self.controller,
1783 "port %d full speed --> companion\n",
1784 index + 1);
1786 port_status |= PORT_OWNER;
1787 port_status &= ~PORT_RWC_BITS;
1788 reg_write32(hcd->regs, HC_PORTSC1, port_status);
1790 } else
1791 dev_err(hcd->self.controller, "port %d high speed\n",
1792 index + 1);
1794 return port_status;
1797 static int isp1760_hub_control(struct usb_hcd *hcd, u16 typeReq,
1798 u16 wValue, u16 wIndex, char *buf, u16 wLength)
1800 struct isp1760_hcd *priv = hcd_to_priv(hcd);
1801 int ports = HCS_N_PORTS(priv->hcs_params);
1802 u32 temp, status;
1803 unsigned long flags;
1804 int retval = 0;
1805 unsigned selector;
1808 * FIXME: support SetPortFeatures USB_PORT_FEAT_INDICATOR.
1809 * HCS_INDICATOR may say we can change LEDs to off/amber/green.
1810 * (track current state ourselves) ... blink for diagnostics,
1811 * power, "this is the one", etc. EHCI spec supports this.
1814 spin_lock_irqsave(&priv->lock, flags);
1815 switch (typeReq) {
1816 case ClearHubFeature:
1817 switch (wValue) {
1818 case C_HUB_LOCAL_POWER:
1819 case C_HUB_OVER_CURRENT:
1820 /* no hub-wide feature/status flags */
1821 break;
1822 default:
1823 goto error;
1825 break;
1826 case ClearPortFeature:
1827 if (!wIndex || wIndex > ports)
1828 goto error;
1829 wIndex--;
1830 temp = reg_read32(hcd->regs, HC_PORTSC1);
1833 * Even if OWNER is set, so the port is owned by the
1834 * companion controller, khubd needs to be able to clear
1835 * the port-change status bits (especially
1836 * USB_PORT_STAT_C_CONNECTION).
1839 switch (wValue) {
1840 case USB_PORT_FEAT_ENABLE:
1841 reg_write32(hcd->regs, HC_PORTSC1, temp & ~PORT_PE);
1842 break;
1843 case USB_PORT_FEAT_C_ENABLE:
1844 /* XXX error? */
1845 break;
1846 case USB_PORT_FEAT_SUSPEND:
1847 if (temp & PORT_RESET)
1848 goto error;
1850 if (temp & PORT_SUSPEND) {
1851 if ((temp & PORT_PE) == 0)
1852 goto error;
1853 /* resume signaling for 20 msec */
1854 temp &= ~(PORT_RWC_BITS);
1855 reg_write32(hcd->regs, HC_PORTSC1,
1856 temp | PORT_RESUME);
1857 priv->reset_done = jiffies +
1858 msecs_to_jiffies(20);
1860 break;
1861 case USB_PORT_FEAT_C_SUSPEND:
1862 /* we auto-clear this feature */
1863 break;
1864 case USB_PORT_FEAT_POWER:
1865 if (HCS_PPC(priv->hcs_params))
1866 reg_write32(hcd->regs, HC_PORTSC1,
1867 temp & ~PORT_POWER);
1868 break;
1869 case USB_PORT_FEAT_C_CONNECTION:
1870 reg_write32(hcd->regs, HC_PORTSC1, temp | PORT_CSC);
1871 break;
1872 case USB_PORT_FEAT_C_OVER_CURRENT:
1873 /* XXX error ?*/
1874 break;
1875 case USB_PORT_FEAT_C_RESET:
1876 /* GetPortStatus clears reset */
1877 break;
1878 default:
1879 goto error;
1881 reg_read32(hcd->regs, HC_USBCMD);
1882 break;
1883 case GetHubDescriptor:
1884 isp1760_hub_descriptor(priv, (struct usb_hub_descriptor *)
1885 buf);
1886 break;
1887 case GetHubStatus:
1888 /* no hub-wide feature/status flags */
1889 memset(buf, 0, 4);
1890 break;
1891 case GetPortStatus:
1892 if (!wIndex || wIndex > ports)
1893 goto error;
1894 wIndex--;
1895 status = 0;
1896 temp = reg_read32(hcd->regs, HC_PORTSC1);
1898 /* wPortChange bits */
1899 if (temp & PORT_CSC)
1900 status |= USB_PORT_STAT_C_CONNECTION << 16;
1903 /* whoever resumes must GetPortStatus to complete it!! */
1904 if (temp & PORT_RESUME) {
1905 dev_err(hcd->self.controller, "Port resume should be skipped.\n");
1907 /* Remote Wakeup received? */
1908 if (!priv->reset_done) {
1909 /* resume signaling for 20 msec */
1910 priv->reset_done = jiffies
1911 + msecs_to_jiffies(20);
1912 /* check the port again */
1913 mod_timer(&hcd->rh_timer, priv->reset_done);
1916 /* resume completed? */
1917 else if (time_after_eq(jiffies,
1918 priv->reset_done)) {
1919 status |= USB_PORT_STAT_C_SUSPEND << 16;
1920 priv->reset_done = 0;
1922 /* stop resume signaling */
1923 temp = reg_read32(hcd->regs, HC_PORTSC1);
1924 reg_write32(hcd->regs, HC_PORTSC1,
1925 temp & ~(PORT_RWC_BITS | PORT_RESUME));
1926 retval = handshake(hcd, HC_PORTSC1,
1927 PORT_RESUME, 0, 2000 /* 2msec */);
1928 if (retval != 0) {
1929 dev_err(hcd->self.controller,
1930 "port %d resume error %d\n",
1931 wIndex + 1, retval);
1932 goto error;
1934 temp &= ~(PORT_SUSPEND|PORT_RESUME|(3<<10));
1938 /* whoever resets must GetPortStatus to complete it!! */
1939 if ((temp & PORT_RESET)
1940 && time_after_eq(jiffies,
1941 priv->reset_done)) {
1942 status |= USB_PORT_STAT_C_RESET << 16;
1943 priv->reset_done = 0;
1945 /* force reset to complete */
1946 reg_write32(hcd->regs, HC_PORTSC1, temp & ~PORT_RESET);
1947 /* REVISIT: some hardware needs 550+ usec to clear
1948 * this bit; seems too long to spin routinely...
1950 retval = handshake(hcd, HC_PORTSC1,
1951 PORT_RESET, 0, 750);
1952 if (retval != 0) {
1953 dev_err(hcd->self.controller, "port %d reset error %d\n",
1954 wIndex + 1, retval);
1955 goto error;
1958 /* see what we found out */
1959 temp = check_reset_complete(hcd, wIndex,
1960 reg_read32(hcd->regs, HC_PORTSC1));
1963 * Even if OWNER is set, there's no harm letting khubd
1964 * see the wPortStatus values (they should all be 0 except
1965 * for PORT_POWER anyway).
1968 if (temp & PORT_OWNER)
1969 dev_err(hcd->self.controller, "PORT_OWNER is set\n");
1971 if (temp & PORT_CONNECT) {
1972 status |= USB_PORT_STAT_CONNECTION;
1973 /* status may be from integrated TT */
1974 status |= USB_PORT_STAT_HIGH_SPEED;
1976 if (temp & PORT_PE)
1977 status |= USB_PORT_STAT_ENABLE;
1978 if (temp & (PORT_SUSPEND|PORT_RESUME))
1979 status |= USB_PORT_STAT_SUSPEND;
1980 if (temp & PORT_RESET)
1981 status |= USB_PORT_STAT_RESET;
1982 if (temp & PORT_POWER)
1983 status |= USB_PORT_STAT_POWER;
1985 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
1986 break;
1987 case SetHubFeature:
1988 switch (wValue) {
1989 case C_HUB_LOCAL_POWER:
1990 case C_HUB_OVER_CURRENT:
1991 /* no hub-wide feature/status flags */
1992 break;
1993 default:
1994 goto error;
1996 break;
1997 case SetPortFeature:
1998 selector = wIndex >> 8;
1999 wIndex &= 0xff;
2000 if (!wIndex || wIndex > ports)
2001 goto error;
2002 wIndex--;
2003 temp = reg_read32(hcd->regs, HC_PORTSC1);
2004 if (temp & PORT_OWNER)
2005 break;
2007 /* temp &= ~PORT_RWC_BITS; */
2008 switch (wValue) {
2009 case USB_PORT_FEAT_ENABLE:
2010 reg_write32(hcd->regs, HC_PORTSC1, temp | PORT_PE);
2011 break;
2013 case USB_PORT_FEAT_SUSPEND:
2014 if ((temp & PORT_PE) == 0
2015 || (temp & PORT_RESET) != 0)
2016 goto error;
2018 reg_write32(hcd->regs, HC_PORTSC1, temp | PORT_SUSPEND);
2019 break;
2020 case USB_PORT_FEAT_POWER:
2021 if (HCS_PPC(priv->hcs_params))
2022 reg_write32(hcd->regs, HC_PORTSC1,
2023 temp | PORT_POWER);
2024 break;
2025 case USB_PORT_FEAT_RESET:
2026 if (temp & PORT_RESUME)
2027 goto error;
2028 /* line status bits may report this as low speed,
2029 * which can be fine if this root hub has a
2030 * transaction translator built in.
2032 if ((temp & (PORT_PE|PORT_CONNECT)) == PORT_CONNECT
2033 && PORT_USB11(temp)) {
2034 temp |= PORT_OWNER;
2035 } else {
2036 temp |= PORT_RESET;
2037 temp &= ~PORT_PE;
2040 * caller must wait, then call GetPortStatus
2041 * usb 2.0 spec says 50 ms resets on root
2043 priv->reset_done = jiffies +
2044 msecs_to_jiffies(50);
2046 reg_write32(hcd->regs, HC_PORTSC1, temp);
2047 break;
2048 default:
2049 goto error;
2051 reg_read32(hcd->regs, HC_USBCMD);
2052 break;
2054 default:
2055 error:
2056 /* "stall" on error */
2057 retval = -EPIPE;
2059 spin_unlock_irqrestore(&priv->lock, flags);
2060 return retval;
2063 static void isp1760_endpoint_disable(struct usb_hcd *hcd,
2064 struct usb_host_endpoint *ep)
2066 struct isp1760_hcd *priv = hcd_to_priv(hcd);
2067 struct isp1760_qh *qh;
2068 struct isp1760_qtd *qtd;
2069 unsigned long flags;
2071 spin_lock_irqsave(&priv->lock, flags);
2072 qh = ep->hcpriv;
2073 if (!qh)
2074 goto out;
2076 ep->hcpriv = NULL;
2077 do {
2078 /* more than entry might get removed */
2079 if (list_empty(&qh->qtd_list))
2080 break;
2082 qtd = list_first_entry(&qh->qtd_list, struct isp1760_qtd,
2083 qtd_list);
2085 if (qtd->status & URB_ENQUEUED) {
2086 spin_unlock_irqrestore(&priv->lock, flags);
2087 isp1760_urb_dequeue(hcd, qtd->urb, -ECONNRESET);
2088 spin_lock_irqsave(&priv->lock, flags);
2089 } else {
2090 struct urb *urb;
2092 urb = qtd->urb;
2093 clean_up_qtdlist(qtd, qh);
2094 urb->status = -ECONNRESET;
2095 isp1760_urb_done(hcd, urb);
2097 } while (1);
2099 qh_destroy(qh);
2100 /* remove requests and leak them.
2101 * ATL are pretty fast done, INT could take a while...
2102 * The latter shoule be removed
2104 out:
2105 spin_unlock_irqrestore(&priv->lock, flags);
2108 static int isp1760_get_frame(struct usb_hcd *hcd)
2110 struct isp1760_hcd *priv = hcd_to_priv(hcd);
2111 u32 fr;
2113 fr = reg_read32(hcd->regs, HC_FRINDEX);
2114 return (fr >> 3) % priv->periodic_size;
2117 static void isp1760_stop(struct usb_hcd *hcd)
2119 struct isp1760_hcd *priv = hcd_to_priv(hcd);
2120 u32 temp;
2122 isp1760_hub_control(hcd, ClearPortFeature, USB_PORT_FEAT_POWER, 1,
2123 NULL, 0);
2124 mdelay(20);
2126 spin_lock_irq(&priv->lock);
2127 ehci_reset(hcd);
2128 /* Disable IRQ */
2129 temp = reg_read32(hcd->regs, HC_HW_MODE_CTRL);
2130 reg_write32(hcd->regs, HC_HW_MODE_CTRL, temp &= ~HW_GLOBAL_INTR_EN);
2131 spin_unlock_irq(&priv->lock);
2133 reg_write32(hcd->regs, HC_CONFIGFLAG, 0);
2136 static void isp1760_shutdown(struct usb_hcd *hcd)
2138 u32 command, temp;
2140 isp1760_stop(hcd);
2141 temp = reg_read32(hcd->regs, HC_HW_MODE_CTRL);
2142 reg_write32(hcd->regs, HC_HW_MODE_CTRL, temp &= ~HW_GLOBAL_INTR_EN);
2144 command = reg_read32(hcd->regs, HC_USBCMD);
2145 command &= ~CMD_RUN;
2146 reg_write32(hcd->regs, HC_USBCMD, command);
2149 static const struct hc_driver isp1760_hc_driver = {
2150 .description = "isp1760-hcd",
2151 .product_desc = "NXP ISP1760 USB Host Controller",
2152 .hcd_priv_size = sizeof(struct isp1760_hcd),
2153 .irq = isp1760_irq,
2154 .flags = HCD_MEMORY | HCD_USB2,
2155 .reset = isp1760_hc_setup,
2156 .start = isp1760_run,
2157 .stop = isp1760_stop,
2158 .shutdown = isp1760_shutdown,
2159 .urb_enqueue = isp1760_urb_enqueue,
2160 .urb_dequeue = isp1760_urb_dequeue,
2161 .endpoint_disable = isp1760_endpoint_disable,
2162 .get_frame_number = isp1760_get_frame,
2163 .hub_status_data = isp1760_hub_status_data,
2164 .hub_control = isp1760_hub_control,
2167 int __init init_kmem_once(void)
2169 qtd_cachep = kmem_cache_create("isp1760_qtd",
2170 sizeof(struct isp1760_qtd), 0, SLAB_TEMPORARY |
2171 SLAB_MEM_SPREAD, NULL);
2173 if (!qtd_cachep)
2174 return -ENOMEM;
2176 qh_cachep = kmem_cache_create("isp1760_qh", sizeof(struct isp1760_qh),
2177 0, SLAB_TEMPORARY | SLAB_MEM_SPREAD, NULL);
2179 if (!qh_cachep) {
2180 kmem_cache_destroy(qtd_cachep);
2181 return -ENOMEM;
2184 return 0;
2187 void deinit_kmem_cache(void)
2189 kmem_cache_destroy(qtd_cachep);
2190 kmem_cache_destroy(qh_cachep);
2193 struct usb_hcd *isp1760_register(phys_addr_t res_start, resource_size_t res_len,
2194 int irq, unsigned long irqflags,
2195 struct device *dev, const char *busname,
2196 unsigned int devflags)
2198 struct usb_hcd *hcd;
2199 struct isp1760_hcd *priv;
2200 int ret;
2202 if (usb_disabled())
2203 return ERR_PTR(-ENODEV);
2205 /* prevent usb-core allocating DMA pages */
2206 dev->dma_mask = NULL;
2208 hcd = usb_create_hcd(&isp1760_hc_driver, dev, dev_name(dev));
2209 if (!hcd)
2210 return ERR_PTR(-ENOMEM);
2212 priv = hcd_to_priv(hcd);
2213 priv->devflags = devflags;
2214 init_memory(priv);
2215 hcd->regs = ioremap(res_start, res_len);
2216 if (!hcd->regs) {
2217 ret = -EIO;
2218 goto err_put;
2221 hcd->irq = irq;
2222 hcd->rsrc_start = res_start;
2223 hcd->rsrc_len = res_len;
2225 ret = usb_add_hcd(hcd, irq, irqflags);
2226 if (ret)
2227 goto err_unmap;
2229 return hcd;
2231 err_unmap:
2232 iounmap(hcd->regs);
2234 err_put:
2235 usb_put_hcd(hcd);
2237 return ERR_PTR(ret);
2240 MODULE_DESCRIPTION("Driver for the ISP1760 USB-controller from NXP");
2241 MODULE_AUTHOR("Sebastian Siewior <bigeasy@linuxtronix.de>");
2242 MODULE_LICENSE("GPL v2");