2 * PCI Bus Services, see include/linux/pci.h for further explanation.
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
10 #include <linux/kernel.h>
11 #include <linux/delay.h>
12 #include <linux/init.h>
13 #include <linux/pci.h>
15 #include <linux/module.h>
16 #include <linux/spinlock.h>
17 #include <linux/string.h>
18 #include <linux/log2.h>
19 #include <linux/pci-aspm.h>
20 #include <asm/dma.h> /* isa_dma_bridge_buggy */
23 unsigned int pci_pm_d3_delay
= 10;
25 #ifdef CONFIG_PCI_DOMAINS
26 int pci_domains_supported
= 1;
29 #define DEFAULT_CARDBUS_IO_SIZE (256)
30 #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
31 /* pci=cbmemsize=nnM,cbiosize=nn can override this */
32 unsigned long pci_cardbus_io_size
= DEFAULT_CARDBUS_IO_SIZE
;
33 unsigned long pci_cardbus_mem_size
= DEFAULT_CARDBUS_MEM_SIZE
;
36 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
37 * @bus: pointer to PCI bus structure to search
39 * Given a PCI bus, returns the highest PCI bus number present in the set
40 * including the given PCI bus and its list of child PCI buses.
42 unsigned char pci_bus_max_busnr(struct pci_bus
* bus
)
44 struct list_head
*tmp
;
47 max
= bus
->subordinate
;
48 list_for_each(tmp
, &bus
->children
) {
49 n
= pci_bus_max_busnr(pci_bus_b(tmp
));
55 EXPORT_SYMBOL_GPL(pci_bus_max_busnr
);
59 * pci_max_busnr - returns maximum PCI bus number
61 * Returns the highest PCI bus number present in the system global list of
64 unsigned char __devinit
67 struct pci_bus
*bus
= NULL
;
71 while ((bus
= pci_find_next_bus(bus
)) != NULL
) {
72 n
= pci_bus_max_busnr(bus
);
81 #define PCI_FIND_CAP_TTL 48
83 static int __pci_find_next_cap_ttl(struct pci_bus
*bus
, unsigned int devfn
,
84 u8 pos
, int cap
, int *ttl
)
89 pci_bus_read_config_byte(bus
, devfn
, pos
, &pos
);
93 pci_bus_read_config_byte(bus
, devfn
, pos
+ PCI_CAP_LIST_ID
,
99 pos
+= PCI_CAP_LIST_NEXT
;
104 static int __pci_find_next_cap(struct pci_bus
*bus
, unsigned int devfn
,
107 int ttl
= PCI_FIND_CAP_TTL
;
109 return __pci_find_next_cap_ttl(bus
, devfn
, pos
, cap
, &ttl
);
112 int pci_find_next_capability(struct pci_dev
*dev
, u8 pos
, int cap
)
114 return __pci_find_next_cap(dev
->bus
, dev
->devfn
,
115 pos
+ PCI_CAP_LIST_NEXT
, cap
);
117 EXPORT_SYMBOL_GPL(pci_find_next_capability
);
119 static int __pci_bus_find_cap_start(struct pci_bus
*bus
,
120 unsigned int devfn
, u8 hdr_type
)
124 pci_bus_read_config_word(bus
, devfn
, PCI_STATUS
, &status
);
125 if (!(status
& PCI_STATUS_CAP_LIST
))
129 case PCI_HEADER_TYPE_NORMAL
:
130 case PCI_HEADER_TYPE_BRIDGE
:
131 return PCI_CAPABILITY_LIST
;
132 case PCI_HEADER_TYPE_CARDBUS
:
133 return PCI_CB_CAPABILITY_LIST
;
142 * pci_find_capability - query for devices' capabilities
143 * @dev: PCI device to query
144 * @cap: capability code
146 * Tell if a device supports a given PCI capability.
147 * Returns the address of the requested capability structure within the
148 * device's PCI configuration space or 0 in case the device does not
149 * support it. Possible values for @cap:
151 * %PCI_CAP_ID_PM Power Management
152 * %PCI_CAP_ID_AGP Accelerated Graphics Port
153 * %PCI_CAP_ID_VPD Vital Product Data
154 * %PCI_CAP_ID_SLOTID Slot Identification
155 * %PCI_CAP_ID_MSI Message Signalled Interrupts
156 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
157 * %PCI_CAP_ID_PCIX PCI-X
158 * %PCI_CAP_ID_EXP PCI Express
160 int pci_find_capability(struct pci_dev
*dev
, int cap
)
164 pos
= __pci_bus_find_cap_start(dev
->bus
, dev
->devfn
, dev
->hdr_type
);
166 pos
= __pci_find_next_cap(dev
->bus
, dev
->devfn
, pos
, cap
);
172 * pci_bus_find_capability - query for devices' capabilities
173 * @bus: the PCI bus to query
174 * @devfn: PCI device to query
175 * @cap: capability code
177 * Like pci_find_capability() but works for pci devices that do not have a
178 * pci_dev structure set up yet.
180 * Returns the address of the requested capability structure within the
181 * device's PCI configuration space or 0 in case the device does not
184 int pci_bus_find_capability(struct pci_bus
*bus
, unsigned int devfn
, int cap
)
189 pci_bus_read_config_byte(bus
, devfn
, PCI_HEADER_TYPE
, &hdr_type
);
191 pos
= __pci_bus_find_cap_start(bus
, devfn
, hdr_type
& 0x7f);
193 pos
= __pci_find_next_cap(bus
, devfn
, pos
, cap
);
199 * pci_find_ext_capability - Find an extended capability
200 * @dev: PCI device to query
201 * @cap: capability code
203 * Returns the address of the requested extended capability structure
204 * within the device's PCI configuration space or 0 if the device does
205 * not support it. Possible values for @cap:
207 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
208 * %PCI_EXT_CAP_ID_VC Virtual Channel
209 * %PCI_EXT_CAP_ID_DSN Device Serial Number
210 * %PCI_EXT_CAP_ID_PWR Power Budgeting
212 int pci_find_ext_capability(struct pci_dev
*dev
, int cap
)
215 int ttl
= 480; /* 3840 bytes, minimum 8 bytes per capability */
218 if (dev
->cfg_size
<= 256)
221 if (pci_read_config_dword(dev
, pos
, &header
) != PCIBIOS_SUCCESSFUL
)
225 * If we have no capabilities, this is indicated by cap ID,
226 * cap version and next pointer all being 0.
232 if (PCI_EXT_CAP_ID(header
) == cap
)
235 pos
= PCI_EXT_CAP_NEXT(header
);
239 if (pci_read_config_dword(dev
, pos
, &header
) != PCIBIOS_SUCCESSFUL
)
245 EXPORT_SYMBOL_GPL(pci_find_ext_capability
);
247 static int __pci_find_next_ht_cap(struct pci_dev
*dev
, int pos
, int ht_cap
)
249 int rc
, ttl
= PCI_FIND_CAP_TTL
;
252 if (ht_cap
== HT_CAPTYPE_SLAVE
|| ht_cap
== HT_CAPTYPE_HOST
)
253 mask
= HT_3BIT_CAP_MASK
;
255 mask
= HT_5BIT_CAP_MASK
;
257 pos
= __pci_find_next_cap_ttl(dev
->bus
, dev
->devfn
, pos
,
258 PCI_CAP_ID_HT
, &ttl
);
260 rc
= pci_read_config_byte(dev
, pos
+ 3, &cap
);
261 if (rc
!= PCIBIOS_SUCCESSFUL
)
264 if ((cap
& mask
) == ht_cap
)
267 pos
= __pci_find_next_cap_ttl(dev
->bus
, dev
->devfn
,
268 pos
+ PCI_CAP_LIST_NEXT
,
269 PCI_CAP_ID_HT
, &ttl
);
275 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
276 * @dev: PCI device to query
277 * @pos: Position from which to continue searching
278 * @ht_cap: Hypertransport capability code
280 * To be used in conjunction with pci_find_ht_capability() to search for
281 * all capabilities matching @ht_cap. @pos should always be a value returned
282 * from pci_find_ht_capability().
284 * NB. To be 100% safe against broken PCI devices, the caller should take
285 * steps to avoid an infinite loop.
287 int pci_find_next_ht_capability(struct pci_dev
*dev
, int pos
, int ht_cap
)
289 return __pci_find_next_ht_cap(dev
, pos
+ PCI_CAP_LIST_NEXT
, ht_cap
);
291 EXPORT_SYMBOL_GPL(pci_find_next_ht_capability
);
294 * pci_find_ht_capability - query a device's Hypertransport capabilities
295 * @dev: PCI device to query
296 * @ht_cap: Hypertransport capability code
298 * Tell if a device supports a given Hypertransport capability.
299 * Returns an address within the device's PCI configuration space
300 * or 0 in case the device does not support the request capability.
301 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
302 * which has a Hypertransport capability matching @ht_cap.
304 int pci_find_ht_capability(struct pci_dev
*dev
, int ht_cap
)
308 pos
= __pci_bus_find_cap_start(dev
->bus
, dev
->devfn
, dev
->hdr_type
);
310 pos
= __pci_find_next_ht_cap(dev
, pos
, ht_cap
);
314 EXPORT_SYMBOL_GPL(pci_find_ht_capability
);
317 * pci_find_parent_resource - return resource region of parent bus of given region
318 * @dev: PCI device structure contains resources to be searched
319 * @res: child resource record for which parent is sought
321 * For given resource region of given device, return the resource
322 * region of parent bus the given region is contained in or where
323 * it should be allocated from.
326 pci_find_parent_resource(const struct pci_dev
*dev
, struct resource
*res
)
328 const struct pci_bus
*bus
= dev
->bus
;
330 struct resource
*best
= NULL
;
332 for(i
= 0; i
< PCI_BUS_NUM_RESOURCES
; i
++) {
333 struct resource
*r
= bus
->resource
[i
];
336 if (res
->start
&& !(res
->start
>= r
->start
&& res
->end
<= r
->end
))
337 continue; /* Not contained */
338 if ((res
->flags
^ r
->flags
) & (IORESOURCE_IO
| IORESOURCE_MEM
))
339 continue; /* Wrong type */
340 if (!((res
->flags
^ r
->flags
) & IORESOURCE_PREFETCH
))
341 return r
; /* Exact match */
342 if ((res
->flags
& IORESOURCE_PREFETCH
) && !(r
->flags
& IORESOURCE_PREFETCH
))
343 best
= r
; /* Approximating prefetchable by non-prefetchable */
349 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
350 * @dev: PCI device to have its BARs restored
352 * Restore the BAR values for a given device, so as to make it
353 * accessible by its driver.
356 pci_restore_bars(struct pci_dev
*dev
)
360 switch (dev
->hdr_type
) {
361 case PCI_HEADER_TYPE_NORMAL
:
364 case PCI_HEADER_TYPE_BRIDGE
:
367 case PCI_HEADER_TYPE_CARDBUS
:
371 /* Should never get here, but just in case... */
375 for (i
= 0; i
< numres
; i
++)
376 pci_update_resource(dev
, &dev
->resource
[i
], i
);
379 int (*platform_pci_set_power_state
)(struct pci_dev
*dev
, pci_power_t t
);
382 * pci_set_power_state - Set the power state of a PCI device
383 * @dev: PCI device to be suspended
384 * @state: PCI power state (D0, D1, D2, D3hot, D3cold) we're entering
386 * Transition a device to a new power state, using the Power Management
387 * Capabilities in the device's config space.
390 * -EINVAL if trying to enter a lower state than we're already in.
391 * 0 if we're already in the requested state.
392 * -EIO if device does not support PCI PM.
393 * 0 if we can successfully change the power state.
396 pci_set_power_state(struct pci_dev
*dev
, pci_power_t state
)
398 int pm
, need_restore
= 0;
401 /* bound the state we're entering */
402 if (state
> PCI_D3hot
)
406 * If the device or the parent bridge can't support PCI PM, ignore
407 * the request if we're doing anything besides putting it into D0
408 * (which would only happen on boot).
410 if ((state
== PCI_D1
|| state
== PCI_D2
) && pci_no_d1d2(dev
))
413 /* find PCI PM capability in list */
414 pm
= pci_find_capability(dev
, PCI_CAP_ID_PM
);
416 /* abort if the device doesn't support PM capabilities */
420 /* Validate current state:
421 * Can enter D0 from any state, but if we can only go deeper
422 * to sleep if we're already in a low power state
424 if (state
!= PCI_D0
&& dev
->current_state
> state
) {
425 printk(KERN_ERR
"%s(): %s: state=%d, current state=%d\n",
426 __func__
, pci_name(dev
), state
, dev
->current_state
);
428 } else if (dev
->current_state
== state
)
429 return 0; /* we're already there */
432 pci_read_config_word(dev
,pm
+ PCI_PM_PMC
,&pmc
);
433 if ((pmc
& PCI_PM_CAP_VER_MASK
) > 3) {
435 "PCI: %s has unsupported PM cap regs version (%u)\n",
436 pci_name(dev
), pmc
& PCI_PM_CAP_VER_MASK
);
440 /* check if this device supports the desired state */
441 if (state
== PCI_D1
&& !(pmc
& PCI_PM_CAP_D1
))
443 else if (state
== PCI_D2
&& !(pmc
& PCI_PM_CAP_D2
))
446 pci_read_config_word(dev
, pm
+ PCI_PM_CTRL
, &pmcsr
);
448 /* If we're (effectively) in D3, force entire word to 0.
449 * This doesn't affect PME_Status, disables PME_En, and
450 * sets PowerState to 0.
452 switch (dev
->current_state
) {
456 pmcsr
&= ~PCI_PM_CTRL_STATE_MASK
;
459 case PCI_UNKNOWN
: /* Boot-up */
460 if ((pmcsr
& PCI_PM_CTRL_STATE_MASK
) == PCI_D3hot
461 && !(pmcsr
& PCI_PM_CTRL_NO_SOFT_RESET
))
463 /* Fall-through: force to D0 */
469 /* enter specified state */
470 pci_write_config_word(dev
, pm
+ PCI_PM_CTRL
, pmcsr
);
472 /* Mandatory power management transition delays */
473 /* see PCI PM 1.1 5.6.1 table 18 */
474 if (state
== PCI_D3hot
|| dev
->current_state
== PCI_D3hot
)
475 msleep(pci_pm_d3_delay
);
476 else if (state
== PCI_D2
|| dev
->current_state
== PCI_D2
)
480 * Give firmware a chance to be called, such as ACPI _PRx, _PSx
481 * Firmware method after native method ?
483 if (platform_pci_set_power_state
)
484 platform_pci_set_power_state(dev
, state
);
486 dev
->current_state
= state
;
488 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
489 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
490 * from D3hot to D0 _may_ perform an internal reset, thereby
491 * going to "D0 Uninitialized" rather than "D0 Initialized".
492 * For example, at least some versions of the 3c905B and the
493 * 3c556B exhibit this behaviour.
495 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
496 * devices in a D3hot state at boot. Consequently, we need to
497 * restore at least the BARs so that the device will be
498 * accessible to its driver.
501 pci_restore_bars(dev
);
504 pcie_aspm_pm_state_change(dev
->bus
->self
);
509 pci_power_t (*platform_pci_choose_state
)(struct pci_dev
*dev
);
512 * pci_choose_state - Choose the power state of a PCI device
513 * @dev: PCI device to be suspended
514 * @state: target sleep state for the whole system. This is the value
515 * that is passed to suspend() function.
517 * Returns PCI power state suitable for given device and given system
521 pci_power_t
pci_choose_state(struct pci_dev
*dev
, pm_message_t state
)
525 if (!pci_find_capability(dev
, PCI_CAP_ID_PM
))
528 if (platform_pci_choose_state
) {
529 ret
= platform_pci_choose_state(dev
);
530 if (ret
!= PCI_POWER_ERROR
)
534 switch (state
.event
) {
537 case PM_EVENT_FREEZE
:
538 case PM_EVENT_PRETHAW
:
539 /* REVISIT both freeze and pre-thaw "should" use D0 */
540 case PM_EVENT_SUSPEND
:
541 case PM_EVENT_HIBERNATE
:
544 printk("Unrecognized suspend event %d\n", state
.event
);
550 EXPORT_SYMBOL(pci_choose_state
);
552 static int pci_save_pcie_state(struct pci_dev
*dev
)
555 struct pci_cap_saved_state
*save_state
;
559 pos
= pci_find_capability(dev
, PCI_CAP_ID_EXP
);
563 save_state
= pci_find_saved_cap(dev
, PCI_CAP_ID_EXP
);
565 save_state
= kzalloc(sizeof(*save_state
) + sizeof(u16
) * 4, GFP_KERNEL
);
569 dev_err(&dev
->dev
, "Out of memory in pci_save_pcie_state\n");
572 cap
= (u16
*)&save_state
->data
[0];
574 pci_read_config_word(dev
, pos
+ PCI_EXP_DEVCTL
, &cap
[i
++]);
575 pci_read_config_word(dev
, pos
+ PCI_EXP_LNKCTL
, &cap
[i
++]);
576 pci_read_config_word(dev
, pos
+ PCI_EXP_SLTCTL
, &cap
[i
++]);
577 pci_read_config_word(dev
, pos
+ PCI_EXP_RTCTL
, &cap
[i
++]);
578 save_state
->cap_nr
= PCI_CAP_ID_EXP
;
580 pci_add_saved_cap(dev
, save_state
);
584 static void pci_restore_pcie_state(struct pci_dev
*dev
)
587 struct pci_cap_saved_state
*save_state
;
590 save_state
= pci_find_saved_cap(dev
, PCI_CAP_ID_EXP
);
591 pos
= pci_find_capability(dev
, PCI_CAP_ID_EXP
);
592 if (!save_state
|| pos
<= 0)
594 cap
= (u16
*)&save_state
->data
[0];
596 pci_write_config_word(dev
, pos
+ PCI_EXP_DEVCTL
, cap
[i
++]);
597 pci_write_config_word(dev
, pos
+ PCI_EXP_LNKCTL
, cap
[i
++]);
598 pci_write_config_word(dev
, pos
+ PCI_EXP_SLTCTL
, cap
[i
++]);
599 pci_write_config_word(dev
, pos
+ PCI_EXP_RTCTL
, cap
[i
++]);
603 static int pci_save_pcix_state(struct pci_dev
*dev
)
606 struct pci_cap_saved_state
*save_state
;
610 pos
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
614 save_state
= pci_find_saved_cap(dev
, PCI_CAP_ID_PCIX
);
616 save_state
= kzalloc(sizeof(*save_state
) + sizeof(u16
), GFP_KERNEL
);
620 dev_err(&dev
->dev
, "Out of memory in pci_save_pcie_state\n");
623 cap
= (u16
*)&save_state
->data
[0];
625 pci_read_config_word(dev
, pos
+ PCI_X_CMD
, &cap
[i
++]);
626 save_state
->cap_nr
= PCI_CAP_ID_PCIX
;
628 pci_add_saved_cap(dev
, save_state
);
632 static void pci_restore_pcix_state(struct pci_dev
*dev
)
635 struct pci_cap_saved_state
*save_state
;
638 save_state
= pci_find_saved_cap(dev
, PCI_CAP_ID_PCIX
);
639 pos
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
640 if (!save_state
|| pos
<= 0)
642 cap
= (u16
*)&save_state
->data
[0];
644 pci_write_config_word(dev
, pos
+ PCI_X_CMD
, cap
[i
++]);
649 * pci_save_state - save the PCI configuration space of a device before suspending
650 * @dev: - PCI device that we're dealing with
653 pci_save_state(struct pci_dev
*dev
)
656 /* XXX: 100% dword access ok here? */
657 for (i
= 0; i
< 16; i
++)
658 pci_read_config_dword(dev
, i
* 4,&dev
->saved_config_space
[i
]);
659 if ((i
= pci_save_pcie_state(dev
)) != 0)
661 if ((i
= pci_save_pcix_state(dev
)) != 0)
667 * pci_restore_state - Restore the saved state of a PCI device
668 * @dev: - PCI device that we're dealing with
671 pci_restore_state(struct pci_dev
*dev
)
676 /* PCI Express register must be restored first */
677 pci_restore_pcie_state(dev
);
680 * The Base Address register should be programmed before the command
683 for (i
= 15; i
>= 0; i
--) {
684 pci_read_config_dword(dev
, i
* 4, &val
);
685 if (val
!= dev
->saved_config_space
[i
]) {
686 printk(KERN_DEBUG
"PM: Writing back config space on "
687 "device %s at offset %x (was %x, writing %x)\n",
689 val
, (int)dev
->saved_config_space
[i
]);
690 pci_write_config_dword(dev
,i
* 4,
691 dev
->saved_config_space
[i
]);
694 pci_restore_pcix_state(dev
);
695 pci_restore_msi_state(dev
);
700 static int do_pci_enable_device(struct pci_dev
*dev
, int bars
)
704 err
= pci_set_power_state(dev
, PCI_D0
);
705 if (err
< 0 && err
!= -EIO
)
707 err
= pcibios_enable_device(dev
, bars
);
710 pci_fixup_device(pci_fixup_enable
, dev
);
716 * pci_reenable_device - Resume abandoned device
717 * @dev: PCI device to be resumed
719 * Note this function is a backend of pci_default_resume and is not supposed
720 * to be called by normal code, write proper resume handler and use it instead.
722 int pci_reenable_device(struct pci_dev
*dev
)
724 if (atomic_read(&dev
->enable_cnt
))
725 return do_pci_enable_device(dev
, (1 << PCI_NUM_RESOURCES
) - 1);
729 static int __pci_enable_device_flags(struct pci_dev
*dev
,
730 resource_size_t flags
)
735 if (atomic_add_return(1, &dev
->enable_cnt
) > 1)
736 return 0; /* already enabled */
738 for (i
= 0; i
< DEVICE_COUNT_RESOURCE
; i
++)
739 if (dev
->resource
[i
].flags
& flags
)
742 err
= do_pci_enable_device(dev
, bars
);
744 atomic_dec(&dev
->enable_cnt
);
749 * pci_enable_device_io - Initialize a device for use with IO space
750 * @dev: PCI device to be initialized
752 * Initialize device before it's used by a driver. Ask low-level code
753 * to enable I/O resources. Wake up the device if it was suspended.
754 * Beware, this function can fail.
756 int pci_enable_device_io(struct pci_dev
*dev
)
758 return __pci_enable_device_flags(dev
, IORESOURCE_IO
);
762 * pci_enable_device_mem - Initialize a device for use with Memory space
763 * @dev: PCI device to be initialized
765 * Initialize device before it's used by a driver. Ask low-level code
766 * to enable Memory resources. Wake up the device if it was suspended.
767 * Beware, this function can fail.
769 int pci_enable_device_mem(struct pci_dev
*dev
)
771 return __pci_enable_device_flags(dev
, IORESOURCE_MEM
);
775 * pci_enable_device - Initialize device before it's used by a driver.
776 * @dev: PCI device to be initialized
778 * Initialize device before it's used by a driver. Ask low-level code
779 * to enable I/O and memory. Wake up the device if it was suspended.
780 * Beware, this function can fail.
782 * Note we don't actually enable the device many times if we call
783 * this function repeatedly (we just increment the count).
785 int pci_enable_device(struct pci_dev
*dev
)
787 return __pci_enable_device_flags(dev
, IORESOURCE_MEM
| IORESOURCE_IO
);
791 * Managed PCI resources. This manages device on/off, intx/msi/msix
792 * on/off and BAR regions. pci_dev itself records msi/msix status, so
793 * there's no need to track it separately. pci_devres is initialized
794 * when a device is enabled using managed PCI device enable interface.
797 unsigned int enabled
:1;
798 unsigned int pinned
:1;
799 unsigned int orig_intx
:1;
800 unsigned int restore_intx
:1;
804 static void pcim_release(struct device
*gendev
, void *res
)
806 struct pci_dev
*dev
= container_of(gendev
, struct pci_dev
, dev
);
807 struct pci_devres
*this = res
;
810 if (dev
->msi_enabled
)
811 pci_disable_msi(dev
);
812 if (dev
->msix_enabled
)
813 pci_disable_msix(dev
);
815 for (i
= 0; i
< DEVICE_COUNT_RESOURCE
; i
++)
816 if (this->region_mask
& (1 << i
))
817 pci_release_region(dev
, i
);
819 if (this->restore_intx
)
820 pci_intx(dev
, this->orig_intx
);
822 if (this->enabled
&& !this->pinned
)
823 pci_disable_device(dev
);
826 static struct pci_devres
* get_pci_dr(struct pci_dev
*pdev
)
828 struct pci_devres
*dr
, *new_dr
;
830 dr
= devres_find(&pdev
->dev
, pcim_release
, NULL
, NULL
);
834 new_dr
= devres_alloc(pcim_release
, sizeof(*new_dr
), GFP_KERNEL
);
837 return devres_get(&pdev
->dev
, new_dr
, NULL
, NULL
);
840 static struct pci_devres
* find_pci_dr(struct pci_dev
*pdev
)
842 if (pci_is_managed(pdev
))
843 return devres_find(&pdev
->dev
, pcim_release
, NULL
, NULL
);
848 * pcim_enable_device - Managed pci_enable_device()
849 * @pdev: PCI device to be initialized
851 * Managed pci_enable_device().
853 int pcim_enable_device(struct pci_dev
*pdev
)
855 struct pci_devres
*dr
;
858 dr
= get_pci_dr(pdev
);
864 rc
= pci_enable_device(pdev
);
866 pdev
->is_managed
= 1;
873 * pcim_pin_device - Pin managed PCI device
874 * @pdev: PCI device to pin
876 * Pin managed PCI device @pdev. Pinned device won't be disabled on
877 * driver detach. @pdev must have been enabled with
878 * pcim_enable_device().
880 void pcim_pin_device(struct pci_dev
*pdev
)
882 struct pci_devres
*dr
;
884 dr
= find_pci_dr(pdev
);
885 WARN_ON(!dr
|| !dr
->enabled
);
891 * pcibios_disable_device - disable arch specific PCI resources for device dev
892 * @dev: the PCI device to disable
894 * Disables architecture specific PCI resources for the device. This
895 * is the default implementation. Architecture implementations can
898 void __attribute__ ((weak
)) pcibios_disable_device (struct pci_dev
*dev
) {}
901 * pci_disable_device - Disable PCI device after use
902 * @dev: PCI device to be disabled
904 * Signal to the system that the PCI device is not in use by the system
905 * anymore. This only involves disabling PCI bus-mastering, if active.
907 * Note we don't actually disable the device until all callers of
908 * pci_device_enable() have called pci_device_disable().
911 pci_disable_device(struct pci_dev
*dev
)
913 struct pci_devres
*dr
;
916 dr
= find_pci_dr(dev
);
920 if (atomic_sub_return(1, &dev
->enable_cnt
) != 0)
923 pci_read_config_word(dev
, PCI_COMMAND
, &pci_command
);
924 if (pci_command
& PCI_COMMAND_MASTER
) {
925 pci_command
&= ~PCI_COMMAND_MASTER
;
926 pci_write_config_word(dev
, PCI_COMMAND
, pci_command
);
928 dev
->is_busmaster
= 0;
930 pcibios_disable_device(dev
);
934 * pcibios_set_pcie_reset_state - set reset state for device dev
935 * @dev: the PCI-E device reset
936 * @state: Reset state to enter into
939 * Sets the PCI-E reset state for the device. This is the default
940 * implementation. Architecture implementations can override this.
942 int __attribute__ ((weak
)) pcibios_set_pcie_reset_state(struct pci_dev
*dev
,
943 enum pcie_reset_state state
)
949 * pci_set_pcie_reset_state - set reset state for device dev
950 * @dev: the PCI-E device reset
951 * @state: Reset state to enter into
954 * Sets the PCI reset state for the device.
956 int pci_set_pcie_reset_state(struct pci_dev
*dev
, enum pcie_reset_state state
)
958 return pcibios_set_pcie_reset_state(dev
, state
);
962 * pci_enable_wake - enable PCI device as wakeup event source
963 * @dev: PCI device affected
964 * @state: PCI state from which device will issue wakeup events
965 * @enable: True to enable event generation; false to disable
967 * This enables the device as a wakeup event source, or disables it.
968 * When such events involves platform-specific hooks, those hooks are
969 * called automatically by this routine.
971 * Devices with legacy power management (no standard PCI PM capabilities)
972 * always require such platform hooks. Depending on the platform, devices
973 * supporting the standard PCI PME# signal may require such platform hooks;
974 * they always update bits in config space to allow PME# generation.
976 * -EIO is returned if the device can't ever be a wakeup event source.
977 * -EINVAL is returned if the device can't generate wakeup events from
978 * the specified PCI state. Returns zero if the operation is successful.
980 int pci_enable_wake(struct pci_dev
*dev
, pci_power_t state
, int enable
)
986 /* Note that drivers should verify device_may_wakeup(&dev->dev)
987 * before calling this function. Platform code should report
988 * errors when drivers try to enable wakeup on devices that
989 * can't issue wakeups, or on which wakeups were disabled by
990 * userspace updating the /sys/devices.../power/wakeup file.
993 status
= call_platform_enable_wakeup(&dev
->dev
, enable
);
995 /* find PCI PM capability in list */
996 pm
= pci_find_capability(dev
, PCI_CAP_ID_PM
);
998 /* If device doesn't support PM Capabilities, but caller wants to
999 * disable wake events, it's a NOP. Otherwise fail unless the
1000 * platform hooks handled this legacy device already.
1003 return enable
? status
: 0;
1005 /* Check device's ability to generate PME# */
1006 pci_read_config_word(dev
,pm
+PCI_PM_PMC
,&value
);
1008 value
&= PCI_PM_CAP_PME_MASK
;
1009 value
>>= ffs(PCI_PM_CAP_PME_MASK
) - 1; /* First bit of mask */
1011 /* Check if it can generate PME# from requested state. */
1012 if (!value
|| !(value
& (1 << state
))) {
1013 /* if it can't, revert what the platform hook changed,
1014 * always reporting the base "EINVAL, can't PME#" error
1017 call_platform_enable_wakeup(&dev
->dev
, 0);
1018 return enable
? -EINVAL
: 0;
1021 pci_read_config_word(dev
, pm
+ PCI_PM_CTRL
, &value
);
1023 /* Clear PME_Status by writing 1 to it and enable PME# */
1024 value
|= PCI_PM_CTRL_PME_STATUS
| PCI_PM_CTRL_PME_ENABLE
;
1027 value
&= ~PCI_PM_CTRL_PME_ENABLE
;
1029 pci_write_config_word(dev
, pm
+ PCI_PM_CTRL
, value
);
1035 pci_get_interrupt_pin(struct pci_dev
*dev
, struct pci_dev
**bridge
)
1043 while (dev
->bus
->self
) {
1044 pin
= (pin
+ PCI_SLOT(dev
->devfn
)) % 4;
1045 dev
= dev
->bus
->self
;
1052 * pci_release_region - Release a PCI bar
1053 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1054 * @bar: BAR to release
1056 * Releases the PCI I/O and memory resources previously reserved by a
1057 * successful call to pci_request_region. Call this function only
1058 * after all use of the PCI regions has ceased.
1060 void pci_release_region(struct pci_dev
*pdev
, int bar
)
1062 struct pci_devres
*dr
;
1064 if (pci_resource_len(pdev
, bar
) == 0)
1066 if (pci_resource_flags(pdev
, bar
) & IORESOURCE_IO
)
1067 release_region(pci_resource_start(pdev
, bar
),
1068 pci_resource_len(pdev
, bar
));
1069 else if (pci_resource_flags(pdev
, bar
) & IORESOURCE_MEM
)
1070 release_mem_region(pci_resource_start(pdev
, bar
),
1071 pci_resource_len(pdev
, bar
));
1073 dr
= find_pci_dr(pdev
);
1075 dr
->region_mask
&= ~(1 << bar
);
1079 * pci_request_region - Reserved PCI I/O and memory resource
1080 * @pdev: PCI device whose resources are to be reserved
1081 * @bar: BAR to be reserved
1082 * @res_name: Name to be associated with resource.
1084 * Mark the PCI region associated with PCI device @pdev BR @bar as
1085 * being reserved by owner @res_name. Do not access any
1086 * address inside the PCI regions unless this call returns
1089 * Returns 0 on success, or %EBUSY on error. A warning
1090 * message is also printed on failure.
1092 int pci_request_region(struct pci_dev
*pdev
, int bar
, const char *res_name
)
1094 struct pci_devres
*dr
;
1096 if (pci_resource_len(pdev
, bar
) == 0)
1099 if (pci_resource_flags(pdev
, bar
) & IORESOURCE_IO
) {
1100 if (!request_region(pci_resource_start(pdev
, bar
),
1101 pci_resource_len(pdev
, bar
), res_name
))
1104 else if (pci_resource_flags(pdev
, bar
) & IORESOURCE_MEM
) {
1105 if (!request_mem_region(pci_resource_start(pdev
, bar
),
1106 pci_resource_len(pdev
, bar
), res_name
))
1110 dr
= find_pci_dr(pdev
);
1112 dr
->region_mask
|= 1 << bar
;
1117 printk (KERN_WARNING
"PCI: Unable to reserve %s region #%d:%llx@%llx "
1119 pci_resource_flags(pdev
, bar
) & IORESOURCE_IO
? "I/O" : "mem",
1120 bar
+ 1, /* PCI BAR # */
1121 (unsigned long long)pci_resource_len(pdev
, bar
),
1122 (unsigned long long)pci_resource_start(pdev
, bar
),
1128 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1129 * @pdev: PCI device whose resources were previously reserved
1130 * @bars: Bitmask of BARs to be released
1132 * Release selected PCI I/O and memory resources previously reserved.
1133 * Call this function only after all use of the PCI regions has ceased.
1135 void pci_release_selected_regions(struct pci_dev
*pdev
, int bars
)
1139 for (i
= 0; i
< 6; i
++)
1140 if (bars
& (1 << i
))
1141 pci_release_region(pdev
, i
);
1145 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
1146 * @pdev: PCI device whose resources are to be reserved
1147 * @bars: Bitmask of BARs to be requested
1148 * @res_name: Name to be associated with resource
1150 int pci_request_selected_regions(struct pci_dev
*pdev
, int bars
,
1151 const char *res_name
)
1155 for (i
= 0; i
< 6; i
++)
1156 if (bars
& (1 << i
))
1157 if(pci_request_region(pdev
, i
, res_name
))
1163 if (bars
& (1 << i
))
1164 pci_release_region(pdev
, i
);
1170 * pci_release_regions - Release reserved PCI I/O and memory resources
1171 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
1173 * Releases all PCI I/O and memory resources previously reserved by a
1174 * successful call to pci_request_regions. Call this function only
1175 * after all use of the PCI regions has ceased.
1178 void pci_release_regions(struct pci_dev
*pdev
)
1180 pci_release_selected_regions(pdev
, (1 << 6) - 1);
1184 * pci_request_regions - Reserved PCI I/O and memory resources
1185 * @pdev: PCI device whose resources are to be reserved
1186 * @res_name: Name to be associated with resource.
1188 * Mark all PCI regions associated with PCI device @pdev as
1189 * being reserved by owner @res_name. Do not access any
1190 * address inside the PCI regions unless this call returns
1193 * Returns 0 on success, or %EBUSY on error. A warning
1194 * message is also printed on failure.
1196 int pci_request_regions(struct pci_dev
*pdev
, const char *res_name
)
1198 return pci_request_selected_regions(pdev
, ((1 << 6) - 1), res_name
);
1202 * pci_set_master - enables bus-mastering for device dev
1203 * @dev: the PCI device to enable
1205 * Enables bus-mastering on the device and calls pcibios_set_master()
1206 * to do the needed arch specific settings.
1209 pci_set_master(struct pci_dev
*dev
)
1213 pci_read_config_word(dev
, PCI_COMMAND
, &cmd
);
1214 if (! (cmd
& PCI_COMMAND_MASTER
)) {
1215 pr_debug("PCI: Enabling bus mastering for device %s\n", pci_name(dev
));
1216 cmd
|= PCI_COMMAND_MASTER
;
1217 pci_write_config_word(dev
, PCI_COMMAND
, cmd
);
1219 dev
->is_busmaster
= 1;
1220 pcibios_set_master(dev
);
1223 #ifdef PCI_DISABLE_MWI
1224 int pci_set_mwi(struct pci_dev
*dev
)
1229 int pci_try_set_mwi(struct pci_dev
*dev
)
1234 void pci_clear_mwi(struct pci_dev
*dev
)
1240 #ifndef PCI_CACHE_LINE_BYTES
1241 #define PCI_CACHE_LINE_BYTES L1_CACHE_BYTES
1244 /* This can be overridden by arch code. */
1245 /* Don't forget this is measured in 32-bit words, not bytes */
1246 u8 pci_cache_line_size
= PCI_CACHE_LINE_BYTES
/ 4;
1249 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
1250 * @dev: the PCI device for which MWI is to be enabled
1252 * Helper function for pci_set_mwi.
1253 * Originally copied from drivers/net/acenic.c.
1254 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
1256 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1259 pci_set_cacheline_size(struct pci_dev
*dev
)
1263 if (!pci_cache_line_size
)
1264 return -EINVAL
; /* The system doesn't support MWI. */
1266 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
1267 equal to or multiple of the right value. */
1268 pci_read_config_byte(dev
, PCI_CACHE_LINE_SIZE
, &cacheline_size
);
1269 if (cacheline_size
>= pci_cache_line_size
&&
1270 (cacheline_size
% pci_cache_line_size
) == 0)
1273 /* Write the correct value. */
1274 pci_write_config_byte(dev
, PCI_CACHE_LINE_SIZE
, pci_cache_line_size
);
1276 pci_read_config_byte(dev
, PCI_CACHE_LINE_SIZE
, &cacheline_size
);
1277 if (cacheline_size
== pci_cache_line_size
)
1280 printk(KERN_DEBUG
"PCI: cache line size of %d is not supported "
1281 "by device %s\n", pci_cache_line_size
<< 2, pci_name(dev
));
1287 * pci_set_mwi - enables memory-write-invalidate PCI transaction
1288 * @dev: the PCI device for which MWI is enabled
1290 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1292 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1295 pci_set_mwi(struct pci_dev
*dev
)
1300 rc
= pci_set_cacheline_size(dev
);
1304 pci_read_config_word(dev
, PCI_COMMAND
, &cmd
);
1305 if (! (cmd
& PCI_COMMAND_INVALIDATE
)) {
1306 pr_debug("PCI: Enabling Mem-Wr-Inval for device %s\n",
1308 cmd
|= PCI_COMMAND_INVALIDATE
;
1309 pci_write_config_word(dev
, PCI_COMMAND
, cmd
);
1316 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
1317 * @dev: the PCI device for which MWI is enabled
1319 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1320 * Callers are not required to check the return value.
1322 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1324 int pci_try_set_mwi(struct pci_dev
*dev
)
1326 int rc
= pci_set_mwi(dev
);
1331 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
1332 * @dev: the PCI device to disable
1334 * Disables PCI Memory-Write-Invalidate transaction on the device
1337 pci_clear_mwi(struct pci_dev
*dev
)
1341 pci_read_config_word(dev
, PCI_COMMAND
, &cmd
);
1342 if (cmd
& PCI_COMMAND_INVALIDATE
) {
1343 cmd
&= ~PCI_COMMAND_INVALIDATE
;
1344 pci_write_config_word(dev
, PCI_COMMAND
, cmd
);
1347 #endif /* ! PCI_DISABLE_MWI */
1350 * pci_intx - enables/disables PCI INTx for device dev
1351 * @pdev: the PCI device to operate on
1352 * @enable: boolean: whether to enable or disable PCI INTx
1354 * Enables/disables PCI INTx for device dev
1357 pci_intx(struct pci_dev
*pdev
, int enable
)
1359 u16 pci_command
, new;
1361 pci_read_config_word(pdev
, PCI_COMMAND
, &pci_command
);
1364 new = pci_command
& ~PCI_COMMAND_INTX_DISABLE
;
1366 new = pci_command
| PCI_COMMAND_INTX_DISABLE
;
1369 if (new != pci_command
) {
1370 struct pci_devres
*dr
;
1372 pci_write_config_word(pdev
, PCI_COMMAND
, new);
1374 dr
= find_pci_dr(pdev
);
1375 if (dr
&& !dr
->restore_intx
) {
1376 dr
->restore_intx
= 1;
1377 dr
->orig_intx
= !enable
;
1383 * pci_msi_off - disables any msi or msix capabilities
1384 * @dev: the PCI device to operate on
1386 * If you want to use msi see pci_enable_msi and friends.
1387 * This is a lower level primitive that allows us to disable
1388 * msi operation at the device level.
1390 void pci_msi_off(struct pci_dev
*dev
)
1395 pos
= pci_find_capability(dev
, PCI_CAP_ID_MSI
);
1397 pci_read_config_word(dev
, pos
+ PCI_MSI_FLAGS
, &control
);
1398 control
&= ~PCI_MSI_FLAGS_ENABLE
;
1399 pci_write_config_word(dev
, pos
+ PCI_MSI_FLAGS
, control
);
1401 pos
= pci_find_capability(dev
, PCI_CAP_ID_MSIX
);
1403 pci_read_config_word(dev
, pos
+ PCI_MSIX_FLAGS
, &control
);
1404 control
&= ~PCI_MSIX_FLAGS_ENABLE
;
1405 pci_write_config_word(dev
, pos
+ PCI_MSIX_FLAGS
, control
);
1409 #ifndef HAVE_ARCH_PCI_SET_DMA_MASK
1411 * These can be overridden by arch-specific implementations
1414 pci_set_dma_mask(struct pci_dev
*dev
, u64 mask
)
1416 if (!pci_dma_supported(dev
, mask
))
1419 dev
->dma_mask
= mask
;
1425 pci_set_consistent_dma_mask(struct pci_dev
*dev
, u64 mask
)
1427 if (!pci_dma_supported(dev
, mask
))
1430 dev
->dev
.coherent_dma_mask
= mask
;
1436 #ifndef HAVE_ARCH_PCI_SET_DMA_MAX_SEGMENT_SIZE
1437 int pci_set_dma_max_seg_size(struct pci_dev
*dev
, unsigned int size
)
1439 return dma_set_max_seg_size(&dev
->dev
, size
);
1441 EXPORT_SYMBOL(pci_set_dma_max_seg_size
);
1444 #ifndef HAVE_ARCH_PCI_SET_DMA_SEGMENT_BOUNDARY
1445 int pci_set_dma_seg_boundary(struct pci_dev
*dev
, unsigned long mask
)
1447 return dma_set_seg_boundary(&dev
->dev
, mask
);
1449 EXPORT_SYMBOL(pci_set_dma_seg_boundary
);
1453 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
1454 * @dev: PCI device to query
1456 * Returns mmrbc: maximum designed memory read count in bytes
1457 * or appropriate error value.
1459 int pcix_get_max_mmrbc(struct pci_dev
*dev
)
1464 cap
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
1468 err
= pci_read_config_dword(dev
, cap
+ PCI_X_STATUS
, &stat
);
1472 return (stat
& PCI_X_STATUS_MAX_READ
) >> 12;
1474 EXPORT_SYMBOL(pcix_get_max_mmrbc
);
1477 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
1478 * @dev: PCI device to query
1480 * Returns mmrbc: maximum memory read count in bytes
1481 * or appropriate error value.
1483 int pcix_get_mmrbc(struct pci_dev
*dev
)
1488 cap
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
1492 ret
= pci_read_config_dword(dev
, cap
+ PCI_X_CMD
, &cmd
);
1494 ret
= 512 << ((cmd
& PCI_X_CMD_MAX_READ
) >> 2);
1498 EXPORT_SYMBOL(pcix_get_mmrbc
);
1501 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
1502 * @dev: PCI device to query
1503 * @mmrbc: maximum memory read count in bytes
1504 * valid values are 512, 1024, 2048, 4096
1506 * If possible sets maximum memory read byte count, some bridges have erratas
1507 * that prevent this.
1509 int pcix_set_mmrbc(struct pci_dev
*dev
, int mmrbc
)
1511 int cap
, err
= -EINVAL
;
1512 u32 stat
, cmd
, v
, o
;
1514 if (mmrbc
< 512 || mmrbc
> 4096 || !is_power_of_2(mmrbc
))
1517 v
= ffs(mmrbc
) - 10;
1519 cap
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
1523 err
= pci_read_config_dword(dev
, cap
+ PCI_X_STATUS
, &stat
);
1527 if (v
> (stat
& PCI_X_STATUS_MAX_READ
) >> 21)
1530 err
= pci_read_config_dword(dev
, cap
+ PCI_X_CMD
, &cmd
);
1534 o
= (cmd
& PCI_X_CMD_MAX_READ
) >> 2;
1536 if (v
> o
&& dev
->bus
&&
1537 (dev
->bus
->bus_flags
& PCI_BUS_FLAGS_NO_MMRBC
))
1540 cmd
&= ~PCI_X_CMD_MAX_READ
;
1542 err
= pci_write_config_dword(dev
, cap
+ PCI_X_CMD
, cmd
);
1547 EXPORT_SYMBOL(pcix_set_mmrbc
);
1550 * pcie_get_readrq - get PCI Express read request size
1551 * @dev: PCI device to query
1553 * Returns maximum memory read request in bytes
1554 * or appropriate error value.
1556 int pcie_get_readrq(struct pci_dev
*dev
)
1561 cap
= pci_find_capability(dev
, PCI_CAP_ID_EXP
);
1565 ret
= pci_read_config_word(dev
, cap
+ PCI_EXP_DEVCTL
, &ctl
);
1567 ret
= 128 << ((ctl
& PCI_EXP_DEVCTL_READRQ
) >> 12);
1571 EXPORT_SYMBOL(pcie_get_readrq
);
1574 * pcie_set_readrq - set PCI Express maximum memory read request
1575 * @dev: PCI device to query
1576 * @rq: maximum memory read count in bytes
1577 * valid values are 128, 256, 512, 1024, 2048, 4096
1579 * If possible sets maximum read byte count
1581 int pcie_set_readrq(struct pci_dev
*dev
, int rq
)
1583 int cap
, err
= -EINVAL
;
1586 if (rq
< 128 || rq
> 4096 || !is_power_of_2(rq
))
1589 v
= (ffs(rq
) - 8) << 12;
1591 cap
= pci_find_capability(dev
, PCI_CAP_ID_EXP
);
1595 err
= pci_read_config_word(dev
, cap
+ PCI_EXP_DEVCTL
, &ctl
);
1599 if ((ctl
& PCI_EXP_DEVCTL_READRQ
) != v
) {
1600 ctl
&= ~PCI_EXP_DEVCTL_READRQ
;
1602 err
= pci_write_config_dword(dev
, cap
+ PCI_EXP_DEVCTL
, ctl
);
1608 EXPORT_SYMBOL(pcie_set_readrq
);
1611 * pci_select_bars - Make BAR mask from the type of resource
1612 * @dev: the PCI device for which BAR mask is made
1613 * @flags: resource type mask to be selected
1615 * This helper routine makes bar mask from the type of resource.
1617 int pci_select_bars(struct pci_dev
*dev
, unsigned long flags
)
1620 for (i
= 0; i
< PCI_NUM_RESOURCES
; i
++)
1621 if (pci_resource_flags(dev
, i
) & flags
)
1626 static void __devinit
pci_no_domains(void)
1628 #ifdef CONFIG_PCI_DOMAINS
1629 pci_domains_supported
= 0;
1633 static int __devinit
pci_init(void)
1635 struct pci_dev
*dev
= NULL
;
1637 while ((dev
= pci_get_device(PCI_ANY_ID
, PCI_ANY_ID
, dev
)) != NULL
) {
1638 pci_fixup_device(pci_fixup_final
, dev
);
1643 static int __devinit
pci_setup(char *str
)
1646 char *k
= strchr(str
, ',');
1649 if (*str
&& (str
= pcibios_setup(str
)) && *str
) {
1650 if (!strcmp(str
, "nomsi")) {
1652 } else if (!strcmp(str
, "noaer")) {
1654 } else if (!strcmp(str
, "nodomains")) {
1656 } else if (!strncmp(str
, "cbiosize=", 9)) {
1657 pci_cardbus_io_size
= memparse(str
+ 9, &str
);
1658 } else if (!strncmp(str
, "cbmemsize=", 10)) {
1659 pci_cardbus_mem_size
= memparse(str
+ 10, &str
);
1661 printk(KERN_ERR
"PCI: Unknown option `%s'\n",
1669 early_param("pci", pci_setup
);
1671 device_initcall(pci_init
);
1673 EXPORT_SYMBOL(pci_reenable_device
);
1674 EXPORT_SYMBOL(pci_enable_device_io
);
1675 EXPORT_SYMBOL(pci_enable_device_mem
);
1676 EXPORT_SYMBOL(pci_enable_device
);
1677 EXPORT_SYMBOL(pcim_enable_device
);
1678 EXPORT_SYMBOL(pcim_pin_device
);
1679 EXPORT_SYMBOL(pci_disable_device
);
1680 EXPORT_SYMBOL(pci_find_capability
);
1681 EXPORT_SYMBOL(pci_bus_find_capability
);
1682 EXPORT_SYMBOL(pci_release_regions
);
1683 EXPORT_SYMBOL(pci_request_regions
);
1684 EXPORT_SYMBOL(pci_release_region
);
1685 EXPORT_SYMBOL(pci_request_region
);
1686 EXPORT_SYMBOL(pci_release_selected_regions
);
1687 EXPORT_SYMBOL(pci_request_selected_regions
);
1688 EXPORT_SYMBOL(pci_set_master
);
1689 EXPORT_SYMBOL(pci_set_mwi
);
1690 EXPORT_SYMBOL(pci_try_set_mwi
);
1691 EXPORT_SYMBOL(pci_clear_mwi
);
1692 EXPORT_SYMBOL_GPL(pci_intx
);
1693 EXPORT_SYMBOL(pci_set_dma_mask
);
1694 EXPORT_SYMBOL(pci_set_consistent_dma_mask
);
1695 EXPORT_SYMBOL(pci_assign_resource
);
1696 EXPORT_SYMBOL(pci_find_parent_resource
);
1697 EXPORT_SYMBOL(pci_select_bars
);
1699 EXPORT_SYMBOL(pci_set_power_state
);
1700 EXPORT_SYMBOL(pci_save_state
);
1701 EXPORT_SYMBOL(pci_restore_state
);
1702 EXPORT_SYMBOL(pci_enable_wake
);
1703 EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state
);