Merge git://git.kernel.org/pub/scm/linux/kernel/git/gregkh/driver-core-2.6
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / include / asm-xtensa / cacheflush.h
blob94c4c53a099eb81cf2c4dbf2292131fb8c746014
1 /*
2 * include/asm-xtensa/cacheflush.h
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
8 * (C) 2001 - 2007 Tensilica Inc.
9 */
11 #ifndef _XTENSA_CACHEFLUSH_H
12 #define _XTENSA_CACHEFLUSH_H
14 #ifdef __KERNEL__
16 #include <linux/mm.h>
17 #include <asm/processor.h>
18 #include <asm/page.h>
21 * Lo-level routines for cache flushing.
23 * invalidate data or instruction cache:
25 * __invalidate_icache_all()
26 * __invalidate_icache_page(adr)
27 * __invalidate_dcache_page(adr)
28 * __invalidate_icache_range(from,size)
29 * __invalidate_dcache_range(from,size)
31 * flush data cache:
33 * __flush_dcache_page(adr)
35 * flush and invalidate data cache:
37 * __flush_invalidate_dcache_all()
38 * __flush_invalidate_dcache_page(adr)
39 * __flush_invalidate_dcache_range(from,size)
41 * specials for cache aliasing:
43 * __flush_invalidate_dcache_page_alias(vaddr,paddr)
44 * __invalidate_icache_page_alias(vaddr,paddr)
47 extern void __invalidate_dcache_all(void);
48 extern void __invalidate_icache_all(void);
49 extern void __invalidate_dcache_page(unsigned long);
50 extern void __invalidate_icache_page(unsigned long);
51 extern void __invalidate_icache_range(unsigned long, unsigned long);
52 extern void __invalidate_dcache_range(unsigned long, unsigned long);
55 #if XCHAL_DCACHE_IS_WRITEBACK
56 extern void __flush_invalidate_dcache_all(void);
57 extern void __flush_dcache_page(unsigned long);
58 extern void __flush_dcache_range(unsigned long, unsigned long);
59 extern void __flush_invalidate_dcache_page(unsigned long);
60 extern void __flush_invalidate_dcache_range(unsigned long, unsigned long);
61 #else
62 # define __flush_dcache_range(p,s) do { } while(0)
63 # define __flush_dcache_page(p) do { } while(0)
64 # define __flush_invalidate_dcache_page(p) __invalidate_dcache_page(p)
65 # define __flush_invalidate_dcache_range(p,s) __invalidate_dcache_range(p,s)
66 #endif
68 #if (DCACHE_WAY_SIZE > PAGE_SIZE)
69 extern void __flush_invalidate_dcache_page_alias(unsigned long, unsigned long);
70 #endif
71 #if (ICACHE_WAY_SIZE > PAGE_SIZE)
72 extern void __invalidate_icache_page_alias(unsigned long, unsigned long);
73 #else
74 # define __invalidate_icache_page_alias(v,p) do { } while(0)
75 #endif
78 * We have physically tagged caches - nothing to do here -
79 * unless we have cache aliasing.
81 * Pages can get remapped. Because this might change the 'color' of that page,
82 * we have to flush the cache before the PTE is changed.
83 * (see also Documentation/cachetlb.txt)
86 #if (DCACHE_WAY_SIZE > PAGE_SIZE)
88 #define flush_cache_all() \
89 do { \
90 __flush_invalidate_dcache_all(); \
91 __invalidate_icache_all(); \
92 } while (0)
94 #define flush_cache_mm(mm) flush_cache_all()
95 #define flush_cache_dup_mm(mm) flush_cache_mm(mm)
97 #define flush_cache_vmap(start,end) flush_cache_all()
98 #define flush_cache_vunmap(start,end) flush_cache_all()
100 extern void flush_dcache_page(struct page*);
101 extern void flush_cache_range(struct vm_area_struct*, ulong, ulong);
102 extern void flush_cache_page(struct vm_area_struct*, unsigned long, unsigned long);
104 #else
106 #define flush_cache_all() do { } while (0)
107 #define flush_cache_mm(mm) do { } while (0)
108 #define flush_cache_dup_mm(mm) do { } while (0)
110 #define flush_cache_vmap(start,end) do { } while (0)
111 #define flush_cache_vunmap(start,end) do { } while (0)
113 #define flush_dcache_page(page) do { } while (0)
115 #define flush_cache_page(vma,addr,pfn) do { } while (0)
116 #define flush_cache_range(vma,start,end) do { } while (0)
118 #endif
120 /* Ensure consistency between data and instruction cache. */
121 #define flush_icache_range(start,end) \
122 do { \
123 __flush_dcache_range(start, (end) - (start)); \
124 __invalidate_icache_range(start,(end) - (start)); \
125 } while (0)
127 /* This is not required, see Documentation/cachetlb.txt */
128 #define flush_icache_page(vma,page) do { } while (0)
130 #define flush_dcache_mmap_lock(mapping) do { } while (0)
131 #define flush_dcache_mmap_unlock(mapping) do { } while (0)
133 #if (DCACHE_WAY_SIZE > PAGE_SIZE)
135 extern void copy_to_user_page(struct vm_area_struct*, struct page*,
136 unsigned long, void*, const void*, unsigned long);
137 extern void copy_from_user_page(struct vm_area_struct*, struct page*,
138 unsigned long, void*, const void*, unsigned long);
140 #else
142 #define copy_to_user_page(vma, page, vaddr, dst, src, len) \
143 do { \
144 memcpy(dst, src, len); \
145 __flush_dcache_range((unsigned long) dst, len); \
146 __invalidate_icache_range((unsigned long) dst, len); \
147 } while (0)
149 #define copy_from_user_page(vma, page, vaddr, dst, src, len) \
150 memcpy(dst, src, len)
152 #endif
154 #endif /* __KERNEL__ */
155 #endif /* _XTENSA_CACHEFLUSH_H */