sh: Add OHCI and UDC platform devices for SH7720.
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / include / asm-powerpc / mmu-hash64.h
blob82328dec2b527d2ecdd05b0694ca2d8562c0558d
1 #ifndef _ASM_POWERPC_MMU_HASH64_H_
2 #define _ASM_POWERPC_MMU_HASH64_H_
3 /*
4 * PowerPC64 memory management structures
6 * Dave Engebretsen & Mike Corrigan <{engebret|mikejc}@us.ibm.com>
7 * PPC64 rework.
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
15 #include <asm/asm-compat.h>
16 #include <asm/page.h>
19 * Segment table
22 #define STE_ESID_V 0x80
23 #define STE_ESID_KS 0x20
24 #define STE_ESID_KP 0x10
25 #define STE_ESID_N 0x08
27 #define STE_VSID_SHIFT 12
29 /* Location of cpu0's segment table */
30 #define STAB0_PAGE 0x6
31 #define STAB0_OFFSET (STAB0_PAGE << 12)
32 #define STAB0_PHYS_ADDR (STAB0_OFFSET + PHYSICAL_START)
34 #ifndef __ASSEMBLY__
35 extern char initial_stab[];
36 #endif /* ! __ASSEMBLY */
39 * SLB
42 #define SLB_NUM_BOLTED 3
43 #define SLB_CACHE_ENTRIES 8
45 /* Bits in the SLB ESID word */
46 #define SLB_ESID_V ASM_CONST(0x0000000008000000) /* valid */
48 /* Bits in the SLB VSID word */
49 #define SLB_VSID_SHIFT 12
50 #define SLB_VSID_SHIFT_1T 24
51 #define SLB_VSID_SSIZE_SHIFT 62
52 #define SLB_VSID_B ASM_CONST(0xc000000000000000)
53 #define SLB_VSID_B_256M ASM_CONST(0x0000000000000000)
54 #define SLB_VSID_B_1T ASM_CONST(0x4000000000000000)
55 #define SLB_VSID_KS ASM_CONST(0x0000000000000800)
56 #define SLB_VSID_KP ASM_CONST(0x0000000000000400)
57 #define SLB_VSID_N ASM_CONST(0x0000000000000200) /* no-execute */
58 #define SLB_VSID_L ASM_CONST(0x0000000000000100)
59 #define SLB_VSID_C ASM_CONST(0x0000000000000080) /* class */
60 #define SLB_VSID_LP ASM_CONST(0x0000000000000030)
61 #define SLB_VSID_LP_00 ASM_CONST(0x0000000000000000)
62 #define SLB_VSID_LP_01 ASM_CONST(0x0000000000000010)
63 #define SLB_VSID_LP_10 ASM_CONST(0x0000000000000020)
64 #define SLB_VSID_LP_11 ASM_CONST(0x0000000000000030)
65 #define SLB_VSID_LLP (SLB_VSID_L|SLB_VSID_LP)
67 #define SLB_VSID_KERNEL (SLB_VSID_KP)
68 #define SLB_VSID_USER (SLB_VSID_KP|SLB_VSID_KS|SLB_VSID_C)
70 #define SLBIE_C (0x08000000)
71 #define SLBIE_SSIZE_SHIFT 25
74 * Hash table
77 #define HPTES_PER_GROUP 8
79 #define HPTE_V_SSIZE_SHIFT 62
80 #define HPTE_V_AVPN_SHIFT 7
81 #define HPTE_V_AVPN ASM_CONST(0x3fffffffffffff80)
82 #define HPTE_V_AVPN_VAL(x) (((x) & HPTE_V_AVPN) >> HPTE_V_AVPN_SHIFT)
83 #define HPTE_V_COMPARE(x,y) (!(((x) ^ (y)) & 0xffffffffffffff80))
84 #define HPTE_V_BOLTED ASM_CONST(0x0000000000000010)
85 #define HPTE_V_LOCK ASM_CONST(0x0000000000000008)
86 #define HPTE_V_LARGE ASM_CONST(0x0000000000000004)
87 #define HPTE_V_SECONDARY ASM_CONST(0x0000000000000002)
88 #define HPTE_V_VALID ASM_CONST(0x0000000000000001)
90 #define HPTE_R_PP0 ASM_CONST(0x8000000000000000)
91 #define HPTE_R_TS ASM_CONST(0x4000000000000000)
92 #define HPTE_R_RPN_SHIFT 12
93 #define HPTE_R_RPN ASM_CONST(0x3ffffffffffff000)
94 #define HPTE_R_FLAGS ASM_CONST(0x00000000000003ff)
95 #define HPTE_R_PP ASM_CONST(0x0000000000000003)
96 #define HPTE_R_N ASM_CONST(0x0000000000000004)
97 #define HPTE_R_C ASM_CONST(0x0000000000000080)
98 #define HPTE_R_R ASM_CONST(0x0000000000000100)
100 #define HPTE_V_1TB_SEG ASM_CONST(0x4000000000000000)
101 #define HPTE_V_VRMA_MASK ASM_CONST(0x4001ffffff000000)
103 /* Values for PP (assumes Ks=0, Kp=1) */
104 /* pp0 will always be 0 for linux */
105 #define PP_RWXX 0 /* Supervisor read/write, User none */
106 #define PP_RWRX 1 /* Supervisor read/write, User read */
107 #define PP_RWRW 2 /* Supervisor read/write, User read/write */
108 #define PP_RXRX 3 /* Supervisor read, User read */
110 #ifndef __ASSEMBLY__
112 struct hash_pte {
113 unsigned long v;
114 unsigned long r;
117 extern struct hash_pte *htab_address;
118 extern unsigned long htab_size_bytes;
119 extern unsigned long htab_hash_mask;
122 * Page size definition
124 * shift : is the "PAGE_SHIFT" value for that page size
125 * sllp : is a bit mask with the value of SLB L || LP to be or'ed
126 * directly to a slbmte "vsid" value
127 * penc : is the HPTE encoding mask for the "LP" field:
130 struct mmu_psize_def
132 unsigned int shift; /* number of bits */
133 unsigned int penc; /* HPTE encoding */
134 unsigned int tlbiel; /* tlbiel supported for that page size */
135 unsigned long avpnm; /* bits to mask out in AVPN in the HPTE */
136 unsigned long sllp; /* SLB L||LP (exact mask to use in slbmte) */
139 #endif /* __ASSEMBLY__ */
142 * The kernel use the constants below to index in the page sizes array.
143 * The use of fixed constants for this purpose is better for performances
144 * of the low level hash refill handlers.
146 * A non supported page size has a "shift" field set to 0
148 * Any new page size being implemented can get a new entry in here. Whether
149 * the kernel will use it or not is a different matter though. The actual page
150 * size used by hugetlbfs is not defined here and may be made variable
153 #define MMU_PAGE_4K 0 /* 4K */
154 #define MMU_PAGE_64K 1 /* 64K */
155 #define MMU_PAGE_64K_AP 2 /* 64K Admixed (in a 4K segment) */
156 #define MMU_PAGE_1M 3 /* 1M */
157 #define MMU_PAGE_16M 4 /* 16M */
158 #define MMU_PAGE_16G 5 /* 16G */
159 #define MMU_PAGE_COUNT 6
162 * Segment sizes.
163 * These are the values used by hardware in the B field of
164 * SLB entries and the first dword of MMU hashtable entries.
165 * The B field is 2 bits; the values 2 and 3 are unused and reserved.
167 #define MMU_SEGSIZE_256M 0
168 #define MMU_SEGSIZE_1T 1
171 #ifndef __ASSEMBLY__
174 * The current system page and segment sizes
176 extern struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
177 extern int mmu_linear_psize;
178 extern int mmu_virtual_psize;
179 extern int mmu_vmalloc_psize;
180 extern int mmu_io_psize;
181 extern int mmu_kernel_ssize;
182 extern int mmu_highuser_ssize;
185 * If the processor supports 64k normal pages but not 64k cache
186 * inhibited pages, we have to be prepared to switch processes
187 * to use 4k pages when they create cache-inhibited mappings.
188 * If this is the case, mmu_ci_restrictions will be set to 1.
190 extern int mmu_ci_restrictions;
192 #ifdef CONFIG_HUGETLB_PAGE
194 * The page size index of the huge pages for use by hugetlbfs
196 extern int mmu_huge_psize;
198 #endif /* CONFIG_HUGETLB_PAGE */
201 * This function sets the AVPN and L fields of the HPTE appropriately
202 * for the page size
204 static inline unsigned long hpte_encode_v(unsigned long va, int psize,
205 int ssize)
207 unsigned long v;
208 v = (va >> 23) & ~(mmu_psize_defs[psize].avpnm);
209 v <<= HPTE_V_AVPN_SHIFT;
210 if (psize != MMU_PAGE_4K)
211 v |= HPTE_V_LARGE;
212 v |= ((unsigned long) ssize) << HPTE_V_SSIZE_SHIFT;
213 return v;
217 * This function sets the ARPN, and LP fields of the HPTE appropriately
218 * for the page size. We assume the pa is already "clean" that is properly
219 * aligned for the requested page size
221 static inline unsigned long hpte_encode_r(unsigned long pa, int psize)
223 unsigned long r;
225 /* A 4K page needs no special encoding */
226 if (psize == MMU_PAGE_4K)
227 return pa & HPTE_R_RPN;
228 else {
229 unsigned int penc = mmu_psize_defs[psize].penc;
230 unsigned int shift = mmu_psize_defs[psize].shift;
231 return (pa & ~((1ul << shift) - 1)) | (penc << 12);
233 return r;
237 * Build a VA given VSID, EA and segment size
239 static inline unsigned long hpt_va(unsigned long ea, unsigned long vsid,
240 int ssize)
242 if (ssize == MMU_SEGSIZE_256M)
243 return (vsid << 28) | (ea & 0xfffffffUL);
244 return (vsid << 40) | (ea & 0xffffffffffUL);
248 * This hashes a virtual address
251 static inline unsigned long hpt_hash(unsigned long va, unsigned int shift,
252 int ssize)
254 unsigned long hash, vsid;
256 if (ssize == MMU_SEGSIZE_256M) {
257 hash = (va >> 28) ^ ((va & 0x0fffffffUL) >> shift);
258 } else {
259 vsid = va >> 40;
260 hash = vsid ^ (vsid << 25) ^ ((va & 0xffffffffffUL) >> shift);
262 return hash & 0x7fffffffffUL;
265 extern int __hash_page_4K(unsigned long ea, unsigned long access,
266 unsigned long vsid, pte_t *ptep, unsigned long trap,
267 unsigned int local, int ssize);
268 extern int __hash_page_64K(unsigned long ea, unsigned long access,
269 unsigned long vsid, pte_t *ptep, unsigned long trap,
270 unsigned int local, int ssize);
271 struct mm_struct;
272 extern int hash_page(unsigned long ea, unsigned long access, unsigned long trap);
273 extern int hash_huge_page(struct mm_struct *mm, unsigned long access,
274 unsigned long ea, unsigned long vsid, int local,
275 unsigned long trap);
277 extern int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
278 unsigned long pstart, unsigned long mode,
279 int psize, int ssize);
281 extern void htab_initialize(void);
282 extern void htab_initialize_secondary(void);
283 extern void hpte_init_native(void);
284 extern void hpte_init_lpar(void);
285 extern void hpte_init_iSeries(void);
286 extern void hpte_init_beat(void);
287 extern void hpte_init_beat_v3(void);
289 extern void stabs_alloc(void);
290 extern void slb_initialize(void);
291 extern void slb_flush_and_rebolt(void);
292 extern void stab_initialize(unsigned long stab);
294 extern void slb_vmalloc_update(void);
295 #endif /* __ASSEMBLY__ */
298 * VSID allocation
300 * We first generate a 36-bit "proto-VSID". For kernel addresses this
301 * is equal to the ESID, for user addresses it is:
302 * (context << 15) | (esid & 0x7fff)
304 * The two forms are distinguishable because the top bit is 0 for user
305 * addresses, whereas the top two bits are 1 for kernel addresses.
306 * Proto-VSIDs with the top two bits equal to 0b10 are reserved for
307 * now.
309 * The proto-VSIDs are then scrambled into real VSIDs with the
310 * multiplicative hash:
312 * VSID = (proto-VSID * VSID_MULTIPLIER) % VSID_MODULUS
313 * where VSID_MULTIPLIER = 268435399 = 0xFFFFFC7
314 * VSID_MODULUS = 2^36-1 = 0xFFFFFFFFF
316 * This scramble is only well defined for proto-VSIDs below
317 * 0xFFFFFFFFF, so both proto-VSID and actual VSID 0xFFFFFFFFF are
318 * reserved. VSID_MULTIPLIER is prime, so in particular it is
319 * co-prime to VSID_MODULUS, making this a 1:1 scrambling function.
320 * Because the modulus is 2^n-1 we can compute it efficiently without
321 * a divide or extra multiply (see below).
323 * This scheme has several advantages over older methods:
325 * - We have VSIDs allocated for every kernel address
326 * (i.e. everything above 0xC000000000000000), except the very top
327 * segment, which simplifies several things.
329 * - We allow for 15 significant bits of ESID and 20 bits of
330 * context for user addresses. i.e. 8T (43 bits) of address space for
331 * up to 1M contexts (although the page table structure and context
332 * allocation will need changes to take advantage of this).
334 * - The scramble function gives robust scattering in the hash
335 * table (at least based on some initial results). The previous
336 * method was more susceptible to pathological cases giving excessive
337 * hash collisions.
340 * WARNING - If you change these you must make sure the asm
341 * implementations in slb_allocate (slb_low.S), do_stab_bolted
342 * (head.S) and ASM_VSID_SCRAMBLE (below) are changed accordingly.
344 * You'll also need to change the precomputed VSID values in head.S
345 * which are used by the iSeries firmware.
348 #define VSID_MULTIPLIER_256M ASM_CONST(200730139) /* 28-bit prime */
349 #define VSID_BITS_256M 36
350 #define VSID_MODULUS_256M ((1UL<<VSID_BITS_256M)-1)
352 #define VSID_MULTIPLIER_1T ASM_CONST(12538073) /* 24-bit prime */
353 #define VSID_BITS_1T 24
354 #define VSID_MODULUS_1T ((1UL<<VSID_BITS_1T)-1)
356 #define CONTEXT_BITS 19
357 #define USER_ESID_BITS 16
358 #define USER_ESID_BITS_1T 4
360 #define USER_VSID_RANGE (1UL << (USER_ESID_BITS + SID_SHIFT))
363 * This macro generates asm code to compute the VSID scramble
364 * function. Used in slb_allocate() and do_stab_bolted. The function
365 * computed is: (protovsid*VSID_MULTIPLIER) % VSID_MODULUS
367 * rt = register continaing the proto-VSID and into which the
368 * VSID will be stored
369 * rx = scratch register (clobbered)
371 * - rt and rx must be different registers
372 * - The answer will end up in the low VSID_BITS bits of rt. The higher
373 * bits may contain other garbage, so you may need to mask the
374 * result.
376 #define ASM_VSID_SCRAMBLE(rt, rx, size) \
377 lis rx,VSID_MULTIPLIER_##size@h; \
378 ori rx,rx,VSID_MULTIPLIER_##size@l; \
379 mulld rt,rt,rx; /* rt = rt * MULTIPLIER */ \
381 srdi rx,rt,VSID_BITS_##size; \
382 clrldi rt,rt,(64-VSID_BITS_##size); \
383 add rt,rt,rx; /* add high and low bits */ \
384 /* Now, r3 == VSID (mod 2^36-1), and lies between 0 and \
385 * 2^36-1+2^28-1. That in particular means that if r3 >= \
386 * 2^36-1, then r3+1 has the 2^36 bit set. So, if r3+1 has \
387 * the bit clear, r3 already has the answer we want, if it \
388 * doesn't, the answer is the low 36 bits of r3+1. So in all \
389 * cases the answer is the low 36 bits of (r3 + ((r3+1) >> 36))*/\
390 addi rx,rt,1; \
391 srdi rx,rx,VSID_BITS_##size; /* extract 2^VSID_BITS bit */ \
392 add rt,rt,rx
395 #ifndef __ASSEMBLY__
397 typedef unsigned long mm_context_id_t;
399 typedef struct {
400 mm_context_id_t id;
401 u16 user_psize; /* page size index */
403 #ifdef CONFIG_PPC_MM_SLICES
404 u64 low_slices_psize; /* SLB page size encodings */
405 u64 high_slices_psize; /* 4 bits per slice for now */
406 #else
407 u16 sllp; /* SLB page size encoding */
408 #endif
409 unsigned long vdso_base;
410 } mm_context_t;
413 #if 0
415 * The code below is equivalent to this function for arguments
416 * < 2^VSID_BITS, which is all this should ever be called
417 * with. However gcc is not clever enough to compute the
418 * modulus (2^n-1) without a second multiply.
420 #define vsid_scrample(protovsid, size) \
421 ((((protovsid) * VSID_MULTIPLIER_##size) % VSID_MODULUS_##size))
423 #else /* 1 */
424 #define vsid_scramble(protovsid, size) \
425 ({ \
426 unsigned long x; \
427 x = (protovsid) * VSID_MULTIPLIER_##size; \
428 x = (x >> VSID_BITS_##size) + (x & VSID_MODULUS_##size); \
429 (x + ((x+1) >> VSID_BITS_##size)) & VSID_MODULUS_##size; \
431 #endif /* 1 */
433 /* This is only valid for addresses >= KERNELBASE */
434 static inline unsigned long get_kernel_vsid(unsigned long ea, int ssize)
436 if (ssize == MMU_SEGSIZE_256M)
437 return vsid_scramble(ea >> SID_SHIFT, 256M);
438 return vsid_scramble(ea >> SID_SHIFT_1T, 1T);
441 /* Returns the segment size indicator for a user address */
442 static inline int user_segment_size(unsigned long addr)
444 /* Use 1T segments if possible for addresses >= 1T */
445 if (addr >= (1UL << SID_SHIFT_1T))
446 return mmu_highuser_ssize;
447 return MMU_SEGSIZE_256M;
450 /* This is only valid for user addresses (which are below 2^44) */
451 static inline unsigned long get_vsid(unsigned long context, unsigned long ea,
452 int ssize)
454 if (ssize == MMU_SEGSIZE_256M)
455 return vsid_scramble((context << USER_ESID_BITS)
456 | (ea >> SID_SHIFT), 256M);
457 return vsid_scramble((context << USER_ESID_BITS_1T)
458 | (ea >> SID_SHIFT_1T), 1T);
462 * This is only used on legacy iSeries in lparmap.c,
463 * hence the 256MB segment assumption.
465 #define VSID_SCRAMBLE(pvsid) (((pvsid) * VSID_MULTIPLIER_256M) % \
466 VSID_MODULUS_256M)
467 #define KERNEL_VSID(ea) VSID_SCRAMBLE(GET_ESID(ea))
469 /* Physical address used by some IO functions */
470 typedef unsigned long phys_addr_t;
472 #endif /* __ASSEMBLY__ */
474 #endif /* _ASM_POWERPC_MMU_HASH64_H_ */