2 * drivers/mtd/nand/ppchameleonevb.c
4 * Copyright (C) 2003 DAVE Srl (info@wawnet.biz)
6 * Derived from drivers/mtd/nand/edb7312.c
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
14 * This is a device driver for the NAND flash devices found on the
15 * PPChameleon/PPChameleonEVB system.
16 * PPChameleon options (autodetected):
18 * - ME model: 32MB (Samsung K9F5608U0B)
19 * - HI model: 128MB (Samsung K9F1G08UOM)
20 * PPChameleonEVB options:
21 * - 32MB (Samsung K9F5608U0B)
24 #include <linux/init.h>
25 #include <linux/slab.h>
26 #include <linux/module.h>
27 #include <linux/mtd/mtd.h>
28 #include <linux/mtd/nand.h>
29 #include <linux/mtd/partitions.h>
31 #include <platforms/PPChameleonEVB.h>
33 #undef USE_READY_BUSY_PIN
34 #define USE_READY_BUSY_PIN
35 /* see datasheets (tR) */
36 #define NAND_BIG_DELAY_US 25
37 #define NAND_SMALL_DELAY_US 10
40 #define SZ_4M 0x00400000
41 #define NAND_SMALL_SIZE 0x02000000
42 #define NAND_MTD_NAME "ppchameleon-nand"
43 #define NAND_EVB_MTD_NAME "ppchameleonevb-nand"
45 /* GPIO pins used to drive NAND chip mounted on processor module */
46 #define NAND_nCE_GPIO_PIN (0x80000000 >> 1)
47 #define NAND_CLE_GPIO_PIN (0x80000000 >> 2)
48 #define NAND_ALE_GPIO_PIN (0x80000000 >> 3)
49 #define NAND_RB_GPIO_PIN (0x80000000 >> 4)
50 /* GPIO pins used to drive NAND chip mounted on EVB */
51 #define NAND_EVB_nCE_GPIO_PIN (0x80000000 >> 14)
52 #define NAND_EVB_CLE_GPIO_PIN (0x80000000 >> 15)
53 #define NAND_EVB_ALE_GPIO_PIN (0x80000000 >> 16)
54 #define NAND_EVB_RB_GPIO_PIN (0x80000000 >> 31)
57 * MTD structure for PPChameleonEVB board
59 static struct mtd_info
*ppchameleon_mtd
= NULL
;
60 static struct mtd_info
*ppchameleonevb_mtd
= NULL
;
65 static unsigned long ppchameleon_fio_pbase
= CFG_NAND0_PADDR
;
66 static unsigned long ppchameleonevb_fio_pbase
= CFG_NAND1_PADDR
;
69 module_param(ppchameleon_fio_pbase
, ulong
, 0);
70 module_param(ppchameleonevb_fio_pbase
, ulong
, 0);
72 __setup("ppchameleon_fio_pbase=", ppchameleon_fio_pbase
);
73 __setup("ppchameleonevb_fio_pbase=", ppchameleonevb_fio_pbase
);
77 * Define static partitions for flash devices
79 static struct mtd_partition partition_info_hi
[] = {
80 { .name
= "PPChameleon HI Nand Flash",
82 .size
= 128 * 1024 * 1024
86 static struct mtd_partition partition_info_me
[] = {
87 { .name
= "PPChameleon ME Nand Flash",
89 .size
= 32 * 1024 * 1024
93 static struct mtd_partition partition_info_evb
[] = {
94 { .name
= "PPChameleonEVB Nand Flash",
96 .size
= 32 * 1024 * 1024
100 #define NUM_PARTITIONS 1
102 extern int parse_cmdline_partitions(struct mtd_info
*master
, struct mtd_partition
**pparts
, const char *mtd_id
);
105 * hardware specific access to control-lines
107 static void ppchameleon_hwcontrol(struct mtd_info
*mtdinfo
, int cmd
,
110 struct nand_chip
*chip
= mtd
->priv
;
112 if (ctrl
& NAND_CTRL_CHANGE
) {
113 #error Missing headerfiles. No way to fix this. -tglx
115 case NAND_CTL_SETCLE
:
116 MACRO_NAND_CTL_SETCLE((unsigned long)CFG_NAND0_PADDR
);
118 case NAND_CTL_CLRCLE
:
119 MACRO_NAND_CTL_CLRCLE((unsigned long)CFG_NAND0_PADDR
);
121 case NAND_CTL_SETALE
:
122 MACRO_NAND_CTL_SETALE((unsigned long)CFG_NAND0_PADDR
);
124 case NAND_CTL_CLRALE
:
125 MACRO_NAND_CTL_CLRALE((unsigned long)CFG_NAND0_PADDR
);
127 case NAND_CTL_SETNCE
:
128 MACRO_NAND_ENABLE_CE((unsigned long)CFG_NAND0_PADDR
);
130 case NAND_CTL_CLRNCE
:
131 MACRO_NAND_DISABLE_CE((unsigned long)CFG_NAND0_PADDR
);
135 if (cmd
!= NAND_CMD_NONE
)
136 writeb(cmd
, chip
->IO_ADDR_W
);
139 static void ppchameleonevb_hwcontrol(struct mtd_info
*mtdinfo
, int cmd
,
142 struct nand_chip
*chip
= mtd
->priv
;
144 if (ctrl
& NAND_CTRL_CHANGE
) {
145 #error Missing headerfiles. No way to fix this. -tglx
147 case NAND_CTL_SETCLE
:
148 MACRO_NAND_CTL_SETCLE((unsigned long)CFG_NAND1_PADDR
);
150 case NAND_CTL_CLRCLE
:
151 MACRO_NAND_CTL_CLRCLE((unsigned long)CFG_NAND1_PADDR
);
153 case NAND_CTL_SETALE
:
154 MACRO_NAND_CTL_SETALE((unsigned long)CFG_NAND1_PADDR
);
156 case NAND_CTL_CLRALE
:
157 MACRO_NAND_CTL_CLRALE((unsigned long)CFG_NAND1_PADDR
);
159 case NAND_CTL_SETNCE
:
160 MACRO_NAND_ENABLE_CE((unsigned long)CFG_NAND1_PADDR
);
162 case NAND_CTL_CLRNCE
:
163 MACRO_NAND_DISABLE_CE((unsigned long)CFG_NAND1_PADDR
);
167 if (cmd
!= NAND_CMD_NONE
)
168 writeb(cmd
, chip
->IO_ADDR_W
);
171 #ifdef USE_READY_BUSY_PIN
173 * read device ready pin
175 static int ppchameleon_device_ready(struct mtd_info
*minfo
)
177 if (in_be32((volatile unsigned *)GPIO0_IR
) & NAND_RB_GPIO_PIN
)
182 static int ppchameleonevb_device_ready(struct mtd_info
*minfo
)
184 if (in_be32((volatile unsigned *)GPIO0_IR
) & NAND_EVB_RB_GPIO_PIN
)
190 const char *part_probes
[] = { "cmdlinepart", NULL
};
191 const char *part_probes_evb
[] = { "cmdlinepart", NULL
};
194 * Main initialization routine
196 static int __init
ppchameleonevb_init(void)
198 struct nand_chip
*this;
199 const char *part_type
= 0;
200 int mtd_parts_nb
= 0;
201 struct mtd_partition
*mtd_parts
= 0;
202 void __iomem
*ppchameleon_fio_base
;
203 void __iomem
*ppchameleonevb_fio_base
;
205 /*********************************
206 * Processor module NAND (if any) *
207 *********************************/
208 /* Allocate memory for MTD device structure and private data */
209 ppchameleon_mtd
= kmalloc(sizeof(struct mtd_info
) + sizeof(struct nand_chip
), GFP_KERNEL
);
210 if (!ppchameleon_mtd
) {
211 printk("Unable to allocate PPChameleon NAND MTD device structure.\n");
215 /* map physical address */
216 ppchameleon_fio_base
= ioremap(ppchameleon_fio_pbase
, SZ_4M
);
217 if (!ppchameleon_fio_base
) {
218 printk("ioremap PPChameleon NAND flash failed\n");
219 kfree(ppchameleon_mtd
);
223 /* Get pointer to private data */
224 this = (struct nand_chip
*)(&ppchameleon_mtd
[1]);
226 /* Initialize structures */
227 memset(ppchameleon_mtd
, 0, sizeof(struct mtd_info
));
228 memset(this, 0, sizeof(struct nand_chip
));
230 /* Link the private data with the MTD structure */
231 ppchameleon_mtd
->priv
= this;
232 ppchameleon_mtd
->owner
= THIS_MODULE
;
234 /* Initialize GPIOs */
235 /* Pin mapping for NAND chip */
243 out_be32((volatile unsigned *)GPIO0_OSRH
, in_be32((volatile unsigned *)GPIO0_OSRH
) & 0xC0FFFFFF);
244 /* three-state select */
245 out_be32((volatile unsigned *)GPIO0_TSRH
, in_be32((volatile unsigned *)GPIO0_TSRH
) & 0xC0FFFFFF);
246 /* enable output driver */
247 out_be32((volatile unsigned *)GPIO0_TCR
,
248 in_be32((volatile unsigned *)GPIO0_TCR
) | NAND_nCE_GPIO_PIN
| NAND_CLE_GPIO_PIN
| NAND_ALE_GPIO_PIN
);
249 #ifdef USE_READY_BUSY_PIN
250 /* three-state select */
251 out_be32((volatile unsigned *)GPIO0_TSRH
, in_be32((volatile unsigned *)GPIO0_TSRH
) & 0xFF3FFFFF);
252 /* high-impedecence */
253 out_be32((volatile unsigned *)GPIO0_TCR
, in_be32((volatile unsigned *)GPIO0_TCR
) & (~NAND_RB_GPIO_PIN
));
255 out_be32((volatile unsigned *)GPIO0_ISR1H
,
256 (in_be32((volatile unsigned *)GPIO0_ISR1H
) & 0xFF3FFFFF) | 0x00400000);
259 /* insert callbacks */
260 this->IO_ADDR_R
= ppchameleon_fio_base
;
261 this->IO_ADDR_W
= ppchameleon_fio_base
;
262 this->cmd_ctrl
= ppchameleon_hwcontrol
;
263 #ifdef USE_READY_BUSY_PIN
264 this->dev_ready
= ppchameleon_device_ready
;
266 this->chip_delay
= NAND_BIG_DELAY_US
;
268 this->ecc
.mode
= NAND_ECC_SOFT
;
270 /* Scan to find existence of the device (it could not be mounted) */
271 if (nand_scan(ppchameleon_mtd
, 1)) {
272 iounmap((void *)ppchameleon_fio_base
);
273 ppchameleon_fio_base
= NULL
;
274 kfree(ppchameleon_mtd
);
277 #ifndef USE_READY_BUSY_PIN
278 /* Adjust delay if necessary */
279 if (ppchameleon_mtd
->size
== NAND_SMALL_SIZE
)
280 this->chip_delay
= NAND_SMALL_DELAY_US
;
283 ppchameleon_mtd
->name
= "ppchameleon-nand";
284 mtd_parts_nb
= parse_mtd_partitions(ppchameleon_mtd
, part_probes
, &mtd_parts
, 0);
285 if (mtd_parts_nb
> 0)
286 part_type
= "command line";
290 if (mtd_parts_nb
== 0) {
291 if (ppchameleon_mtd
->size
== NAND_SMALL_SIZE
)
292 mtd_parts
= partition_info_me
;
294 mtd_parts
= partition_info_hi
;
295 mtd_parts_nb
= NUM_PARTITIONS
;
296 part_type
= "static";
299 /* Register the partitions */
300 printk(KERN_NOTICE
"Using %s partition definition\n", part_type
);
301 mtd_device_register(ppchameleon_mtd
, mtd_parts
, mtd_parts_nb
);
304 /****************************
305 * EVB NAND (always present) *
306 ****************************/
307 /* Allocate memory for MTD device structure and private data */
308 ppchameleonevb_mtd
= kmalloc(sizeof(struct mtd_info
) + sizeof(struct nand_chip
), GFP_KERNEL
);
309 if (!ppchameleonevb_mtd
) {
310 printk("Unable to allocate PPChameleonEVB NAND MTD device structure.\n");
311 if (ppchameleon_fio_base
)
312 iounmap(ppchameleon_fio_base
);
316 /* map physical address */
317 ppchameleonevb_fio_base
= ioremap(ppchameleonevb_fio_pbase
, SZ_4M
);
318 if (!ppchameleonevb_fio_base
) {
319 printk("ioremap PPChameleonEVB NAND flash failed\n");
320 kfree(ppchameleonevb_mtd
);
321 if (ppchameleon_fio_base
)
322 iounmap(ppchameleon_fio_base
);
326 /* Get pointer to private data */
327 this = (struct nand_chip
*)(&ppchameleonevb_mtd
[1]);
329 /* Initialize structures */
330 memset(ppchameleonevb_mtd
, 0, sizeof(struct mtd_info
));
331 memset(this, 0, sizeof(struct nand_chip
));
333 /* Link the private data with the MTD structure */
334 ppchameleonevb_mtd
->priv
= this;
336 /* Initialize GPIOs */
337 /* Pin mapping for NAND chip */
345 out_be32((volatile unsigned *)GPIO0_OSRH
, in_be32((volatile unsigned *)GPIO0_OSRH
) & 0xFFFFFFF0);
346 out_be32((volatile unsigned *)GPIO0_OSRL
, in_be32((volatile unsigned *)GPIO0_OSRL
) & 0x3FFFFFFF);
347 /* three-state select */
348 out_be32((volatile unsigned *)GPIO0_TSRH
, in_be32((volatile unsigned *)GPIO0_TSRH
) & 0xFFFFFFF0);
349 out_be32((volatile unsigned *)GPIO0_TSRL
, in_be32((volatile unsigned *)GPIO0_TSRL
) & 0x3FFFFFFF);
350 /* enable output driver */
351 out_be32((volatile unsigned *)GPIO0_TCR
, in_be32((volatile unsigned *)GPIO0_TCR
) | NAND_EVB_nCE_GPIO_PIN
|
352 NAND_EVB_CLE_GPIO_PIN
| NAND_EVB_ALE_GPIO_PIN
);
353 #ifdef USE_READY_BUSY_PIN
354 /* three-state select */
355 out_be32((volatile unsigned *)GPIO0_TSRL
, in_be32((volatile unsigned *)GPIO0_TSRL
) & 0xFFFFFFFC);
356 /* high-impedecence */
357 out_be32((volatile unsigned *)GPIO0_TCR
, in_be32((volatile unsigned *)GPIO0_TCR
) & (~NAND_EVB_RB_GPIO_PIN
));
359 out_be32((volatile unsigned *)GPIO0_ISR1L
,
360 (in_be32((volatile unsigned *)GPIO0_ISR1L
) & 0xFFFFFFFC) | 0x00000001);
363 /* insert callbacks */
364 this->IO_ADDR_R
= ppchameleonevb_fio_base
;
365 this->IO_ADDR_W
= ppchameleonevb_fio_base
;
366 this->cmd_ctrl
= ppchameleonevb_hwcontrol
;
367 #ifdef USE_READY_BUSY_PIN
368 this->dev_ready
= ppchameleonevb_device_ready
;
370 this->chip_delay
= NAND_SMALL_DELAY_US
;
373 this->ecc
.mode
= NAND_ECC_SOFT
;
375 /* Scan to find existence of the device */
376 if (nand_scan(ppchameleonevb_mtd
, 1)) {
377 iounmap((void *)ppchameleonevb_fio_base
);
378 kfree(ppchameleonevb_mtd
);
379 if (ppchameleon_fio_base
)
380 iounmap(ppchameleon_fio_base
);
384 ppchameleonevb_mtd
->name
= NAND_EVB_MTD_NAME
;
385 mtd_parts_nb
= parse_mtd_partitions(ppchameleonevb_mtd
, part_probes_evb
, &mtd_parts
, 0);
386 if (mtd_parts_nb
> 0)
387 part_type
= "command line";
391 if (mtd_parts_nb
== 0) {
392 mtd_parts
= partition_info_evb
;
393 mtd_parts_nb
= NUM_PARTITIONS
;
394 part_type
= "static";
397 /* Register the partitions */
398 printk(KERN_NOTICE
"Using %s partition definition\n", part_type
);
399 mtd_device_register(ppchameleonevb_mtd
, mtd_parts
, mtd_parts_nb
);
405 module_init(ppchameleonevb_init
);
410 static void __exit
ppchameleonevb_cleanup(void)
412 struct nand_chip
*this;
414 /* Release resources, unregister device(s) */
415 nand_release(ppchameleon_mtd
);
416 nand_release(ppchameleonevb_mtd
);
419 this = (struct nand_chip
*) &ppchameleon_mtd
[1];
420 iounmap((void *) this->IO_ADDR_R
);
421 this = (struct nand_chip
*) &ppchameleonevb_mtd
[1];
422 iounmap((void *) this->IO_ADDR_R
);
424 /* Free the MTD device structure */
425 kfree (ppchameleon_mtd
);
426 kfree (ppchameleonevb_mtd
);
428 module_exit(ppchameleonevb_cleanup
);
430 MODULE_LICENSE("GPL");
431 MODULE_AUTHOR("DAVE Srl <support-ppchameleon@dave-tech.it>");
432 MODULE_DESCRIPTION("MTD map driver for DAVE Srl PPChameleonEVB board");