x86: read apic ID in the !acpi_lapic case
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / x86 / kernel / apic / apic.c
blobb0fd26442c418b9c9ca4cb17cda385a11106625b
1 /*
2 * Local APIC handling, local APIC timers
4 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
17 #include <linux/kernel_stat.h>
18 #include <linux/mc146818rtc.h>
19 #include <linux/acpi_pmtmr.h>
20 #include <linux/clockchips.h>
21 #include <linux/interrupt.h>
22 #include <linux/bootmem.h>
23 #include <linux/ftrace.h>
24 #include <linux/ioport.h>
25 #include <linux/module.h>
26 #include <linux/sysdev.h>
27 #include <linux/delay.h>
28 #include <linux/timex.h>
29 #include <linux/dmar.h>
30 #include <linux/init.h>
31 #include <linux/cpu.h>
32 #include <linux/dmi.h>
33 #include <linux/nmi.h>
34 #include <linux/smp.h>
35 #include <linux/mm.h>
37 #include <asm/pgalloc.h>
38 #include <asm/atomic.h>
39 #include <asm/mpspec.h>
40 #include <asm/i8253.h>
41 #include <asm/i8259.h>
42 #include <asm/proto.h>
43 #include <asm/apic.h>
44 #include <asm/desc.h>
45 #include <asm/hpet.h>
46 #include <asm/idle.h>
47 #include <asm/mtrr.h>
48 #include <asm/smp.h>
49 #include <asm/mce.h>
51 unsigned int num_processors;
53 unsigned disabled_cpus __cpuinitdata;
55 /* Processor that is doing the boot up */
56 unsigned int boot_cpu_physical_apicid = -1U;
59 * The highest APIC ID seen during enumeration.
61 * This determines the messaging protocol we can use: if all APIC IDs
62 * are in the 0 ... 7 range, then we can use logical addressing which
63 * has some performance advantages (better broadcasting).
65 * If there's an APIC ID above 8, we use physical addressing.
67 unsigned int max_physical_apicid;
70 * Bitmask of physically existing CPUs:
72 physid_mask_t phys_cpu_present_map;
75 * Map cpu index to physical APIC ID
77 DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
78 DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
79 EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
80 EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
82 #ifdef CONFIG_X86_32
84 * Knob to control our willingness to enable the local APIC.
86 * +1=force-enable
88 static int force_enable_local_apic;
90 * APIC command line parameters
92 static int __init parse_lapic(char *arg)
94 force_enable_local_apic = 1;
95 return 0;
97 early_param("lapic", parse_lapic);
98 /* Local APIC was disabled by the BIOS and enabled by the kernel */
99 static int enabled_via_apicbase;
102 * Handle interrupt mode configuration register (IMCR).
103 * This register controls whether the interrupt signals
104 * that reach the BSP come from the master PIC or from the
105 * local APIC. Before entering Symmetric I/O Mode, either
106 * the BIOS or the operating system must switch out of
107 * PIC Mode by changing the IMCR.
109 static inline void imcr_pic_to_apic(void)
111 /* select IMCR register */
112 outb(0x70, 0x22);
113 /* NMI and 8259 INTR go through APIC */
114 outb(0x01, 0x23);
117 static inline void imcr_apic_to_pic(void)
119 /* select IMCR register */
120 outb(0x70, 0x22);
121 /* NMI and 8259 INTR go directly to BSP */
122 outb(0x00, 0x23);
124 #endif
126 #ifdef CONFIG_X86_64
127 static int apic_calibrate_pmtmr __initdata;
128 static __init int setup_apicpmtimer(char *s)
130 apic_calibrate_pmtmr = 1;
131 notsc_setup(NULL);
132 return 0;
134 __setup("apicpmtimer", setup_apicpmtimer);
135 #endif
137 int x2apic_mode;
138 #ifdef CONFIG_X86_X2APIC
139 /* x2apic enabled before OS handover */
140 static int x2apic_preenabled;
141 static int disable_x2apic;
142 static __init int setup_nox2apic(char *str)
144 if (x2apic_enabled()) {
145 pr_warning("Bios already enabled x2apic, "
146 "can't enforce nox2apic");
147 return 0;
150 disable_x2apic = 1;
151 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
152 return 0;
154 early_param("nox2apic", setup_nox2apic);
155 #endif
157 unsigned long mp_lapic_addr;
158 int disable_apic;
159 /* Disable local APIC timer from the kernel commandline or via dmi quirk */
160 static int disable_apic_timer __cpuinitdata;
161 /* Local APIC timer works in C2 */
162 int local_apic_timer_c2_ok;
163 EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
165 int first_system_vector = 0xfe;
168 * Debug level, exported for io_apic.c
170 unsigned int apic_verbosity;
172 int pic_mode;
174 /* Have we found an MP table */
175 int smp_found_config;
177 static struct resource lapic_resource = {
178 .name = "Local APIC",
179 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
182 static unsigned int calibration_result;
184 static int lapic_next_event(unsigned long delta,
185 struct clock_event_device *evt);
186 static void lapic_timer_setup(enum clock_event_mode mode,
187 struct clock_event_device *evt);
188 static void lapic_timer_broadcast(const struct cpumask *mask);
189 static void apic_pm_activate(void);
192 * The local apic timer can be used for any function which is CPU local.
194 static struct clock_event_device lapic_clockevent = {
195 .name = "lapic",
196 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
197 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
198 .shift = 32,
199 .set_mode = lapic_timer_setup,
200 .set_next_event = lapic_next_event,
201 .broadcast = lapic_timer_broadcast,
202 .rating = 100,
203 .irq = -1,
205 static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
207 static unsigned long apic_phys;
210 * Get the LAPIC version
212 static inline int lapic_get_version(void)
214 return GET_APIC_VERSION(apic_read(APIC_LVR));
218 * Check, if the APIC is integrated or a separate chip
220 static inline int lapic_is_integrated(void)
222 #ifdef CONFIG_X86_64
223 return 1;
224 #else
225 return APIC_INTEGRATED(lapic_get_version());
226 #endif
230 * Check, whether this is a modern or a first generation APIC
232 static int modern_apic(void)
234 /* AMD systems use old APIC versions, so check the CPU */
235 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
236 boot_cpu_data.x86 >= 0xf)
237 return 1;
238 return lapic_get_version() >= 0x14;
242 * bare function to substitute write operation
243 * and it's _that_ fast :)
245 static void native_apic_write_dummy(u32 reg, u32 v)
247 WARN_ON_ONCE((cpu_has_apic || !disable_apic));
250 static u32 native_apic_read_dummy(u32 reg)
252 WARN_ON_ONCE((cpu_has_apic || !disable_apic));
253 return 0;
257 * right after this call apic->write/read doesn't do anything
258 * note that there is no restore operation it works one way
260 void apic_disable(void)
262 apic->read = native_apic_read_dummy;
263 apic->write = native_apic_write_dummy;
266 void native_apic_wait_icr_idle(void)
268 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
269 cpu_relax();
272 u32 native_safe_apic_wait_icr_idle(void)
274 u32 send_status;
275 int timeout;
277 timeout = 0;
278 do {
279 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
280 if (!send_status)
281 break;
282 udelay(100);
283 } while (timeout++ < 1000);
285 return send_status;
288 void native_apic_icr_write(u32 low, u32 id)
290 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
291 apic_write(APIC_ICR, low);
294 u64 native_apic_icr_read(void)
296 u32 icr1, icr2;
298 icr2 = apic_read(APIC_ICR2);
299 icr1 = apic_read(APIC_ICR);
301 return icr1 | ((u64)icr2 << 32);
305 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
307 void __cpuinit enable_NMI_through_LVT0(void)
309 unsigned int v;
311 /* unmask and set to NMI */
312 v = APIC_DM_NMI;
314 /* Level triggered for 82489DX (32bit mode) */
315 if (!lapic_is_integrated())
316 v |= APIC_LVT_LEVEL_TRIGGER;
318 apic_write(APIC_LVT0, v);
321 #ifdef CONFIG_X86_32
323 * get_physical_broadcast - Get number of physical broadcast IDs
325 int get_physical_broadcast(void)
327 return modern_apic() ? 0xff : 0xf;
329 #endif
332 * lapic_get_maxlvt - get the maximum number of local vector table entries
334 int lapic_get_maxlvt(void)
336 unsigned int v;
338 v = apic_read(APIC_LVR);
340 * - we always have APIC integrated on 64bit mode
341 * - 82489DXs do not report # of LVT entries
343 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
347 * Local APIC timer
350 /* Clock divisor */
351 #define APIC_DIVISOR 16
354 * This function sets up the local APIC timer, with a timeout of
355 * 'clocks' APIC bus clock. During calibration we actually call
356 * this function twice on the boot CPU, once with a bogus timeout
357 * value, second time for real. The other (noncalibrating) CPUs
358 * call this function only once, with the real, calibrated value.
360 * We do reads before writes even if unnecessary, to get around the
361 * P5 APIC double write bug.
363 static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
365 unsigned int lvtt_value, tmp_value;
367 lvtt_value = LOCAL_TIMER_VECTOR;
368 if (!oneshot)
369 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
370 if (!lapic_is_integrated())
371 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
373 if (!irqen)
374 lvtt_value |= APIC_LVT_MASKED;
376 apic_write(APIC_LVTT, lvtt_value);
379 * Divide PICLK by 16
381 tmp_value = apic_read(APIC_TDCR);
382 apic_write(APIC_TDCR,
383 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
384 APIC_TDR_DIV_16);
386 if (!oneshot)
387 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
391 * Setup extended LVT, AMD specific (K8, family 10h)
393 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
394 * MCE interrupts are supported. Thus MCE offset must be set to 0.
396 * If mask=1, the LVT entry does not generate interrupts while mask=0
397 * enables the vector. See also the BKDGs.
400 #define APIC_EILVT_LVTOFF_MCE 0
401 #define APIC_EILVT_LVTOFF_IBS 1
403 static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
405 unsigned long reg = (lvt_off << 4) + APIC_EILVTn(0);
406 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
408 apic_write(reg, v);
411 u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
413 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
414 return APIC_EILVT_LVTOFF_MCE;
417 u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
419 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
420 return APIC_EILVT_LVTOFF_IBS;
422 EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
425 * Program the next event, relative to now
427 static int lapic_next_event(unsigned long delta,
428 struct clock_event_device *evt)
430 apic_write(APIC_TMICT, delta);
431 return 0;
435 * Setup the lapic timer in periodic or oneshot mode
437 static void lapic_timer_setup(enum clock_event_mode mode,
438 struct clock_event_device *evt)
440 unsigned long flags;
441 unsigned int v;
443 /* Lapic used as dummy for broadcast ? */
444 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
445 return;
447 local_irq_save(flags);
449 switch (mode) {
450 case CLOCK_EVT_MODE_PERIODIC:
451 case CLOCK_EVT_MODE_ONESHOT:
452 __setup_APIC_LVTT(calibration_result,
453 mode != CLOCK_EVT_MODE_PERIODIC, 1);
454 break;
455 case CLOCK_EVT_MODE_UNUSED:
456 case CLOCK_EVT_MODE_SHUTDOWN:
457 v = apic_read(APIC_LVTT);
458 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
459 apic_write(APIC_LVTT, v);
460 apic_write(APIC_TMICT, 0xffffffff);
461 break;
462 case CLOCK_EVT_MODE_RESUME:
463 /* Nothing to do here */
464 break;
467 local_irq_restore(flags);
471 * Local APIC timer broadcast function
473 static void lapic_timer_broadcast(const struct cpumask *mask)
475 #ifdef CONFIG_SMP
476 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
477 #endif
481 * Setup the local APIC timer for this CPU. Copy the initilized values
482 * of the boot CPU and register the clock event in the framework.
484 static void __cpuinit setup_APIC_timer(void)
486 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
488 if (cpu_has(&current_cpu_data, X86_FEATURE_ARAT)) {
489 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
490 /* Make LAPIC timer preferrable over percpu HPET */
491 lapic_clockevent.rating = 150;
494 memcpy(levt, &lapic_clockevent, sizeof(*levt));
495 levt->cpumask = cpumask_of(smp_processor_id());
497 clockevents_register_device(levt);
501 * In this functions we calibrate APIC bus clocks to the external timer.
503 * We want to do the calibration only once since we want to have local timer
504 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
505 * frequency.
507 * This was previously done by reading the PIT/HPET and waiting for a wrap
508 * around to find out, that a tick has elapsed. I have a box, where the PIT
509 * readout is broken, so it never gets out of the wait loop again. This was
510 * also reported by others.
512 * Monitoring the jiffies value is inaccurate and the clockevents
513 * infrastructure allows us to do a simple substitution of the interrupt
514 * handler.
516 * The calibration routine also uses the pm_timer when possible, as the PIT
517 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
518 * back to normal later in the boot process).
521 #define LAPIC_CAL_LOOPS (HZ/10)
523 static __initdata int lapic_cal_loops = -1;
524 static __initdata long lapic_cal_t1, lapic_cal_t2;
525 static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
526 static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
527 static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
530 * Temporary interrupt handler.
532 static void __init lapic_cal_handler(struct clock_event_device *dev)
534 unsigned long long tsc = 0;
535 long tapic = apic_read(APIC_TMCCT);
536 unsigned long pm = acpi_pm_read_early();
538 if (cpu_has_tsc)
539 rdtscll(tsc);
541 switch (lapic_cal_loops++) {
542 case 0:
543 lapic_cal_t1 = tapic;
544 lapic_cal_tsc1 = tsc;
545 lapic_cal_pm1 = pm;
546 lapic_cal_j1 = jiffies;
547 break;
549 case LAPIC_CAL_LOOPS:
550 lapic_cal_t2 = tapic;
551 lapic_cal_tsc2 = tsc;
552 if (pm < lapic_cal_pm1)
553 pm += ACPI_PM_OVRRUN;
554 lapic_cal_pm2 = pm;
555 lapic_cal_j2 = jiffies;
556 break;
560 static int __init
561 calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
563 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
564 const long pm_thresh = pm_100ms / 100;
565 unsigned long mult;
566 u64 res;
568 #ifndef CONFIG_X86_PM_TIMER
569 return -1;
570 #endif
572 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
574 /* Check, if the PM timer is available */
575 if (!deltapm)
576 return -1;
578 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
580 if (deltapm > (pm_100ms - pm_thresh) &&
581 deltapm < (pm_100ms + pm_thresh)) {
582 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
583 return 0;
586 res = (((u64)deltapm) * mult) >> 22;
587 do_div(res, 1000000);
588 pr_warning("APIC calibration not consistent "
589 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
591 /* Correct the lapic counter value */
592 res = (((u64)(*delta)) * pm_100ms);
593 do_div(res, deltapm);
594 pr_info("APIC delta adjusted to PM-Timer: "
595 "%lu (%ld)\n", (unsigned long)res, *delta);
596 *delta = (long)res;
598 /* Correct the tsc counter value */
599 if (cpu_has_tsc) {
600 res = (((u64)(*deltatsc)) * pm_100ms);
601 do_div(res, deltapm);
602 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
603 "PM-Timer: %lu (%ld) \n",
604 (unsigned long)res, *deltatsc);
605 *deltatsc = (long)res;
608 return 0;
611 static int __init calibrate_APIC_clock(void)
613 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
614 void (*real_handler)(struct clock_event_device *dev);
615 unsigned long deltaj;
616 long delta, deltatsc;
617 int pm_referenced = 0;
619 local_irq_disable();
621 /* Replace the global interrupt handler */
622 real_handler = global_clock_event->event_handler;
623 global_clock_event->event_handler = lapic_cal_handler;
626 * Setup the APIC counter to maximum. There is no way the lapic
627 * can underflow in the 100ms detection time frame
629 __setup_APIC_LVTT(0xffffffff, 0, 0);
631 /* Let the interrupts run */
632 local_irq_enable();
634 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
635 cpu_relax();
637 local_irq_disable();
639 /* Restore the real event handler */
640 global_clock_event->event_handler = real_handler;
642 /* Build delta t1-t2 as apic timer counts down */
643 delta = lapic_cal_t1 - lapic_cal_t2;
644 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
646 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
648 /* we trust the PM based calibration if possible */
649 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
650 &delta, &deltatsc);
652 /* Calculate the scaled math multiplication factor */
653 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
654 lapic_clockevent.shift);
655 lapic_clockevent.max_delta_ns =
656 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
657 lapic_clockevent.min_delta_ns =
658 clockevent_delta2ns(0xF, &lapic_clockevent);
660 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
662 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
663 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
664 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
665 calibration_result);
667 if (cpu_has_tsc) {
668 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
669 "%ld.%04ld MHz.\n",
670 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
671 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
674 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
675 "%u.%04u MHz.\n",
676 calibration_result / (1000000 / HZ),
677 calibration_result % (1000000 / HZ));
680 * Do a sanity check on the APIC calibration result
682 if (calibration_result < (1000000 / HZ)) {
683 local_irq_enable();
684 pr_warning("APIC frequency too slow, disabling apic timer\n");
685 return -1;
688 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
691 * PM timer calibration failed or not turned on
692 * so lets try APIC timer based calibration
694 if (!pm_referenced) {
695 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
698 * Setup the apic timer manually
700 levt->event_handler = lapic_cal_handler;
701 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
702 lapic_cal_loops = -1;
704 /* Let the interrupts run */
705 local_irq_enable();
707 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
708 cpu_relax();
710 /* Stop the lapic timer */
711 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
713 /* Jiffies delta */
714 deltaj = lapic_cal_j2 - lapic_cal_j1;
715 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
717 /* Check, if the jiffies result is consistent */
718 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
719 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
720 else
721 levt->features |= CLOCK_EVT_FEAT_DUMMY;
722 } else
723 local_irq_enable();
725 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
726 pr_warning("APIC timer disabled due to verification failure\n");
727 return -1;
730 return 0;
734 * Setup the boot APIC
736 * Calibrate and verify the result.
738 void __init setup_boot_APIC_clock(void)
741 * The local apic timer can be disabled via the kernel
742 * commandline or from the CPU detection code. Register the lapic
743 * timer as a dummy clock event source on SMP systems, so the
744 * broadcast mechanism is used. On UP systems simply ignore it.
746 if (disable_apic_timer) {
747 pr_info("Disabling APIC timer\n");
748 /* No broadcast on UP ! */
749 if (num_possible_cpus() > 1) {
750 lapic_clockevent.mult = 1;
751 setup_APIC_timer();
753 return;
756 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
757 "calibrating APIC timer ...\n");
759 if (calibrate_APIC_clock()) {
760 /* No broadcast on UP ! */
761 if (num_possible_cpus() > 1)
762 setup_APIC_timer();
763 return;
767 * If nmi_watchdog is set to IO_APIC, we need the
768 * PIT/HPET going. Otherwise register lapic as a dummy
769 * device.
771 if (nmi_watchdog != NMI_IO_APIC)
772 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
773 else
774 pr_warning("APIC timer registered as dummy,"
775 " due to nmi_watchdog=%d!\n", nmi_watchdog);
777 /* Setup the lapic or request the broadcast */
778 setup_APIC_timer();
781 void __cpuinit setup_secondary_APIC_clock(void)
783 setup_APIC_timer();
787 * The guts of the apic timer interrupt
789 static void local_apic_timer_interrupt(void)
791 int cpu = smp_processor_id();
792 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
795 * Normally we should not be here till LAPIC has been initialized but
796 * in some cases like kdump, its possible that there is a pending LAPIC
797 * timer interrupt from previous kernel's context and is delivered in
798 * new kernel the moment interrupts are enabled.
800 * Interrupts are enabled early and LAPIC is setup much later, hence
801 * its possible that when we get here evt->event_handler is NULL.
802 * Check for event_handler being NULL and discard the interrupt as
803 * spurious.
805 if (!evt->event_handler) {
806 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
807 /* Switch it off */
808 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
809 return;
813 * the NMI deadlock-detector uses this.
815 inc_irq_stat(apic_timer_irqs);
817 evt->event_handler(evt);
821 * Local APIC timer interrupt. This is the most natural way for doing
822 * local interrupts, but local timer interrupts can be emulated by
823 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
825 * [ if a single-CPU system runs an SMP kernel then we call the local
826 * interrupt as well. Thus we cannot inline the local irq ... ]
828 void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
830 struct pt_regs *old_regs = set_irq_regs(regs);
833 * NOTE! We'd better ACK the irq immediately,
834 * because timer handling can be slow.
836 ack_APIC_irq();
838 * update_process_times() expects us to have done irq_enter().
839 * Besides, if we don't timer interrupts ignore the global
840 * interrupt lock, which is the WrongThing (tm) to do.
842 exit_idle();
843 irq_enter();
844 local_apic_timer_interrupt();
845 irq_exit();
847 set_irq_regs(old_regs);
850 int setup_profiling_timer(unsigned int multiplier)
852 return -EINVAL;
856 * Local APIC start and shutdown
860 * clear_local_APIC - shutdown the local APIC
862 * This is called, when a CPU is disabled and before rebooting, so the state of
863 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
864 * leftovers during boot.
866 void clear_local_APIC(void)
868 int maxlvt;
869 u32 v;
871 /* APIC hasn't been mapped yet */
872 if (!x2apic_mode && !apic_phys)
873 return;
875 maxlvt = lapic_get_maxlvt();
877 * Masking an LVT entry can trigger a local APIC error
878 * if the vector is zero. Mask LVTERR first to prevent this.
880 if (maxlvt >= 3) {
881 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
882 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
885 * Careful: we have to set masks only first to deassert
886 * any level-triggered sources.
888 v = apic_read(APIC_LVTT);
889 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
890 v = apic_read(APIC_LVT0);
891 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
892 v = apic_read(APIC_LVT1);
893 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
894 if (maxlvt >= 4) {
895 v = apic_read(APIC_LVTPC);
896 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
899 /* lets not touch this if we didn't frob it */
900 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
901 if (maxlvt >= 5) {
902 v = apic_read(APIC_LVTTHMR);
903 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
905 #endif
906 #ifdef CONFIG_X86_MCE_INTEL
907 if (maxlvt >= 6) {
908 v = apic_read(APIC_LVTCMCI);
909 if (!(v & APIC_LVT_MASKED))
910 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
912 #endif
915 * Clean APIC state for other OSs:
917 apic_write(APIC_LVTT, APIC_LVT_MASKED);
918 apic_write(APIC_LVT0, APIC_LVT_MASKED);
919 apic_write(APIC_LVT1, APIC_LVT_MASKED);
920 if (maxlvt >= 3)
921 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
922 if (maxlvt >= 4)
923 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
925 /* Integrated APIC (!82489DX) ? */
926 if (lapic_is_integrated()) {
927 if (maxlvt > 3)
928 /* Clear ESR due to Pentium errata 3AP and 11AP */
929 apic_write(APIC_ESR, 0);
930 apic_read(APIC_ESR);
935 * disable_local_APIC - clear and disable the local APIC
937 void disable_local_APIC(void)
939 unsigned int value;
941 /* APIC hasn't been mapped yet */
942 if (!apic_phys)
943 return;
945 clear_local_APIC();
948 * Disable APIC (implies clearing of registers
949 * for 82489DX!).
951 value = apic_read(APIC_SPIV);
952 value &= ~APIC_SPIV_APIC_ENABLED;
953 apic_write(APIC_SPIV, value);
955 #ifdef CONFIG_X86_32
957 * When LAPIC was disabled by the BIOS and enabled by the kernel,
958 * restore the disabled state.
960 if (enabled_via_apicbase) {
961 unsigned int l, h;
963 rdmsr(MSR_IA32_APICBASE, l, h);
964 l &= ~MSR_IA32_APICBASE_ENABLE;
965 wrmsr(MSR_IA32_APICBASE, l, h);
967 #endif
971 * If Linux enabled the LAPIC against the BIOS default disable it down before
972 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
973 * not power-off. Additionally clear all LVT entries before disable_local_APIC
974 * for the case where Linux didn't enable the LAPIC.
976 void lapic_shutdown(void)
978 unsigned long flags;
980 if (!cpu_has_apic)
981 return;
983 local_irq_save(flags);
985 #ifdef CONFIG_X86_32
986 if (!enabled_via_apicbase)
987 clear_local_APIC();
988 else
989 #endif
990 disable_local_APIC();
993 local_irq_restore(flags);
997 * This is to verify that we're looking at a real local APIC.
998 * Check these against your board if the CPUs aren't getting
999 * started for no apparent reason.
1001 int __init verify_local_APIC(void)
1003 unsigned int reg0, reg1;
1006 * The version register is read-only in a real APIC.
1008 reg0 = apic_read(APIC_LVR);
1009 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1010 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1011 reg1 = apic_read(APIC_LVR);
1012 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1015 * The two version reads above should print the same
1016 * numbers. If the second one is different, then we
1017 * poke at a non-APIC.
1019 if (reg1 != reg0)
1020 return 0;
1023 * Check if the version looks reasonably.
1025 reg1 = GET_APIC_VERSION(reg0);
1026 if (reg1 == 0x00 || reg1 == 0xff)
1027 return 0;
1028 reg1 = lapic_get_maxlvt();
1029 if (reg1 < 0x02 || reg1 == 0xff)
1030 return 0;
1033 * The ID register is read/write in a real APIC.
1035 reg0 = apic_read(APIC_ID);
1036 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
1037 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
1038 reg1 = apic_read(APIC_ID);
1039 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1040 apic_write(APIC_ID, reg0);
1041 if (reg1 != (reg0 ^ apic->apic_id_mask))
1042 return 0;
1045 * The next two are just to see if we have sane values.
1046 * They're only really relevant if we're in Virtual Wire
1047 * compatibility mode, but most boxes are anymore.
1049 reg0 = apic_read(APIC_LVT0);
1050 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1051 reg1 = apic_read(APIC_LVT1);
1052 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1054 return 1;
1058 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1060 void __init sync_Arb_IDs(void)
1063 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1064 * needed on AMD.
1066 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1067 return;
1070 * Wait for idle.
1072 apic_wait_icr_idle();
1074 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
1075 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1076 APIC_INT_LEVELTRIG | APIC_DM_INIT);
1080 * An initial setup of the virtual wire mode.
1082 void __init init_bsp_APIC(void)
1084 unsigned int value;
1087 * Don't do the setup now if we have a SMP BIOS as the
1088 * through-I/O-APIC virtual wire mode might be active.
1090 if (smp_found_config || !cpu_has_apic)
1091 return;
1094 * Do not trust the local APIC being empty at bootup.
1096 clear_local_APIC();
1099 * Enable APIC.
1101 value = apic_read(APIC_SPIV);
1102 value &= ~APIC_VECTOR_MASK;
1103 value |= APIC_SPIV_APIC_ENABLED;
1105 #ifdef CONFIG_X86_32
1106 /* This bit is reserved on P4/Xeon and should be cleared */
1107 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1108 (boot_cpu_data.x86 == 15))
1109 value &= ~APIC_SPIV_FOCUS_DISABLED;
1110 else
1111 #endif
1112 value |= APIC_SPIV_FOCUS_DISABLED;
1113 value |= SPURIOUS_APIC_VECTOR;
1114 apic_write(APIC_SPIV, value);
1117 * Set up the virtual wire mode.
1119 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1120 value = APIC_DM_NMI;
1121 if (!lapic_is_integrated()) /* 82489DX */
1122 value |= APIC_LVT_LEVEL_TRIGGER;
1123 apic_write(APIC_LVT1, value);
1126 static void __cpuinit lapic_setup_esr(void)
1128 unsigned int oldvalue, value, maxlvt;
1130 if (!lapic_is_integrated()) {
1131 pr_info("No ESR for 82489DX.\n");
1132 return;
1135 if (apic->disable_esr) {
1137 * Something untraceable is creating bad interrupts on
1138 * secondary quads ... for the moment, just leave the
1139 * ESR disabled - we can't do anything useful with the
1140 * errors anyway - mbligh
1142 pr_info("Leaving ESR disabled.\n");
1143 return;
1146 maxlvt = lapic_get_maxlvt();
1147 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1148 apic_write(APIC_ESR, 0);
1149 oldvalue = apic_read(APIC_ESR);
1151 /* enables sending errors */
1152 value = ERROR_APIC_VECTOR;
1153 apic_write(APIC_LVTERR, value);
1156 * spec says clear errors after enabling vector.
1158 if (maxlvt > 3)
1159 apic_write(APIC_ESR, 0);
1160 value = apic_read(APIC_ESR);
1161 if (value != oldvalue)
1162 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1163 "vector: 0x%08x after: 0x%08x\n",
1164 oldvalue, value);
1169 * setup_local_APIC - setup the local APIC
1171 void __cpuinit setup_local_APIC(void)
1173 unsigned int value;
1174 int i, j;
1176 if (disable_apic) {
1177 arch_disable_smp_support();
1178 return;
1181 #ifdef CONFIG_X86_32
1182 /* Pound the ESR really hard over the head with a big hammer - mbligh */
1183 if (lapic_is_integrated() && apic->disable_esr) {
1184 apic_write(APIC_ESR, 0);
1185 apic_write(APIC_ESR, 0);
1186 apic_write(APIC_ESR, 0);
1187 apic_write(APIC_ESR, 0);
1189 #endif
1191 preempt_disable();
1194 * Double-check whether this APIC is really registered.
1195 * This is meaningless in clustered apic mode, so we skip it.
1197 if (!apic->apic_id_registered())
1198 BUG();
1201 * Intel recommends to set DFR, LDR and TPR before enabling
1202 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1203 * document number 292116). So here it goes...
1205 apic->init_apic_ldr();
1208 * Set Task Priority to 'accept all'. We never change this
1209 * later on.
1211 value = apic_read(APIC_TASKPRI);
1212 value &= ~APIC_TPRI_MASK;
1213 apic_write(APIC_TASKPRI, value);
1216 * After a crash, we no longer service the interrupts and a pending
1217 * interrupt from previous kernel might still have ISR bit set.
1219 * Most probably by now CPU has serviced that pending interrupt and
1220 * it might not have done the ack_APIC_irq() because it thought,
1221 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1222 * does not clear the ISR bit and cpu thinks it has already serivced
1223 * the interrupt. Hence a vector might get locked. It was noticed
1224 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1226 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1227 value = apic_read(APIC_ISR + i*0x10);
1228 for (j = 31; j >= 0; j--) {
1229 if (value & (1<<j))
1230 ack_APIC_irq();
1235 * Now that we are all set up, enable the APIC
1237 value = apic_read(APIC_SPIV);
1238 value &= ~APIC_VECTOR_MASK;
1240 * Enable APIC
1242 value |= APIC_SPIV_APIC_ENABLED;
1244 #ifdef CONFIG_X86_32
1246 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1247 * certain networking cards. If high frequency interrupts are
1248 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1249 * entry is masked/unmasked at a high rate as well then sooner or
1250 * later IOAPIC line gets 'stuck', no more interrupts are received
1251 * from the device. If focus CPU is disabled then the hang goes
1252 * away, oh well :-(
1254 * [ This bug can be reproduced easily with a level-triggered
1255 * PCI Ne2000 networking cards and PII/PIII processors, dual
1256 * BX chipset. ]
1259 * Actually disabling the focus CPU check just makes the hang less
1260 * frequent as it makes the interrupt distributon model be more
1261 * like LRU than MRU (the short-term load is more even across CPUs).
1262 * See also the comment in end_level_ioapic_irq(). --macro
1266 * - enable focus processor (bit==0)
1267 * - 64bit mode always use processor focus
1268 * so no need to set it
1270 value &= ~APIC_SPIV_FOCUS_DISABLED;
1271 #endif
1274 * Set spurious IRQ vector
1276 value |= SPURIOUS_APIC_VECTOR;
1277 apic_write(APIC_SPIV, value);
1280 * Set up LVT0, LVT1:
1282 * set up through-local-APIC on the BP's LINT0. This is not
1283 * strictly necessary in pure symmetric-IO mode, but sometimes
1284 * we delegate interrupts to the 8259A.
1287 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1289 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
1290 if (!smp_processor_id() && (pic_mode || !value)) {
1291 value = APIC_DM_EXTINT;
1292 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
1293 smp_processor_id());
1294 } else {
1295 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
1296 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
1297 smp_processor_id());
1299 apic_write(APIC_LVT0, value);
1302 * only the BP should see the LINT1 NMI signal, obviously.
1304 if (!smp_processor_id())
1305 value = APIC_DM_NMI;
1306 else
1307 value = APIC_DM_NMI | APIC_LVT_MASKED;
1308 if (!lapic_is_integrated()) /* 82489DX */
1309 value |= APIC_LVT_LEVEL_TRIGGER;
1310 apic_write(APIC_LVT1, value);
1312 preempt_enable();
1314 #ifdef CONFIG_X86_MCE_INTEL
1315 /* Recheck CMCI information after local APIC is up on CPU #0 */
1316 if (smp_processor_id() == 0)
1317 cmci_recheck();
1318 #endif
1321 void __cpuinit end_local_APIC_setup(void)
1323 lapic_setup_esr();
1325 #ifdef CONFIG_X86_32
1327 unsigned int value;
1328 /* Disable the local apic timer */
1329 value = apic_read(APIC_LVTT);
1330 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1331 apic_write(APIC_LVTT, value);
1333 #endif
1335 setup_apic_nmi_watchdog(NULL);
1336 apic_pm_activate();
1339 #ifdef CONFIG_X86_X2APIC
1340 void check_x2apic(void)
1342 if (x2apic_enabled()) {
1343 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
1344 x2apic_preenabled = x2apic_mode = 1;
1348 void enable_x2apic(void)
1350 int msr, msr2;
1352 if (!x2apic_mode)
1353 return;
1355 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1356 if (!(msr & X2APIC_ENABLE)) {
1357 pr_info("Enabling x2apic\n");
1358 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1361 #endif /* CONFIG_X86_X2APIC */
1363 void __init enable_IR_x2apic(void)
1365 #ifdef CONFIG_INTR_REMAP
1366 int ret;
1367 unsigned long flags;
1368 struct IO_APIC_route_entry **ioapic_entries = NULL;
1370 ret = dmar_table_init();
1371 if (ret) {
1372 pr_debug("dmar_table_init() failed with %d:\n", ret);
1373 goto ir_failed;
1376 if (!intr_remapping_supported()) {
1377 pr_debug("intr-remapping not supported\n");
1378 goto ir_failed;
1382 if (!x2apic_preenabled && skip_ioapic_setup) {
1383 pr_info("Skipped enabling intr-remap because of skipping "
1384 "io-apic setup\n");
1385 return;
1388 ioapic_entries = alloc_ioapic_entries();
1389 if (!ioapic_entries) {
1390 pr_info("Allocate ioapic_entries failed: %d\n", ret);
1391 goto end;
1394 ret = save_IO_APIC_setup(ioapic_entries);
1395 if (ret) {
1396 pr_info("Saving IO-APIC state failed: %d\n", ret);
1397 goto end;
1400 local_irq_save(flags);
1401 mask_IO_APIC_setup(ioapic_entries);
1402 mask_8259A();
1404 ret = enable_intr_remapping(x2apic_supported());
1405 if (ret)
1406 goto end_restore;
1408 pr_info("Enabled Interrupt-remapping\n");
1410 if (x2apic_supported() && !x2apic_mode) {
1411 x2apic_mode = 1;
1412 enable_x2apic();
1413 pr_info("Enabled x2apic\n");
1416 end_restore:
1417 if (ret)
1419 * IR enabling failed
1421 restore_IO_APIC_setup(ioapic_entries);
1423 unmask_8259A();
1424 local_irq_restore(flags);
1426 end:
1427 if (ioapic_entries)
1428 free_ioapic_entries(ioapic_entries);
1430 if (!ret)
1431 return;
1433 ir_failed:
1434 if (x2apic_preenabled)
1435 panic("x2apic enabled by bios. But IR enabling failed");
1436 else if (cpu_has_x2apic)
1437 pr_info("Not enabling x2apic,Intr-remapping\n");
1438 #else
1439 if (!cpu_has_x2apic)
1440 return;
1442 if (x2apic_preenabled)
1443 panic("x2apic enabled prior OS handover,"
1444 " enable CONFIG_X86_X2APIC, CONFIG_INTR_REMAP");
1445 #endif
1447 return;
1451 #ifdef CONFIG_X86_64
1453 * Detect and enable local APICs on non-SMP boards.
1454 * Original code written by Keir Fraser.
1455 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1456 * not correctly set up (usually the APIC timer won't work etc.)
1458 static int __init detect_init_APIC(void)
1460 if (!cpu_has_apic) {
1461 pr_info("No local APIC present\n");
1462 return -1;
1465 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1466 return 0;
1468 #else
1470 * Detect and initialize APIC
1472 static int __init detect_init_APIC(void)
1474 u32 h, l, features;
1476 /* Disabled by kernel option? */
1477 if (disable_apic)
1478 return -1;
1480 switch (boot_cpu_data.x86_vendor) {
1481 case X86_VENDOR_AMD:
1482 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1483 (boot_cpu_data.x86 >= 15))
1484 break;
1485 goto no_apic;
1486 case X86_VENDOR_INTEL:
1487 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1488 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1489 break;
1490 goto no_apic;
1491 default:
1492 goto no_apic;
1495 if (!cpu_has_apic) {
1497 * Over-ride BIOS and try to enable the local APIC only if
1498 * "lapic" specified.
1500 if (!force_enable_local_apic) {
1501 pr_info("Local APIC disabled by BIOS -- "
1502 "you can enable it with \"lapic\"\n");
1503 return -1;
1506 * Some BIOSes disable the local APIC in the APIC_BASE
1507 * MSR. This can only be done in software for Intel P6 or later
1508 * and AMD K7 (Model > 1) or later.
1510 rdmsr(MSR_IA32_APICBASE, l, h);
1511 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1512 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1513 l &= ~MSR_IA32_APICBASE_BASE;
1514 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1515 wrmsr(MSR_IA32_APICBASE, l, h);
1516 enabled_via_apicbase = 1;
1520 * The APIC feature bit should now be enabled
1521 * in `cpuid'
1523 features = cpuid_edx(1);
1524 if (!(features & (1 << X86_FEATURE_APIC))) {
1525 pr_warning("Could not enable APIC!\n");
1526 return -1;
1528 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1529 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1531 /* The BIOS may have set up the APIC at some other address */
1532 rdmsr(MSR_IA32_APICBASE, l, h);
1533 if (l & MSR_IA32_APICBASE_ENABLE)
1534 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1536 pr_info("Found and enabled local APIC!\n");
1538 apic_pm_activate();
1540 return 0;
1542 no_apic:
1543 pr_info("No local APIC present or hardware disabled\n");
1544 return -1;
1546 #endif
1548 #ifdef CONFIG_X86_64
1549 void __init early_init_lapic_mapping(void)
1551 unsigned long phys_addr;
1554 * If no local APIC can be found then go out
1555 * : it means there is no mpatable and MADT
1557 if (!smp_found_config)
1558 return;
1560 phys_addr = mp_lapic_addr;
1562 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
1563 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1564 APIC_BASE, phys_addr);
1567 * Fetch the APIC ID of the BSP in case we have a
1568 * default configuration (or the MP table is broken).
1570 boot_cpu_physical_apicid = read_apic_id();
1572 #endif
1575 * init_apic_mappings - initialize APIC mappings
1577 void __init init_apic_mappings(void)
1579 unsigned int new_apicid;
1581 if (x2apic_mode) {
1582 boot_cpu_physical_apicid = read_apic_id();
1583 return;
1586 /* If no local APIC can be found return early */
1587 if (!smp_found_config && detect_init_APIC()) {
1588 /* lets NOP'ify apic operations */
1589 pr_info("APIC: disable apic facility\n");
1590 apic_disable();
1591 } else {
1592 apic_phys = mp_lapic_addr;
1595 * acpi lapic path already maps that address in
1596 * acpi_register_lapic_address()
1598 if (!acpi_lapic)
1599 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1601 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
1602 APIC_BASE, apic_phys);
1606 * Fetch the APIC ID of the BSP in case we have a
1607 * default configuration (or the MP table is broken).
1609 new_apicid = read_apic_id();
1610 if (boot_cpu_physical_apicid != new_apicid) {
1611 boot_cpu_physical_apicid = new_apicid;
1612 apic_version[new_apicid] =
1613 GET_APIC_VERSION(apic_read(APIC_LVR));
1618 * This initializes the IO-APIC and APIC hardware if this is
1619 * a UP kernel.
1621 int apic_version[MAX_APICS];
1623 int __init APIC_init_uniprocessor(void)
1625 if (disable_apic) {
1626 pr_info("Apic disabled\n");
1627 return -1;
1629 #ifdef CONFIG_X86_64
1630 if (!cpu_has_apic) {
1631 disable_apic = 1;
1632 pr_info("Apic disabled by BIOS\n");
1633 return -1;
1635 #else
1636 if (!smp_found_config && !cpu_has_apic)
1637 return -1;
1640 * Complain if the BIOS pretends there is one.
1642 if (!cpu_has_apic &&
1643 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
1644 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1645 boot_cpu_physical_apicid);
1646 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1647 return -1;
1649 #endif
1651 enable_IR_x2apic();
1652 #ifdef CONFIG_X86_64
1653 default_setup_apic_routing();
1654 #endif
1656 verify_local_APIC();
1657 connect_bsp_APIC();
1659 #ifdef CONFIG_X86_64
1660 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
1661 #else
1663 * Hack: In case of kdump, after a crash, kernel might be booting
1664 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1665 * might be zero if read from MP tables. Get it from LAPIC.
1667 # ifdef CONFIG_CRASH_DUMP
1668 boot_cpu_physical_apicid = read_apic_id();
1669 # endif
1670 #endif
1671 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1672 setup_local_APIC();
1674 #ifdef CONFIG_X86_IO_APIC
1676 * Now enable IO-APICs, actually call clear_IO_APIC
1677 * We need clear_IO_APIC before enabling error vector
1679 if (!skip_ioapic_setup && nr_ioapics)
1680 enable_IO_APIC();
1681 #endif
1683 end_local_APIC_setup();
1685 #ifdef CONFIG_X86_IO_APIC
1686 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1687 setup_IO_APIC();
1688 else {
1689 nr_ioapics = 0;
1690 localise_nmi_watchdog();
1692 #else
1693 localise_nmi_watchdog();
1694 #endif
1696 setup_boot_clock();
1697 #ifdef CONFIG_X86_64
1698 check_nmi_watchdog();
1699 #endif
1701 return 0;
1705 * Local APIC interrupts
1709 * This interrupt should _never_ happen with our APIC/SMP architecture
1711 void smp_spurious_interrupt(struct pt_regs *regs)
1713 u32 v;
1715 exit_idle();
1716 irq_enter();
1718 * Check if this really is a spurious interrupt and ACK it
1719 * if it is a vectored one. Just in case...
1720 * Spurious interrupts should not be ACKed.
1722 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1723 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1724 ack_APIC_irq();
1726 inc_irq_stat(irq_spurious_count);
1728 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
1729 pr_info("spurious APIC interrupt on CPU#%d, "
1730 "should never happen.\n", smp_processor_id());
1731 irq_exit();
1735 * This interrupt should never happen with our APIC/SMP architecture
1737 void smp_error_interrupt(struct pt_regs *regs)
1739 u32 v, v1;
1741 exit_idle();
1742 irq_enter();
1743 /* First tickle the hardware, only then report what went on. -- REW */
1744 v = apic_read(APIC_ESR);
1745 apic_write(APIC_ESR, 0);
1746 v1 = apic_read(APIC_ESR);
1747 ack_APIC_irq();
1748 atomic_inc(&irq_err_count);
1751 * Here is what the APIC error bits mean:
1752 * 0: Send CS error
1753 * 1: Receive CS error
1754 * 2: Send accept error
1755 * 3: Receive accept error
1756 * 4: Reserved
1757 * 5: Send illegal vector
1758 * 6: Received illegal vector
1759 * 7: Illegal register address
1761 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
1762 smp_processor_id(), v , v1);
1763 irq_exit();
1767 * connect_bsp_APIC - attach the APIC to the interrupt system
1769 void __init connect_bsp_APIC(void)
1771 #ifdef CONFIG_X86_32
1772 if (pic_mode) {
1774 * Do not trust the local APIC being empty at bootup.
1776 clear_local_APIC();
1778 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1779 * local APIC to INT and NMI lines.
1781 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1782 "enabling APIC mode.\n");
1783 imcr_pic_to_apic();
1785 #endif
1786 if (apic->enable_apic_mode)
1787 apic->enable_apic_mode();
1791 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1792 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1794 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1795 * APIC is disabled.
1797 void disconnect_bsp_APIC(int virt_wire_setup)
1799 unsigned int value;
1801 #ifdef CONFIG_X86_32
1802 if (pic_mode) {
1804 * Put the board back into PIC mode (has an effect only on
1805 * certain older boards). Note that APIC interrupts, including
1806 * IPIs, won't work beyond this point! The only exception are
1807 * INIT IPIs.
1809 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1810 "entering PIC mode.\n");
1811 imcr_apic_to_pic();
1812 return;
1814 #endif
1816 /* Go back to Virtual Wire compatibility mode */
1818 /* For the spurious interrupt use vector F, and enable it */
1819 value = apic_read(APIC_SPIV);
1820 value &= ~APIC_VECTOR_MASK;
1821 value |= APIC_SPIV_APIC_ENABLED;
1822 value |= 0xf;
1823 apic_write(APIC_SPIV, value);
1825 if (!virt_wire_setup) {
1827 * For LVT0 make it edge triggered, active high,
1828 * external and enabled
1830 value = apic_read(APIC_LVT0);
1831 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1832 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1833 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1834 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1835 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1836 apic_write(APIC_LVT0, value);
1837 } else {
1838 /* Disable LVT0 */
1839 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1843 * For LVT1 make it edge triggered, active high,
1844 * nmi and enabled
1846 value = apic_read(APIC_LVT1);
1847 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1848 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1849 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1850 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1851 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1852 apic_write(APIC_LVT1, value);
1855 void __cpuinit generic_processor_info(int apicid, int version)
1857 int cpu;
1860 * Validate version
1862 if (version == 0x0) {
1863 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
1864 "fixing up to 0x10. (tell your hw vendor)\n",
1865 version);
1866 version = 0x10;
1868 apic_version[apicid] = version;
1870 if (num_processors >= nr_cpu_ids) {
1871 int max = nr_cpu_ids;
1872 int thiscpu = max + disabled_cpus;
1874 pr_warning(
1875 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1876 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1878 disabled_cpus++;
1879 return;
1882 num_processors++;
1883 cpu = cpumask_next_zero(-1, cpu_present_mask);
1885 if (version != apic_version[boot_cpu_physical_apicid])
1886 WARN_ONCE(1,
1887 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1888 apic_version[boot_cpu_physical_apicid], cpu, version);
1890 physid_set(apicid, phys_cpu_present_map);
1891 if (apicid == boot_cpu_physical_apicid) {
1893 * x86_bios_cpu_apicid is required to have processors listed
1894 * in same order as logical cpu numbers. Hence the first
1895 * entry is BSP, and so on.
1897 cpu = 0;
1899 if (apicid > max_physical_apicid)
1900 max_physical_apicid = apicid;
1902 #ifdef CONFIG_X86_32
1904 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1905 * but we need to work other dependencies like SMP_SUSPEND etc
1906 * before this can be done without some confusion.
1907 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1908 * - Ashok Raj <ashok.raj@intel.com>
1910 if (max_physical_apicid >= 8) {
1911 switch (boot_cpu_data.x86_vendor) {
1912 case X86_VENDOR_INTEL:
1913 if (!APIC_XAPIC(version)) {
1914 def_to_bigsmp = 0;
1915 break;
1917 /* If P4 and above fall through */
1918 case X86_VENDOR_AMD:
1919 def_to_bigsmp = 1;
1922 #endif
1924 #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
1925 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1926 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1927 #endif
1929 set_cpu_possible(cpu, true);
1930 set_cpu_present(cpu, true);
1933 int hard_smp_processor_id(void)
1935 return read_apic_id();
1938 void default_init_apic_ldr(void)
1940 unsigned long val;
1942 apic_write(APIC_DFR, APIC_DFR_VALUE);
1943 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1944 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1945 apic_write(APIC_LDR, val);
1948 #ifdef CONFIG_X86_32
1949 int default_apicid_to_node(int logical_apicid)
1951 #ifdef CONFIG_SMP
1952 return apicid_2_node[hard_smp_processor_id()];
1953 #else
1954 return 0;
1955 #endif
1957 #endif
1960 * Power management
1962 #ifdef CONFIG_PM
1964 static struct {
1966 * 'active' is true if the local APIC was enabled by us and
1967 * not the BIOS; this signifies that we are also responsible
1968 * for disabling it before entering apm/acpi suspend
1970 int active;
1971 /* r/w apic fields */
1972 unsigned int apic_id;
1973 unsigned int apic_taskpri;
1974 unsigned int apic_ldr;
1975 unsigned int apic_dfr;
1976 unsigned int apic_spiv;
1977 unsigned int apic_lvtt;
1978 unsigned int apic_lvtpc;
1979 unsigned int apic_lvt0;
1980 unsigned int apic_lvt1;
1981 unsigned int apic_lvterr;
1982 unsigned int apic_tmict;
1983 unsigned int apic_tdcr;
1984 unsigned int apic_thmr;
1985 } apic_pm_state;
1987 static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1989 unsigned long flags;
1990 int maxlvt;
1992 if (!apic_pm_state.active)
1993 return 0;
1995 maxlvt = lapic_get_maxlvt();
1997 apic_pm_state.apic_id = apic_read(APIC_ID);
1998 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1999 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2000 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2001 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2002 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
2003 if (maxlvt >= 4)
2004 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
2005 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2006 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2007 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2008 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2009 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
2010 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
2011 if (maxlvt >= 5)
2012 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2013 #endif
2015 local_irq_save(flags);
2016 disable_local_APIC();
2018 if (intr_remapping_enabled)
2019 disable_intr_remapping();
2021 local_irq_restore(flags);
2022 return 0;
2025 static int lapic_resume(struct sys_device *dev)
2027 unsigned int l, h;
2028 unsigned long flags;
2029 int maxlvt;
2030 int ret;
2031 struct IO_APIC_route_entry **ioapic_entries = NULL;
2033 if (!apic_pm_state.active)
2034 return 0;
2036 local_irq_save(flags);
2037 if (intr_remapping_enabled) {
2038 ioapic_entries = alloc_ioapic_entries();
2039 if (!ioapic_entries) {
2040 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
2041 return -ENOMEM;
2044 ret = save_IO_APIC_setup(ioapic_entries);
2045 if (ret) {
2046 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2047 free_ioapic_entries(ioapic_entries);
2048 return ret;
2051 mask_IO_APIC_setup(ioapic_entries);
2052 mask_8259A();
2055 if (x2apic_mode)
2056 enable_x2apic();
2057 else {
2059 * Make sure the APICBASE points to the right address
2061 * FIXME! This will be wrong if we ever support suspend on
2062 * SMP! We'll need to do this as part of the CPU restore!
2064 rdmsr(MSR_IA32_APICBASE, l, h);
2065 l &= ~MSR_IA32_APICBASE_BASE;
2066 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2067 wrmsr(MSR_IA32_APICBASE, l, h);
2070 maxlvt = lapic_get_maxlvt();
2071 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2072 apic_write(APIC_ID, apic_pm_state.apic_id);
2073 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2074 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2075 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2076 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2077 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2078 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
2079 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
2080 if (maxlvt >= 5)
2081 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2082 #endif
2083 if (maxlvt >= 4)
2084 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2085 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2086 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2087 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2088 apic_write(APIC_ESR, 0);
2089 apic_read(APIC_ESR);
2090 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2091 apic_write(APIC_ESR, 0);
2092 apic_read(APIC_ESR);
2094 if (intr_remapping_enabled) {
2095 reenable_intr_remapping(x2apic_mode);
2096 unmask_8259A();
2097 restore_IO_APIC_setup(ioapic_entries);
2098 free_ioapic_entries(ioapic_entries);
2101 local_irq_restore(flags);
2103 return 0;
2107 * This device has no shutdown method - fully functioning local APICs
2108 * are needed on every CPU up until machine_halt/restart/poweroff.
2111 static struct sysdev_class lapic_sysclass = {
2112 .name = "lapic",
2113 .resume = lapic_resume,
2114 .suspend = lapic_suspend,
2117 static struct sys_device device_lapic = {
2118 .id = 0,
2119 .cls = &lapic_sysclass,
2122 static void __cpuinit apic_pm_activate(void)
2124 apic_pm_state.active = 1;
2127 static int __init init_lapic_sysfs(void)
2129 int error;
2131 if (!cpu_has_apic)
2132 return 0;
2133 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
2135 error = sysdev_class_register(&lapic_sysclass);
2136 if (!error)
2137 error = sysdev_register(&device_lapic);
2138 return error;
2141 /* local apic needs to resume before other devices access its registers. */
2142 core_initcall(init_lapic_sysfs);
2144 #else /* CONFIG_PM */
2146 static void apic_pm_activate(void) { }
2148 #endif /* CONFIG_PM */
2150 #ifdef CONFIG_X86_64
2152 static int __cpuinit apic_cluster_num(void)
2154 int i, clusters, zeros;
2155 unsigned id;
2156 u16 *bios_cpu_apicid;
2157 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2159 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
2160 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
2162 for (i = 0; i < nr_cpu_ids; i++) {
2163 /* are we being called early in kernel startup? */
2164 if (bios_cpu_apicid) {
2165 id = bios_cpu_apicid[i];
2166 } else if (i < nr_cpu_ids) {
2167 if (cpu_present(i))
2168 id = per_cpu(x86_bios_cpu_apicid, i);
2169 else
2170 continue;
2171 } else
2172 break;
2174 if (id != BAD_APICID)
2175 __set_bit(APIC_CLUSTERID(id), clustermap);
2178 /* Problem: Partially populated chassis may not have CPUs in some of
2179 * the APIC clusters they have been allocated. Only present CPUs have
2180 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2181 * Since clusters are allocated sequentially, count zeros only if
2182 * they are bounded by ones.
2184 clusters = 0;
2185 zeros = 0;
2186 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2187 if (test_bit(i, clustermap)) {
2188 clusters += 1 + zeros;
2189 zeros = 0;
2190 } else
2191 ++zeros;
2194 return clusters;
2197 static int __cpuinitdata multi_checked;
2198 static int __cpuinitdata multi;
2200 static int __cpuinit set_multi(const struct dmi_system_id *d)
2202 if (multi)
2203 return 0;
2204 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
2205 multi = 1;
2206 return 0;
2209 static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2211 .callback = set_multi,
2212 .ident = "IBM System Summit2",
2213 .matches = {
2214 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2215 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2221 static void __cpuinit dmi_check_multi(void)
2223 if (multi_checked)
2224 return;
2226 dmi_check_system(multi_dmi_table);
2227 multi_checked = 1;
2231 * apic_is_clustered_box() -- Check if we can expect good TSC
2233 * Thus far, the major user of this is IBM's Summit2 series:
2234 * Clustered boxes may have unsynced TSC problems if they are
2235 * multi-chassis.
2236 * Use DMI to check them
2238 __cpuinit int apic_is_clustered_box(void)
2240 dmi_check_multi();
2241 if (multi)
2242 return 1;
2244 if (!is_vsmp_box())
2245 return 0;
2248 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2249 * not guaranteed to be synced between boards
2251 if (apic_cluster_num() > 1)
2252 return 1;
2254 return 0;
2256 #endif
2259 * APIC command line parameters
2261 static int __init setup_disableapic(char *arg)
2263 disable_apic = 1;
2264 setup_clear_cpu_cap(X86_FEATURE_APIC);
2265 return 0;
2267 early_param("disableapic", setup_disableapic);
2269 /* same as disableapic, for compatibility */
2270 static int __init setup_nolapic(char *arg)
2272 return setup_disableapic(arg);
2274 early_param("nolapic", setup_nolapic);
2276 static int __init parse_lapic_timer_c2_ok(char *arg)
2278 local_apic_timer_c2_ok = 1;
2279 return 0;
2281 early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2283 static int __init parse_disable_apic_timer(char *arg)
2285 disable_apic_timer = 1;
2286 return 0;
2288 early_param("noapictimer", parse_disable_apic_timer);
2290 static int __init parse_nolapic_timer(char *arg)
2292 disable_apic_timer = 1;
2293 return 0;
2295 early_param("nolapic_timer", parse_nolapic_timer);
2297 static int __init apic_set_verbosity(char *arg)
2299 if (!arg) {
2300 #ifdef CONFIG_X86_64
2301 skip_ioapic_setup = 0;
2302 return 0;
2303 #endif
2304 return -EINVAL;
2307 if (strcmp("debug", arg) == 0)
2308 apic_verbosity = APIC_DEBUG;
2309 else if (strcmp("verbose", arg) == 0)
2310 apic_verbosity = APIC_VERBOSE;
2311 else {
2312 pr_warning("APIC Verbosity level %s not recognised"
2313 " use apic=verbose or apic=debug\n", arg);
2314 return -EINVAL;
2317 return 0;
2319 early_param("apic", apic_set_verbosity);
2321 static int __init lapic_insert_resource(void)
2323 if (!apic_phys)
2324 return -1;
2326 /* Put local APIC into the resource map. */
2327 lapic_resource.start = apic_phys;
2328 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2329 insert_resource(&iomem_resource, &lapic_resource);
2331 return 0;
2335 * need call insert after e820_reserve_resources()
2336 * that is using request_resource
2338 late_initcall(lapic_insert_resource);