2 * Q40 I/O port IDE Driver
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file COPYING in the main directory of this archive for
13 #include <linux/types.h>
15 #include <linux/interrupt.h>
16 #include <linux/blkdev.h>
17 #include <linux/ide.h>
22 * Bases of the IDE interfaces
25 #define Q40IDE_NUM_HWIFS 2
27 #define PCIDE_BASE1 0x1f0
28 #define PCIDE_BASE2 0x170
29 #define PCIDE_BASE3 0x1e8
30 #define PCIDE_BASE4 0x168
31 #define PCIDE_BASE5 0x1e0
32 #define PCIDE_BASE6 0x160
34 static const unsigned long pcide_bases
[Q40IDE_NUM_HWIFS
] = {
35 PCIDE_BASE1
, PCIDE_BASE2
, /* PCIDE_BASE3, PCIDE_BASE4 , PCIDE_BASE5,
39 static int q40ide_default_irq(unsigned long base
)
42 case 0x1f0: return 14;
43 case 0x170: return 15;
44 case 0x1e8: return 11;
52 * Addresses are pretranslated for Q40 ISA access.
54 static void q40_ide_setup_ports(struct ide_hw
*hw
, unsigned long base
, int irq
)
56 memset(hw
, 0, sizeof(*hw
));
58 assumption: only DATA port is ever used in 16 bit mode */
59 hw
->io_ports
.data_addr
= Q40_ISA_IO_W(base
);
60 hw
->io_ports
.error_addr
= Q40_ISA_IO_B(base
+ 1);
61 hw
->io_ports
.nsect_addr
= Q40_ISA_IO_B(base
+ 2);
62 hw
->io_ports
.lbal_addr
= Q40_ISA_IO_B(base
+ 3);
63 hw
->io_ports
.lbam_addr
= Q40_ISA_IO_B(base
+ 4);
64 hw
->io_ports
.lbah_addr
= Q40_ISA_IO_B(base
+ 5);
65 hw
->io_ports
.device_addr
= Q40_ISA_IO_B(base
+ 6);
66 hw
->io_ports
.status_addr
= Q40_ISA_IO_B(base
+ 7);
67 hw
->io_ports
.ctl_addr
= Q40_ISA_IO_B(base
+ 0x206);
72 static void q40ide_input_data(ide_drive_t
*drive
, struct ide_cmd
*cmd
,
73 void *buf
, unsigned int len
)
75 unsigned long data_addr
= drive
->hwif
->io_ports
.data_addr
;
77 if (drive
->media
== ide_disk
&& cmd
&& (cmd
->tf_flags
& IDE_TFLAG_FS
)) {
78 __ide_mm_insw(data_addr
, buf
, (len
+ 1) / 2);
82 raw_insw_swapw((u16
*)data_addr
, buf
, (len
+ 1) / 2);
85 static void q40ide_output_data(ide_drive_t
*drive
, struct ide_cmd
*cmd
,
86 void *buf
, unsigned int len
)
88 unsigned long data_addr
= drive
->hwif
->io_ports
.data_addr
;
90 if (drive
->media
== ide_disk
&& cmd
&& (cmd
->tf_flags
& IDE_TFLAG_FS
)) {
91 __ide_mm_outsw(data_addr
, buf
, (len
+ 1) / 2);
95 raw_outsw_swapw((u16
*)data_addr
, buf
, (len
+ 1) / 2);
98 /* Q40 has a byte-swapped IDE interface */
99 static const struct ide_tp_ops q40ide_tp_ops
= {
100 .exec_command
= ide_exec_command
,
101 .read_status
= ide_read_status
,
102 .read_altstatus
= ide_read_altstatus
,
103 .write_devctl
= ide_write_devctl
,
105 .dev_select
= ide_dev_select
,
106 .tf_load
= ide_tf_load
,
107 .tf_read
= ide_tf_read
,
109 .input_data
= q40ide_input_data
,
110 .output_data
= q40ide_output_data
,
113 static const struct ide_port_info q40ide_port_info
= {
114 .tp_ops
= &q40ide_tp_ops
,
115 .host_flags
= IDE_HFLAG_MMIO
| IDE_HFLAG_NO_DMA
,
116 .irq_flags
= IRQF_SHARED
,
117 .chipset
= ide_generic
,
121 * the static array is needed to have the name reported in /proc/ioports,
122 * hwif->name unfortunately isn't available yet
124 static const char *q40_ide_names
[Q40IDE_NUM_HWIFS
]={
129 * Probe for Q40 IDE interfaces
132 static int __init
q40ide_init(void)
135 struct ide_hw hw
[Q40IDE_NUM_HWIFS
], *hws
[] = { NULL
, NULL
};
140 printk(KERN_INFO
"ide: Q40 IDE controller\n");
142 for (i
= 0; i
< Q40IDE_NUM_HWIFS
; i
++) {
143 const char *name
= q40_ide_names
[i
];
145 if (!request_region(pcide_bases
[i
], 8, name
)) {
146 printk("could not reserve ports %lx-%lx for %s\n",
147 pcide_bases
[i
],pcide_bases
[i
]+8,name
);
150 if (!request_region(pcide_bases
[i
]+0x206, 1, name
)) {
151 printk("could not reserve port %lx for %s\n",
152 pcide_bases
[i
]+0x206,name
);
153 release_region(pcide_bases
[i
], 8);
156 q40_ide_setup_ports(&hw
[i
], pcide_bases
[i
],
157 q40ide_default_irq(pcide_bases
[i
]));
162 return ide_host_add(&q40ide_port_info
, hws
, Q40IDE_NUM_HWIFS
, NULL
);
165 module_init(q40ide_init
);
167 MODULE_LICENSE("GPL");