OMAP2+: Kconfig: don't select PM in OMAP2PLUS_TYPICAL
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / drivers / i2c / busses / i2c-s3c2410.c
blobf84a63c6dd9708e329d1571feefde07d56f0de97
1 /* linux/drivers/i2c/busses/i2c-s3c2410.c
3 * Copyright (C) 2004,2005,2009 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
6 * S3C2410 I2C Controller
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 #include <linux/kernel.h>
24 #include <linux/module.h>
26 #include <linux/i2c.h>
27 #include <linux/init.h>
28 #include <linux/time.h>
29 #include <linux/interrupt.h>
30 #include <linux/delay.h>
31 #include <linux/errno.h>
32 #include <linux/err.h>
33 #include <linux/platform_device.h>
34 #include <linux/clk.h>
35 #include <linux/cpufreq.h>
36 #include <linux/slab.h>
37 #include <linux/io.h>
39 #include <asm/irq.h>
41 #include <plat/regs-iic.h>
42 #include <plat/iic.h>
44 /* i2c controller state */
46 enum s3c24xx_i2c_state {
47 STATE_IDLE,
48 STATE_START,
49 STATE_READ,
50 STATE_WRITE,
51 STATE_STOP
54 enum s3c24xx_i2c_type {
55 TYPE_S3C2410,
56 TYPE_S3C2440,
59 struct s3c24xx_i2c {
60 spinlock_t lock;
61 wait_queue_head_t wait;
62 unsigned int suspended:1;
64 struct i2c_msg *msg;
65 unsigned int msg_num;
66 unsigned int msg_idx;
67 unsigned int msg_ptr;
69 unsigned int tx_setup;
70 unsigned int irq;
72 enum s3c24xx_i2c_state state;
73 unsigned long clkrate;
75 void __iomem *regs;
76 struct clk *clk;
77 struct device *dev;
78 struct resource *ioarea;
79 struct i2c_adapter adap;
81 #ifdef CONFIG_CPU_FREQ
82 struct notifier_block freq_transition;
83 #endif
86 /* default platform data removed, dev should always carry data. */
88 /* s3c24xx_i2c_is2440()
90 * return true is this is an s3c2440
93 static inline int s3c24xx_i2c_is2440(struct s3c24xx_i2c *i2c)
95 struct platform_device *pdev = to_platform_device(i2c->dev);
96 enum s3c24xx_i2c_type type;
98 type = platform_get_device_id(pdev)->driver_data;
99 return type == TYPE_S3C2440;
102 /* s3c24xx_i2c_master_complete
104 * complete the message and wake up the caller, using the given return code,
105 * or zero to mean ok.
108 static inline void s3c24xx_i2c_master_complete(struct s3c24xx_i2c *i2c, int ret)
110 dev_dbg(i2c->dev, "master_complete %d\n", ret);
112 i2c->msg_ptr = 0;
113 i2c->msg = NULL;
114 i2c->msg_idx++;
115 i2c->msg_num = 0;
116 if (ret)
117 i2c->msg_idx = ret;
119 wake_up(&i2c->wait);
122 static inline void s3c24xx_i2c_disable_ack(struct s3c24xx_i2c *i2c)
124 unsigned long tmp;
126 tmp = readl(i2c->regs + S3C2410_IICCON);
127 writel(tmp & ~S3C2410_IICCON_ACKEN, i2c->regs + S3C2410_IICCON);
130 static inline void s3c24xx_i2c_enable_ack(struct s3c24xx_i2c *i2c)
132 unsigned long tmp;
134 tmp = readl(i2c->regs + S3C2410_IICCON);
135 writel(tmp | S3C2410_IICCON_ACKEN, i2c->regs + S3C2410_IICCON);
138 /* irq enable/disable functions */
140 static inline void s3c24xx_i2c_disable_irq(struct s3c24xx_i2c *i2c)
142 unsigned long tmp;
144 tmp = readl(i2c->regs + S3C2410_IICCON);
145 writel(tmp & ~S3C2410_IICCON_IRQEN, i2c->regs + S3C2410_IICCON);
148 static inline void s3c24xx_i2c_enable_irq(struct s3c24xx_i2c *i2c)
150 unsigned long tmp;
152 tmp = readl(i2c->regs + S3C2410_IICCON);
153 writel(tmp | S3C2410_IICCON_IRQEN, i2c->regs + S3C2410_IICCON);
157 /* s3c24xx_i2c_message_start
159 * put the start of a message onto the bus
162 static void s3c24xx_i2c_message_start(struct s3c24xx_i2c *i2c,
163 struct i2c_msg *msg)
165 unsigned int addr = (msg->addr & 0x7f) << 1;
166 unsigned long stat;
167 unsigned long iiccon;
169 stat = 0;
170 stat |= S3C2410_IICSTAT_TXRXEN;
172 if (msg->flags & I2C_M_RD) {
173 stat |= S3C2410_IICSTAT_MASTER_RX;
174 addr |= 1;
175 } else
176 stat |= S3C2410_IICSTAT_MASTER_TX;
178 if (msg->flags & I2C_M_REV_DIR_ADDR)
179 addr ^= 1;
181 /* todo - check for wether ack wanted or not */
182 s3c24xx_i2c_enable_ack(i2c);
184 iiccon = readl(i2c->regs + S3C2410_IICCON);
185 writel(stat, i2c->regs + S3C2410_IICSTAT);
187 dev_dbg(i2c->dev, "START: %08lx to IICSTAT, %02x to DS\n", stat, addr);
188 writeb(addr, i2c->regs + S3C2410_IICDS);
190 /* delay here to ensure the data byte has gotten onto the bus
191 * before the transaction is started */
193 ndelay(i2c->tx_setup);
195 dev_dbg(i2c->dev, "iiccon, %08lx\n", iiccon);
196 writel(iiccon, i2c->regs + S3C2410_IICCON);
198 stat |= S3C2410_IICSTAT_START;
199 writel(stat, i2c->regs + S3C2410_IICSTAT);
202 static inline void s3c24xx_i2c_stop(struct s3c24xx_i2c *i2c, int ret)
204 unsigned long iicstat = readl(i2c->regs + S3C2410_IICSTAT);
206 dev_dbg(i2c->dev, "STOP\n");
208 /* stop the transfer */
209 iicstat &= ~S3C2410_IICSTAT_START;
210 writel(iicstat, i2c->regs + S3C2410_IICSTAT);
212 i2c->state = STATE_STOP;
214 s3c24xx_i2c_master_complete(i2c, ret);
215 s3c24xx_i2c_disable_irq(i2c);
218 /* helper functions to determine the current state in the set of
219 * messages we are sending */
221 /* is_lastmsg()
223 * returns TRUE if the current message is the last in the set
226 static inline int is_lastmsg(struct s3c24xx_i2c *i2c)
228 return i2c->msg_idx >= (i2c->msg_num - 1);
231 /* is_msglast
233 * returns TRUE if we this is the last byte in the current message
236 static inline int is_msglast(struct s3c24xx_i2c *i2c)
238 return i2c->msg_ptr == i2c->msg->len-1;
241 /* is_msgend
243 * returns TRUE if we reached the end of the current message
246 static inline int is_msgend(struct s3c24xx_i2c *i2c)
248 return i2c->msg_ptr >= i2c->msg->len;
251 /* i2c_s3c_irq_nextbyte
253 * process an interrupt and work out what to do
256 static int i2c_s3c_irq_nextbyte(struct s3c24xx_i2c *i2c, unsigned long iicstat)
258 unsigned long tmp;
259 unsigned char byte;
260 int ret = 0;
262 switch (i2c->state) {
264 case STATE_IDLE:
265 dev_err(i2c->dev, "%s: called in STATE_IDLE\n", __func__);
266 goto out;
268 case STATE_STOP:
269 dev_err(i2c->dev, "%s: called in STATE_STOP\n", __func__);
270 s3c24xx_i2c_disable_irq(i2c);
271 goto out_ack;
273 case STATE_START:
274 /* last thing we did was send a start condition on the
275 * bus, or started a new i2c message
278 if (iicstat & S3C2410_IICSTAT_LASTBIT &&
279 !(i2c->msg->flags & I2C_M_IGNORE_NAK)) {
280 /* ack was not received... */
282 dev_dbg(i2c->dev, "ack was not received\n");
283 s3c24xx_i2c_stop(i2c, -ENXIO);
284 goto out_ack;
287 if (i2c->msg->flags & I2C_M_RD)
288 i2c->state = STATE_READ;
289 else
290 i2c->state = STATE_WRITE;
292 /* terminate the transfer if there is nothing to do
293 * as this is used by the i2c probe to find devices. */
295 if (is_lastmsg(i2c) && i2c->msg->len == 0) {
296 s3c24xx_i2c_stop(i2c, 0);
297 goto out_ack;
300 if (i2c->state == STATE_READ)
301 goto prepare_read;
303 /* fall through to the write state, as we will need to
304 * send a byte as well */
306 case STATE_WRITE:
307 /* we are writing data to the device... check for the
308 * end of the message, and if so, work out what to do
311 if (!(i2c->msg->flags & I2C_M_IGNORE_NAK)) {
312 if (iicstat & S3C2410_IICSTAT_LASTBIT) {
313 dev_dbg(i2c->dev, "WRITE: No Ack\n");
315 s3c24xx_i2c_stop(i2c, -ECONNREFUSED);
316 goto out_ack;
320 retry_write:
322 if (!is_msgend(i2c)) {
323 byte = i2c->msg->buf[i2c->msg_ptr++];
324 writeb(byte, i2c->regs + S3C2410_IICDS);
326 /* delay after writing the byte to allow the
327 * data setup time on the bus, as writing the
328 * data to the register causes the first bit
329 * to appear on SDA, and SCL will change as
330 * soon as the interrupt is acknowledged */
332 ndelay(i2c->tx_setup);
334 } else if (!is_lastmsg(i2c)) {
335 /* we need to go to the next i2c message */
337 dev_dbg(i2c->dev, "WRITE: Next Message\n");
339 i2c->msg_ptr = 0;
340 i2c->msg_idx++;
341 i2c->msg++;
343 /* check to see if we need to do another message */
344 if (i2c->msg->flags & I2C_M_NOSTART) {
346 if (i2c->msg->flags & I2C_M_RD) {
347 /* cannot do this, the controller
348 * forces us to send a new START
349 * when we change direction */
351 s3c24xx_i2c_stop(i2c, -EINVAL);
354 goto retry_write;
355 } else {
356 /* send the new start */
357 s3c24xx_i2c_message_start(i2c, i2c->msg);
358 i2c->state = STATE_START;
361 } else {
362 /* send stop */
364 s3c24xx_i2c_stop(i2c, 0);
366 break;
368 case STATE_READ:
369 /* we have a byte of data in the data register, do
370 * something with it, and then work out wether we are
371 * going to do any more read/write
374 byte = readb(i2c->regs + S3C2410_IICDS);
375 i2c->msg->buf[i2c->msg_ptr++] = byte;
377 prepare_read:
378 if (is_msglast(i2c)) {
379 /* last byte of buffer */
381 if (is_lastmsg(i2c))
382 s3c24xx_i2c_disable_ack(i2c);
384 } else if (is_msgend(i2c)) {
385 /* ok, we've read the entire buffer, see if there
386 * is anything else we need to do */
388 if (is_lastmsg(i2c)) {
389 /* last message, send stop and complete */
390 dev_dbg(i2c->dev, "READ: Send Stop\n");
392 s3c24xx_i2c_stop(i2c, 0);
393 } else {
394 /* go to the next transfer */
395 dev_dbg(i2c->dev, "READ: Next Transfer\n");
397 i2c->msg_ptr = 0;
398 i2c->msg_idx++;
399 i2c->msg++;
403 break;
406 /* acknowlegde the IRQ and get back on with the work */
408 out_ack:
409 tmp = readl(i2c->regs + S3C2410_IICCON);
410 tmp &= ~S3C2410_IICCON_IRQPEND;
411 writel(tmp, i2c->regs + S3C2410_IICCON);
412 out:
413 return ret;
416 /* s3c24xx_i2c_irq
418 * top level IRQ servicing routine
421 static irqreturn_t s3c24xx_i2c_irq(int irqno, void *dev_id)
423 struct s3c24xx_i2c *i2c = dev_id;
424 unsigned long status;
425 unsigned long tmp;
427 status = readl(i2c->regs + S3C2410_IICSTAT);
429 if (status & S3C2410_IICSTAT_ARBITR) {
430 /* deal with arbitration loss */
431 dev_err(i2c->dev, "deal with arbitration loss\n");
434 if (i2c->state == STATE_IDLE) {
435 dev_dbg(i2c->dev, "IRQ: error i2c->state == IDLE\n");
437 tmp = readl(i2c->regs + S3C2410_IICCON);
438 tmp &= ~S3C2410_IICCON_IRQPEND;
439 writel(tmp, i2c->regs + S3C2410_IICCON);
440 goto out;
443 /* pretty much this leaves us with the fact that we've
444 * transmitted or received whatever byte we last sent */
446 i2c_s3c_irq_nextbyte(i2c, status);
448 out:
449 return IRQ_HANDLED;
453 /* s3c24xx_i2c_set_master
455 * get the i2c bus for a master transaction
458 static int s3c24xx_i2c_set_master(struct s3c24xx_i2c *i2c)
460 unsigned long iicstat;
461 int timeout = 400;
463 while (timeout-- > 0) {
464 iicstat = readl(i2c->regs + S3C2410_IICSTAT);
466 if (!(iicstat & S3C2410_IICSTAT_BUSBUSY))
467 return 0;
469 msleep(1);
472 return -ETIMEDOUT;
475 /* s3c24xx_i2c_doxfer
477 * this starts an i2c transfer
480 static int s3c24xx_i2c_doxfer(struct s3c24xx_i2c *i2c,
481 struct i2c_msg *msgs, int num)
483 unsigned long iicstat, timeout;
484 int spins = 20;
485 int ret;
487 if (i2c->suspended)
488 return -EIO;
490 ret = s3c24xx_i2c_set_master(i2c);
491 if (ret != 0) {
492 dev_err(i2c->dev, "cannot get bus (error %d)\n", ret);
493 ret = -EAGAIN;
494 goto out;
497 spin_lock_irq(&i2c->lock);
499 i2c->msg = msgs;
500 i2c->msg_num = num;
501 i2c->msg_ptr = 0;
502 i2c->msg_idx = 0;
503 i2c->state = STATE_START;
505 s3c24xx_i2c_enable_irq(i2c);
506 s3c24xx_i2c_message_start(i2c, msgs);
507 spin_unlock_irq(&i2c->lock);
509 timeout = wait_event_timeout(i2c->wait, i2c->msg_num == 0, HZ * 5);
511 ret = i2c->msg_idx;
513 /* having these next two as dev_err() makes life very
514 * noisy when doing an i2cdetect */
516 if (timeout == 0)
517 dev_dbg(i2c->dev, "timeout\n");
518 else if (ret != num)
519 dev_dbg(i2c->dev, "incomplete xfer (%d)\n", ret);
521 /* ensure the stop has been through the bus */
523 dev_dbg(i2c->dev, "waiting for bus idle\n");
525 /* first, try busy waiting briefly */
526 do {
527 iicstat = readl(i2c->regs + S3C2410_IICSTAT);
528 } while ((iicstat & S3C2410_IICSTAT_START) && --spins);
530 /* if that timed out sleep */
531 if (!spins) {
532 msleep(1);
533 iicstat = readl(i2c->regs + S3C2410_IICSTAT);
536 if (iicstat & S3C2410_IICSTAT_START)
537 dev_warn(i2c->dev, "timeout waiting for bus idle\n");
539 out:
540 return ret;
543 /* s3c24xx_i2c_xfer
545 * first port of call from the i2c bus code when an message needs
546 * transferring across the i2c bus.
549 static int s3c24xx_i2c_xfer(struct i2c_adapter *adap,
550 struct i2c_msg *msgs, int num)
552 struct s3c24xx_i2c *i2c = (struct s3c24xx_i2c *)adap->algo_data;
553 int retry;
554 int ret;
556 clk_enable(i2c->clk);
558 for (retry = 0; retry < adap->retries; retry++) {
560 ret = s3c24xx_i2c_doxfer(i2c, msgs, num);
562 if (ret != -EAGAIN) {
563 clk_disable(i2c->clk);
564 return ret;
567 dev_dbg(i2c->dev, "Retrying transmission (%d)\n", retry);
569 udelay(100);
572 clk_disable(i2c->clk);
573 return -EREMOTEIO;
576 /* declare our i2c functionality */
577 static u32 s3c24xx_i2c_func(struct i2c_adapter *adap)
579 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_PROTOCOL_MANGLING;
582 /* i2c bus registration info */
584 static const struct i2c_algorithm s3c24xx_i2c_algorithm = {
585 .master_xfer = s3c24xx_i2c_xfer,
586 .functionality = s3c24xx_i2c_func,
589 /* s3c24xx_i2c_calcdivisor
591 * return the divisor settings for a given frequency
594 static int s3c24xx_i2c_calcdivisor(unsigned long clkin, unsigned int wanted,
595 unsigned int *div1, unsigned int *divs)
597 unsigned int calc_divs = clkin / wanted;
598 unsigned int calc_div1;
600 if (calc_divs > (16*16))
601 calc_div1 = 512;
602 else
603 calc_div1 = 16;
605 calc_divs += calc_div1-1;
606 calc_divs /= calc_div1;
608 if (calc_divs == 0)
609 calc_divs = 1;
610 if (calc_divs > 17)
611 calc_divs = 17;
613 *divs = calc_divs;
614 *div1 = calc_div1;
616 return clkin / (calc_divs * calc_div1);
619 /* s3c24xx_i2c_clockrate
621 * work out a divisor for the user requested frequency setting,
622 * either by the requested frequency, or scanning the acceptable
623 * range of frequencies until something is found
626 static int s3c24xx_i2c_clockrate(struct s3c24xx_i2c *i2c, unsigned int *got)
628 struct s3c2410_platform_i2c *pdata = i2c->dev->platform_data;
629 unsigned long clkin = clk_get_rate(i2c->clk);
630 unsigned int divs, div1;
631 unsigned long target_frequency;
632 u32 iiccon;
633 int freq;
635 i2c->clkrate = clkin;
636 clkin /= 1000; /* clkin now in KHz */
638 dev_dbg(i2c->dev, "pdata desired frequency %lu\n", pdata->frequency);
640 target_frequency = pdata->frequency ? pdata->frequency : 100000;
642 target_frequency /= 1000; /* Target frequency now in KHz */
644 freq = s3c24xx_i2c_calcdivisor(clkin, target_frequency, &div1, &divs);
646 if (freq > target_frequency) {
647 dev_err(i2c->dev,
648 "Unable to achieve desired frequency %luKHz." \
649 " Lowest achievable %dKHz\n", target_frequency, freq);
650 return -EINVAL;
653 *got = freq;
655 iiccon = readl(i2c->regs + S3C2410_IICCON);
656 iiccon &= ~(S3C2410_IICCON_SCALEMASK | S3C2410_IICCON_TXDIV_512);
657 iiccon |= (divs-1);
659 if (div1 == 512)
660 iiccon |= S3C2410_IICCON_TXDIV_512;
662 writel(iiccon, i2c->regs + S3C2410_IICCON);
664 if (s3c24xx_i2c_is2440(i2c)) {
665 unsigned long sda_delay;
667 if (pdata->sda_delay) {
668 sda_delay = clkin * pdata->sda_delay;
669 sda_delay = DIV_ROUND_UP(sda_delay, 1000000);
670 sda_delay = DIV_ROUND_UP(sda_delay, 5);
671 if (sda_delay > 3)
672 sda_delay = 3;
673 sda_delay |= S3C2410_IICLC_FILTER_ON;
674 } else
675 sda_delay = 0;
677 dev_dbg(i2c->dev, "IICLC=%08lx\n", sda_delay);
678 writel(sda_delay, i2c->regs + S3C2440_IICLC);
681 return 0;
684 #ifdef CONFIG_CPU_FREQ
686 #define freq_to_i2c(_n) container_of(_n, struct s3c24xx_i2c, freq_transition)
688 static int s3c24xx_i2c_cpufreq_transition(struct notifier_block *nb,
689 unsigned long val, void *data)
691 struct s3c24xx_i2c *i2c = freq_to_i2c(nb);
692 unsigned long flags;
693 unsigned int got;
694 int delta_f;
695 int ret;
697 delta_f = clk_get_rate(i2c->clk) - i2c->clkrate;
699 /* if we're post-change and the input clock has slowed down
700 * or at pre-change and the clock is about to speed up, then
701 * adjust our clock rate. <0 is slow, >0 speedup.
704 if ((val == CPUFREQ_POSTCHANGE && delta_f < 0) ||
705 (val == CPUFREQ_PRECHANGE && delta_f > 0)) {
706 spin_lock_irqsave(&i2c->lock, flags);
707 ret = s3c24xx_i2c_clockrate(i2c, &got);
708 spin_unlock_irqrestore(&i2c->lock, flags);
710 if (ret < 0)
711 dev_err(i2c->dev, "cannot find frequency\n");
712 else
713 dev_info(i2c->dev, "setting freq %d\n", got);
716 return 0;
719 static inline int s3c24xx_i2c_register_cpufreq(struct s3c24xx_i2c *i2c)
721 i2c->freq_transition.notifier_call = s3c24xx_i2c_cpufreq_transition;
723 return cpufreq_register_notifier(&i2c->freq_transition,
724 CPUFREQ_TRANSITION_NOTIFIER);
727 static inline void s3c24xx_i2c_deregister_cpufreq(struct s3c24xx_i2c *i2c)
729 cpufreq_unregister_notifier(&i2c->freq_transition,
730 CPUFREQ_TRANSITION_NOTIFIER);
733 #else
734 static inline int s3c24xx_i2c_register_cpufreq(struct s3c24xx_i2c *i2c)
736 return 0;
739 static inline void s3c24xx_i2c_deregister_cpufreq(struct s3c24xx_i2c *i2c)
742 #endif
744 /* s3c24xx_i2c_init
746 * initialise the controller, set the IO lines and frequency
749 static int s3c24xx_i2c_init(struct s3c24xx_i2c *i2c)
751 unsigned long iicon = S3C2410_IICCON_IRQEN | S3C2410_IICCON_ACKEN;
752 struct s3c2410_platform_i2c *pdata;
753 unsigned int freq;
755 /* get the plafrom data */
757 pdata = i2c->dev->platform_data;
759 /* inititalise the gpio */
761 if (pdata->cfg_gpio)
762 pdata->cfg_gpio(to_platform_device(i2c->dev));
764 /* write slave address */
766 writeb(pdata->slave_addr, i2c->regs + S3C2410_IICADD);
768 dev_info(i2c->dev, "slave address 0x%02x\n", pdata->slave_addr);
770 writel(iicon, i2c->regs + S3C2410_IICCON);
772 /* we need to work out the divisors for the clock... */
774 if (s3c24xx_i2c_clockrate(i2c, &freq) != 0) {
775 writel(0, i2c->regs + S3C2410_IICCON);
776 dev_err(i2c->dev, "cannot meet bus frequency required\n");
777 return -EINVAL;
780 /* todo - check that the i2c lines aren't being dragged anywhere */
782 dev_info(i2c->dev, "bus frequency set to %d KHz\n", freq);
783 dev_dbg(i2c->dev, "S3C2410_IICCON=0x%02lx\n", iicon);
785 return 0;
788 /* s3c24xx_i2c_probe
790 * called by the bus driver when a suitable device is found
793 static int s3c24xx_i2c_probe(struct platform_device *pdev)
795 struct s3c24xx_i2c *i2c;
796 struct s3c2410_platform_i2c *pdata;
797 struct resource *res;
798 int ret;
800 pdata = pdev->dev.platform_data;
801 if (!pdata) {
802 dev_err(&pdev->dev, "no platform data\n");
803 return -EINVAL;
806 i2c = kzalloc(sizeof(struct s3c24xx_i2c), GFP_KERNEL);
807 if (!i2c) {
808 dev_err(&pdev->dev, "no memory for state\n");
809 return -ENOMEM;
812 strlcpy(i2c->adap.name, "s3c2410-i2c", sizeof(i2c->adap.name));
813 i2c->adap.owner = THIS_MODULE;
814 i2c->adap.algo = &s3c24xx_i2c_algorithm;
815 i2c->adap.retries = 2;
816 i2c->adap.class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
817 i2c->tx_setup = 50;
819 spin_lock_init(&i2c->lock);
820 init_waitqueue_head(&i2c->wait);
822 /* find the clock and enable it */
824 i2c->dev = &pdev->dev;
825 i2c->clk = clk_get(&pdev->dev, "i2c");
826 if (IS_ERR(i2c->clk)) {
827 dev_err(&pdev->dev, "cannot get clock\n");
828 ret = -ENOENT;
829 goto err_noclk;
832 dev_dbg(&pdev->dev, "clock source %p\n", i2c->clk);
834 clk_enable(i2c->clk);
836 /* map the registers */
838 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
839 if (res == NULL) {
840 dev_err(&pdev->dev, "cannot find IO resource\n");
841 ret = -ENOENT;
842 goto err_clk;
845 i2c->ioarea = request_mem_region(res->start, resource_size(res),
846 pdev->name);
848 if (i2c->ioarea == NULL) {
849 dev_err(&pdev->dev, "cannot request IO\n");
850 ret = -ENXIO;
851 goto err_clk;
854 i2c->regs = ioremap(res->start, resource_size(res));
856 if (i2c->regs == NULL) {
857 dev_err(&pdev->dev, "cannot map IO\n");
858 ret = -ENXIO;
859 goto err_ioarea;
862 dev_dbg(&pdev->dev, "registers %p (%p, %p)\n",
863 i2c->regs, i2c->ioarea, res);
865 /* setup info block for the i2c core */
867 i2c->adap.algo_data = i2c;
868 i2c->adap.dev.parent = &pdev->dev;
870 /* initialise the i2c controller */
872 ret = s3c24xx_i2c_init(i2c);
873 if (ret != 0)
874 goto err_iomap;
876 /* find the IRQ for this unit (note, this relies on the init call to
877 * ensure no current IRQs pending
880 i2c->irq = ret = platform_get_irq(pdev, 0);
881 if (ret <= 0) {
882 dev_err(&pdev->dev, "cannot find IRQ\n");
883 goto err_iomap;
886 ret = request_irq(i2c->irq, s3c24xx_i2c_irq, IRQF_DISABLED,
887 dev_name(&pdev->dev), i2c);
889 if (ret != 0) {
890 dev_err(&pdev->dev, "cannot claim IRQ %d\n", i2c->irq);
891 goto err_iomap;
894 ret = s3c24xx_i2c_register_cpufreq(i2c);
895 if (ret < 0) {
896 dev_err(&pdev->dev, "failed to register cpufreq notifier\n");
897 goto err_irq;
900 /* Note, previous versions of the driver used i2c_add_adapter()
901 * to add the bus at any number. We now pass the bus number via
902 * the platform data, so if unset it will now default to always
903 * being bus 0.
906 i2c->adap.nr = pdata->bus_num;
908 ret = i2c_add_numbered_adapter(&i2c->adap);
909 if (ret < 0) {
910 dev_err(&pdev->dev, "failed to add bus to i2c core\n");
911 goto err_cpufreq;
914 platform_set_drvdata(pdev, i2c);
916 dev_info(&pdev->dev, "%s: S3C I2C adapter\n", dev_name(&i2c->adap.dev));
917 clk_disable(i2c->clk);
918 return 0;
920 err_cpufreq:
921 s3c24xx_i2c_deregister_cpufreq(i2c);
923 err_irq:
924 free_irq(i2c->irq, i2c);
926 err_iomap:
927 iounmap(i2c->regs);
929 err_ioarea:
930 release_resource(i2c->ioarea);
931 kfree(i2c->ioarea);
933 err_clk:
934 clk_disable(i2c->clk);
935 clk_put(i2c->clk);
937 err_noclk:
938 kfree(i2c);
939 return ret;
942 /* s3c24xx_i2c_remove
944 * called when device is removed from the bus
947 static int s3c24xx_i2c_remove(struct platform_device *pdev)
949 struct s3c24xx_i2c *i2c = platform_get_drvdata(pdev);
951 s3c24xx_i2c_deregister_cpufreq(i2c);
953 i2c_del_adapter(&i2c->adap);
954 free_irq(i2c->irq, i2c);
956 clk_disable(i2c->clk);
957 clk_put(i2c->clk);
959 iounmap(i2c->regs);
961 release_resource(i2c->ioarea);
962 kfree(i2c->ioarea);
963 kfree(i2c);
965 return 0;
968 #ifdef CONFIG_PM
969 static int s3c24xx_i2c_suspend_noirq(struct device *dev)
971 struct platform_device *pdev = to_platform_device(dev);
972 struct s3c24xx_i2c *i2c = platform_get_drvdata(pdev);
974 i2c->suspended = 1;
976 return 0;
979 static int s3c24xx_i2c_resume(struct device *dev)
981 struct platform_device *pdev = to_platform_device(dev);
982 struct s3c24xx_i2c *i2c = platform_get_drvdata(pdev);
984 i2c->suspended = 0;
985 clk_enable(i2c->clk);
986 s3c24xx_i2c_init(i2c);
987 clk_disable(i2c->clk);
989 return 0;
992 static const struct dev_pm_ops s3c24xx_i2c_dev_pm_ops = {
993 .suspend_noirq = s3c24xx_i2c_suspend_noirq,
994 .resume = s3c24xx_i2c_resume,
997 #define S3C24XX_DEV_PM_OPS (&s3c24xx_i2c_dev_pm_ops)
998 #else
999 #define S3C24XX_DEV_PM_OPS NULL
1000 #endif
1002 /* device driver for platform bus bits */
1004 static struct platform_device_id s3c24xx_driver_ids[] = {
1006 .name = "s3c2410-i2c",
1007 .driver_data = TYPE_S3C2410,
1008 }, {
1009 .name = "s3c2440-i2c",
1010 .driver_data = TYPE_S3C2440,
1011 }, { },
1013 MODULE_DEVICE_TABLE(platform, s3c24xx_driver_ids);
1015 static struct platform_driver s3c24xx_i2c_driver = {
1016 .probe = s3c24xx_i2c_probe,
1017 .remove = s3c24xx_i2c_remove,
1018 .id_table = s3c24xx_driver_ids,
1019 .driver = {
1020 .owner = THIS_MODULE,
1021 .name = "s3c-i2c",
1022 .pm = S3C24XX_DEV_PM_OPS,
1026 static int __init i2c_adap_s3c_init(void)
1028 return platform_driver_register(&s3c24xx_i2c_driver);
1030 subsys_initcall(i2c_adap_s3c_init);
1032 static void __exit i2c_adap_s3c_exit(void)
1034 platform_driver_unregister(&s3c24xx_i2c_driver);
1036 module_exit(i2c_adap_s3c_exit);
1038 MODULE_DESCRIPTION("S3C24XX I2C Bus driver");
1039 MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
1040 MODULE_LICENSE("GPL");