2 * Copyright (c) 2006, Intel Corporation.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
17 * Copyright (C) Ashok Raj <ashok.raj@intel.com>
18 * Copyright (C) Shaohua Li <shaohua.li@intel.com>
24 #include <linux/acpi.h>
25 #include <linux/types.h>
26 #include <linux/msi.h>
27 #include <linux/irqreturn.h>
30 #if defined(CONFIG_DMAR) || defined(CONFIG_INTR_REMAP)
31 struct dmar_drhd_unit
{
32 struct list_head list
; /* list of drhd units */
33 struct acpi_dmar_header
*hdr
; /* ACPI header */
34 u64 reg_base_addr
; /* register base address*/
35 struct pci_dev
**devices
; /* target device array */
36 int devices_cnt
; /* target device count */
37 u16 segment
; /* PCI domain */
38 u8 ignored
:1; /* ignore drhd */
40 struct intel_iommu
*iommu
;
43 extern struct list_head dmar_drhd_units
;
45 #define for_each_drhd_unit(drhd) \
46 list_for_each_entry(drhd, &dmar_drhd_units, list)
48 #define for_each_active_iommu(i, drhd) \
49 list_for_each_entry(drhd, &dmar_drhd_units, list) \
50 if (i=drhd->iommu, drhd->ignored) {} else
52 #define for_each_iommu(i, drhd) \
53 list_for_each_entry(drhd, &dmar_drhd_units, list) \
54 if (i=drhd->iommu, 0) {} else
56 extern int dmar_table_init(void);
57 extern int dmar_dev_scope_init(void);
59 /* Intel IOMMU detection */
60 extern void detect_intel_iommu(void);
61 extern int enable_drhd_fault_handling(void);
63 extern int parse_ioapics_under_ir(void);
64 extern int alloc_iommu(struct dmar_drhd_unit
*);
66 static inline void detect_intel_iommu(void)
71 static inline int dmar_table_init(void)
75 static inline int enable_drhd_fault_handling(void)
79 #endif /* !CONFIG_DMAR && !CONFIG_INTR_REMAP */
109 #ifdef CONFIG_INTR_REMAP
110 extern int intr_remapping_enabled
;
111 extern int intr_remapping_supported(void);
112 extern int enable_intr_remapping(int);
113 extern void disable_intr_remapping(void);
114 extern int reenable_intr_remapping(int);
116 extern int get_irte(int irq
, struct irte
*entry
);
117 extern int modify_irte(int irq
, struct irte
*irte_modified
);
118 extern int alloc_irte(struct intel_iommu
*iommu
, int irq
, u16 count
);
119 extern int set_irte_irq(int irq
, struct intel_iommu
*iommu
, u16 index
,
121 extern int map_irq_to_irte_handle(int irq
, u16
*sub_handle
);
122 extern int clear_irte_irq(int irq
, struct intel_iommu
*iommu
, u16 index
);
123 extern int flush_irte(int irq
);
124 extern int free_irte(int irq
);
126 extern int irq_remapped(int irq
);
127 extern struct intel_iommu
*map_dev_to_ir(struct pci_dev
*dev
);
128 extern struct intel_iommu
*map_ioapic_to_ir(int apic
);
129 extern struct intel_iommu
*map_hpet_to_ir(u8 id
);
130 extern int set_ioapic_sid(struct irte
*irte
, int apic
);
131 extern int set_hpet_sid(struct irte
*irte
, u8 id
);
132 extern int set_msi_sid(struct irte
*irte
, struct pci_dev
*dev
);
134 static inline int alloc_irte(struct intel_iommu
*iommu
, int irq
, u16 count
)
138 static inline int modify_irte(int irq
, struct irte
*irte_modified
)
142 static inline int free_irte(int irq
)
146 static inline int map_irq_to_irte_handle(int irq
, u16
*sub_handle
)
150 static inline int set_irte_irq(int irq
, struct intel_iommu
*iommu
, u16 index
,
155 static inline struct intel_iommu
*map_dev_to_ir(struct pci_dev
*dev
)
159 static inline struct intel_iommu
*map_ioapic_to_ir(int apic
)
163 static inline struct intel_iommu
*map_hpet_to_ir(unsigned int hpet_id
)
167 static inline int set_ioapic_sid(struct irte
*irte
, int apic
)
171 static inline int set_hpet_sid(struct irte
*irte
, u8 id
)
175 static inline int set_msi_sid(struct irte
*irte
, struct pci_dev
*dev
)
180 #define irq_remapped(irq) (0)
181 #define enable_intr_remapping(mode) (-1)
182 #define disable_intr_remapping() (0)
183 #define reenable_intr_remapping(mode) (0)
184 #define intr_remapping_enabled (0)
187 /* Can't use the common MSI interrupt functions
188 * since DMAR is not a pci device
190 extern void dmar_msi_unmask(unsigned int irq
);
191 extern void dmar_msi_mask(unsigned int irq
);
192 extern void dmar_msi_read(int irq
, struct msi_msg
*msg
);
193 extern void dmar_msi_write(int irq
, struct msi_msg
*msg
);
194 extern int dmar_set_interrupt(struct intel_iommu
*iommu
);
195 extern irqreturn_t
dmar_fault(int irq
, void *dev_id
);
196 extern int arch_setup_dmar_msi(unsigned int irq
);
199 extern int iommu_detected
, no_iommu
;
200 extern struct list_head dmar_rmrr_units
;
201 struct dmar_rmrr_unit
{
202 struct list_head list
; /* list of rmrr units */
203 struct acpi_dmar_header
*hdr
; /* ACPI header */
204 u64 base_address
; /* reserved base address*/
205 u64 end_address
; /* reserved end address */
206 struct pci_dev
**devices
; /* target devices */
207 int devices_cnt
; /* target device count */
210 #define for_each_rmrr_units(rmrr) \
211 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
213 struct dmar_atsr_unit
{
214 struct list_head list
; /* list of ATSR units */
215 struct acpi_dmar_header
*hdr
; /* ACPI header */
216 struct pci_dev
**devices
; /* target devices */
217 int devices_cnt
; /* target device count */
218 u8 include_all
:1; /* include all ports */
221 extern int intel_iommu_init(void);
222 #else /* !CONFIG_DMAR: */
223 static inline int intel_iommu_init(void) { return -ENODEV
; }
224 #endif /* CONFIG_DMAR */
226 #endif /* __DMAR_H__ */