2 * drivers/net/gianfar.h
4 * Gianfar Ethernet Driver
5 * Driver for FEC on MPC8540 and TSEC on MPC8540/MPC8560
6 * Based on 8260_io/fcc_enet.c
9 * Maintainer: Kumar Gala
10 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
12 * Copyright 2002-2009 Freescale Semiconductor, Inc.
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of the GNU General Public License as published by the
16 * Free Software Foundation; either version 2 of the License, or (at your
17 * option) any later version.
20 * -Add support for module parameters
21 * -Add patch for ethtool phys id
26 #include <linux/kernel.h>
27 #include <linux/sched.h>
28 #include <linux/string.h>
29 #include <linux/errno.h>
30 #include <linux/slab.h>
31 #include <linux/interrupt.h>
32 #include <linux/init.h>
33 #include <linux/delay.h>
34 #include <linux/netdevice.h>
35 #include <linux/etherdevice.h>
36 #include <linux/skbuff.h>
37 #include <linux/spinlock.h>
39 #include <linux/mii.h>
40 #include <linux/phy.h>
44 #include <asm/uaccess.h>
45 #include <linux/module.h>
46 #include <linux/crc32.h>
47 #include <linux/workqueue.h>
48 #include <linux/ethtool.h>
50 /* The maximum number of packets to be handled in one call of gfar_poll */
51 #define GFAR_DEV_WEIGHT 64
54 #define GMAC_FCB_LEN 8
56 /* Default padding amount */
57 #define DEFAULT_PADDING 2
59 /* Number of bytes to align the rx bufs to */
60 #define RXBUF_ALIGNMENT 64
62 /* The number of bytes which composes a unit for the purpose of
63 * allocating data buffers. ie-for any given MTU, the data buffer
64 * will be the next highest multiple of 512 bytes. */
65 #define INCREMENTAL_BUFFER_SIZE 512
68 #define MAC_ADDR_LEN 6
70 #define PHY_INIT_TIMEOUT 100000
71 #define GFAR_PHY_CHANGE_TIME 2
73 #define DEVICE_NAME "%s: Gianfar Ethernet Controller Version 1.2, "
74 #define DRV_NAME "gfar-enet"
75 extern const char gfar_driver_name
[];
76 extern const char gfar_driver_version
[];
78 /* MAXIMUM NUMBER OF QUEUES SUPPORTED */
82 /* MAXIMUM NUMBER OF GROUPS SUPPORTED */
85 /* These need to be powers of 2 for this driver */
86 #define DEFAULT_TX_RING_SIZE 256
87 #define DEFAULT_RX_RING_SIZE 256
89 #define GFAR_RX_MAX_RING_SIZE 256
90 #define GFAR_TX_MAX_RING_SIZE 256
92 #define GFAR_MAX_FIFO_THRESHOLD 511
93 #define GFAR_MAX_FIFO_STARVE 511
94 #define GFAR_MAX_FIFO_STARVE_OFF 511
96 #define DEFAULT_RX_BUFFER_SIZE 1536
97 #define TX_RING_MOD_MASK(size) (size-1)
98 #define RX_RING_MOD_MASK(size) (size-1)
99 #define JUMBO_BUFFER_SIZE 9728
100 #define JUMBO_FRAME_SIZE 9600
102 #define DEFAULT_FIFO_TX_THR 0x100
103 #define DEFAULT_FIFO_TX_STARVE 0x40
104 #define DEFAULT_FIFO_TX_STARVE_OFF 0x80
105 #define DEFAULT_BD_STASH 1
106 #define DEFAULT_STASH_LENGTH 96
107 #define DEFAULT_STASH_INDEX 0
109 /* The number of Exact Match registers */
110 #define GFAR_EM_NUM 15
112 /* Latency of interface clock in nanoseconds */
113 /* Interface clock latency , in this case, means the
114 * time described by a value of 1 in the interrupt
115 * coalescing registers' time fields. Since those fields
116 * refer to the time it takes for 64 clocks to pass, the
117 * latencies are as such:
118 * GBIT = 125MHz => 8ns/clock => 8*64 ns / tick
119 * 100 = 25 MHz => 40ns/clock => 40*64 ns / tick
120 * 10 = 2.5 MHz => 400ns/clock => 400*64 ns / tick
122 #define GFAR_GBIT_TIME 512
123 #define GFAR_100_TIME 2560
124 #define GFAR_10_TIME 25600
126 #define DEFAULT_TX_COALESCE 1
127 #define DEFAULT_TXCOUNT 16
128 #define DEFAULT_TXTIME 21
130 #define DEFAULT_RXTIME 21
132 #define DEFAULT_RX_COALESCE 0
133 #define DEFAULT_RXCOUNT 0
135 #define GFAR_SUPPORTED (SUPPORTED_10baseT_Half \
136 | SUPPORTED_10baseT_Full \
137 | SUPPORTED_100baseT_Half \
138 | SUPPORTED_100baseT_Full \
139 | SUPPORTED_Autoneg \
142 /* TBI register addresses */
143 #define MII_TBICON 0x11
145 /* TBICON register bit fields */
146 #define TBICON_CLK_SELECT 0x0020
148 /* MAC register bits */
149 #define MACCFG1_SOFT_RESET 0x80000000
150 #define MACCFG1_RESET_RX_MC 0x00080000
151 #define MACCFG1_RESET_TX_MC 0x00040000
152 #define MACCFG1_RESET_RX_FUN 0x00020000
153 #define MACCFG1_RESET_TX_FUN 0x00010000
154 #define MACCFG1_LOOPBACK 0x00000100
155 #define MACCFG1_RX_FLOW 0x00000020
156 #define MACCFG1_TX_FLOW 0x00000010
157 #define MACCFG1_SYNCD_RX_EN 0x00000008
158 #define MACCFG1_RX_EN 0x00000004
159 #define MACCFG1_SYNCD_TX_EN 0x00000002
160 #define MACCFG1_TX_EN 0x00000001
162 #define MACCFG2_INIT_SETTINGS 0x00007205
163 #define MACCFG2_FULL_DUPLEX 0x00000001
164 #define MACCFG2_IF 0x00000300
165 #define MACCFG2_MII 0x00000100
166 #define MACCFG2_GMII 0x00000200
167 #define MACCFG2_HUGEFRAME 0x00000020
168 #define MACCFG2_LENGTHCHECK 0x00000010
169 #define MACCFG2_MPEN 0x00000008
171 #define ECNTRL_INIT_SETTINGS 0x00001000
172 #define ECNTRL_TBI_MODE 0x00000020
173 #define ECNTRL_REDUCED_MODE 0x00000010
174 #define ECNTRL_R100 0x00000008
175 #define ECNTRL_REDUCED_MII_MODE 0x00000004
176 #define ECNTRL_SGMII_MODE 0x00000002
178 #define MRBLR_INIT_SETTINGS DEFAULT_RX_BUFFER_SIZE
180 #define MINFLR_INIT_SETTINGS 0x00000040
183 #define TQUEUE_EN0 0x00008000
184 #define TQUEUE_EN1 0x00004000
185 #define TQUEUE_EN2 0x00002000
186 #define TQUEUE_EN3 0x00001000
187 #define TQUEUE_EN4 0x00000800
188 #define TQUEUE_EN5 0x00000400
189 #define TQUEUE_EN6 0x00000200
190 #define TQUEUE_EN7 0x00000100
191 #define TQUEUE_EN_ALL 0x0000FF00
193 #define TR03WT_WT0_MASK 0xFF000000
194 #define TR03WT_WT1_MASK 0x00FF0000
195 #define TR03WT_WT2_MASK 0x0000FF00
196 #define TR03WT_WT3_MASK 0x000000FF
198 #define TR47WT_WT4_MASK 0xFF000000
199 #define TR47WT_WT5_MASK 0x00FF0000
200 #define TR47WT_WT6_MASK 0x0000FF00
201 #define TR47WT_WT7_MASK 0x000000FF
204 #define RQUEUE_EX0 0x00800000
205 #define RQUEUE_EX1 0x00400000
206 #define RQUEUE_EX2 0x00200000
207 #define RQUEUE_EX3 0x00100000
208 #define RQUEUE_EX4 0x00080000
209 #define RQUEUE_EX5 0x00040000
210 #define RQUEUE_EX6 0x00020000
211 #define RQUEUE_EX7 0x00010000
212 #define RQUEUE_EX_ALL 0x00FF0000
214 #define RQUEUE_EN0 0x00000080
215 #define RQUEUE_EN1 0x00000040
216 #define RQUEUE_EN2 0x00000020
217 #define RQUEUE_EN3 0x00000010
218 #define RQUEUE_EN4 0x00000008
219 #define RQUEUE_EN5 0x00000004
220 #define RQUEUE_EN6 0x00000002
221 #define RQUEUE_EN7 0x00000001
222 #define RQUEUE_EN_ALL 0x000000FF
224 /* Init to do tx snooping for buffers and descriptors */
225 #define DMACTRL_INIT_SETTINGS 0x000000c3
226 #define DMACTRL_GRS 0x00000010
227 #define DMACTRL_GTS 0x00000008
229 #define TSTAT_CLEAR_THALT_ALL 0xFF000000
230 #define TSTAT_CLEAR_THALT 0x80000000
231 #define TSTAT_CLEAR_THALT0 0x80000000
232 #define TSTAT_CLEAR_THALT1 0x40000000
233 #define TSTAT_CLEAR_THALT2 0x20000000
234 #define TSTAT_CLEAR_THALT3 0x10000000
235 #define TSTAT_CLEAR_THALT4 0x08000000
236 #define TSTAT_CLEAR_THALT5 0x04000000
237 #define TSTAT_CLEAR_THALT6 0x02000000
238 #define TSTAT_CLEAR_THALT7 0x01000000
240 /* Interrupt coalescing macros */
241 #define IC_ICEN 0x80000000
242 #define IC_ICFT_MASK 0x1fe00000
243 #define IC_ICFT_SHIFT 21
244 #define mk_ic_icft(x) \
245 (((unsigned int)x << IC_ICFT_SHIFT)&IC_ICFT_MASK)
246 #define IC_ICTT_MASK 0x0000ffff
247 #define mk_ic_ictt(x) (x&IC_ICTT_MASK)
249 #define mk_ic_value(count, time) (IC_ICEN | \
250 mk_ic_icft(count) | \
252 #define get_icft_value(ic) (((unsigned long)ic & IC_ICFT_MASK) >> \
254 #define get_ictt_value(ic) ((unsigned long)ic & IC_ICTT_MASK)
256 #define DEFAULT_TXIC mk_ic_value(DEFAULT_TXCOUNT, DEFAULT_TXTIME)
257 #define DEFAULT_RXIC mk_ic_value(DEFAULT_RXCOUNT, DEFAULT_RXTIME)
259 #define skip_bd(bdp, stride, base, ring_size) ({ \
260 typeof(bdp) new_bd = (bdp) + (stride); \
261 (new_bd >= (base) + (ring_size)) ? (new_bd - (ring_size)) : new_bd; })
263 #define next_bd(bdp, base, ring_size) skip_bd(bdp, 1, base, ring_size)
265 #define RCTRL_PAL_MASK 0x001f0000
266 #define RCTRL_VLEX 0x00002000
267 #define RCTRL_FILREN 0x00001000
268 #define RCTRL_GHTX 0x00000400
269 #define RCTRL_IPCSEN 0x00000200
270 #define RCTRL_TUCSEN 0x00000100
271 #define RCTRL_PRSDEP_MASK 0x000000c0
272 #define RCTRL_PRSDEP_INIT 0x000000c0
273 #define RCTRL_PROM 0x00000008
274 #define RCTRL_EMEN 0x00000002
275 #define RCTRL_REQ_PARSER (RCTRL_VLEX | RCTRL_IPCSEN | \
277 #define RCTRL_CHECKSUMMING (RCTRL_IPCSEN | RCTRL_TUCSEN | \
279 #define RCTRL_EXTHASH (RCTRL_GHTX)
280 #define RCTRL_VLAN (RCTRL_PRSDEP_INIT)
281 #define RCTRL_PADDING(x) ((x << 16) & RCTRL_PAL_MASK)
284 #define RSTAT_CLEAR_RHALT 0x00800000
286 #define TCTRL_IPCSEN 0x00004000
287 #define TCTRL_TUCSEN 0x00002000
288 #define TCTRL_VLINS 0x00001000
289 #define TCTRL_THDF 0x00000800
290 #define TCTRL_RFCPAUSE 0x00000010
291 #define TCTRL_TFCPAUSE 0x00000008
292 #define TCTRL_TXSCHED_MASK 0x00000006
293 #define TCTRL_TXSCHED_INIT 0x00000000
294 #define TCTRL_TXSCHED_PRIO 0x00000002
295 #define TCTRL_TXSCHED_WRRS 0x00000004
296 #define TCTRL_INIT_CSUM (TCTRL_TUCSEN | TCTRL_IPCSEN)
298 #define IEVENT_INIT_CLEAR 0xffffffff
299 #define IEVENT_BABR 0x80000000
300 #define IEVENT_RXC 0x40000000
301 #define IEVENT_BSY 0x20000000
302 #define IEVENT_EBERR 0x10000000
303 #define IEVENT_MSRO 0x04000000
304 #define IEVENT_GTSC 0x02000000
305 #define IEVENT_BABT 0x01000000
306 #define IEVENT_TXC 0x00800000
307 #define IEVENT_TXE 0x00400000
308 #define IEVENT_TXB 0x00200000
309 #define IEVENT_TXF 0x00100000
310 #define IEVENT_LC 0x00040000
311 #define IEVENT_CRL 0x00020000
312 #define IEVENT_XFUN 0x00010000
313 #define IEVENT_RXB0 0x00008000
314 #define IEVENT_MAG 0x00000800
315 #define IEVENT_GRSC 0x00000100
316 #define IEVENT_RXF0 0x00000080
317 #define IEVENT_FIR 0x00000008
318 #define IEVENT_FIQ 0x00000004
319 #define IEVENT_DPE 0x00000002
320 #define IEVENT_PERR 0x00000001
321 #define IEVENT_RX_MASK (IEVENT_RXB0 | IEVENT_RXF0 | IEVENT_BSY)
322 #define IEVENT_TX_MASK (IEVENT_TXB | IEVENT_TXF)
323 #define IEVENT_RTX_MASK (IEVENT_RX_MASK | IEVENT_TX_MASK)
324 #define IEVENT_ERR_MASK \
325 (IEVENT_RXC | IEVENT_BSY | IEVENT_EBERR | IEVENT_MSRO | \
326 IEVENT_BABT | IEVENT_TXC | IEVENT_TXE | IEVENT_LC \
327 | IEVENT_CRL | IEVENT_XFUN | IEVENT_DPE | IEVENT_PERR \
328 | IEVENT_MAG | IEVENT_BABR)
330 #define IMASK_INIT_CLEAR 0x00000000
331 #define IMASK_BABR 0x80000000
332 #define IMASK_RXC 0x40000000
333 #define IMASK_BSY 0x20000000
334 #define IMASK_EBERR 0x10000000
335 #define IMASK_MSRO 0x04000000
336 #define IMASK_GRSC 0x02000000
337 #define IMASK_BABT 0x01000000
338 #define IMASK_TXC 0x00800000
339 #define IMASK_TXEEN 0x00400000
340 #define IMASK_TXBEN 0x00200000
341 #define IMASK_TXFEN 0x00100000
342 #define IMASK_LC 0x00040000
343 #define IMASK_CRL 0x00020000
344 #define IMASK_XFUN 0x00010000
345 #define IMASK_RXB0 0x00008000
346 #define IMASK_MAG 0x00000800
347 #define IMASK_GTSC 0x00000100
348 #define IMASK_RXFEN0 0x00000080
349 #define IMASK_FIR 0x00000008
350 #define IMASK_FIQ 0x00000004
351 #define IMASK_DPE 0x00000002
352 #define IMASK_PERR 0x00000001
353 #define IMASK_DEFAULT (IMASK_TXEEN | IMASK_TXFEN | IMASK_TXBEN | \
354 IMASK_RXFEN0 | IMASK_BSY | IMASK_EBERR | IMASK_BABR | \
355 IMASK_XFUN | IMASK_RXC | IMASK_BABT | IMASK_DPE \
357 #define IMASK_RTX_DISABLED ((~(IMASK_RXFEN0 | IMASK_TXFEN | IMASK_BSY)) \
360 /* Fifo management */
361 #define FIFO_TX_THR_MASK 0x01ff
362 #define FIFO_TX_STARVE_MASK 0x01ff
363 #define FIFO_TX_STARVE_OFF_MASK 0x01ff
365 /* Attribute fields */
367 /* This enables rx snooping for buffers and descriptors */
368 #define ATTR_BDSTASH 0x00000800
370 #define ATTR_BUFSTASH 0x00004000
372 #define ATTR_SNOOPING 0x000000c0
373 #define ATTR_INIT_SETTINGS ATTR_SNOOPING
375 #define ATTRELI_INIT_SETTINGS 0x0
376 #define ATTRELI_EL_MASK 0x3fff0000
377 #define ATTRELI_EL(x) (x << 16)
378 #define ATTRELI_EI_MASK 0x00003fff
379 #define ATTRELI_EI(x) (x)
381 #define BD_LFLAG(flags) ((flags) << 16)
382 #define BD_LENGTH_MASK 0x0000ffff
384 #define CLASS_CODE_UNRECOG 0x00
385 #define CLASS_CODE_DUMMY1 0x01
386 #define CLASS_CODE_ETHERTYPE1 0x02
387 #define CLASS_CODE_ETHERTYPE2 0x03
388 #define CLASS_CODE_USER_PROG1 0x04
389 #define CLASS_CODE_USER_PROG2 0x05
390 #define CLASS_CODE_USER_PROG3 0x06
391 #define CLASS_CODE_USER_PROG4 0x07
392 #define CLASS_CODE_TCP_IPV4 0x08
393 #define CLASS_CODE_UDP_IPV4 0x09
394 #define CLASS_CODE_AH_ESP_IPV4 0x0a
395 #define CLASS_CODE_SCTP_IPV4 0x0b
396 #define CLASS_CODE_TCP_IPV6 0x0c
397 #define CLASS_CODE_UDP_IPV6 0x0d
398 #define CLASS_CODE_AH_ESP_IPV6 0x0e
399 #define CLASS_CODE_SCTP_IPV6 0x0f
401 #define FPR_FILER_MASK 0xFFFFFFFF
402 #define MAX_FILER_IDX 0xFF
404 /* RQFCR register bits */
405 #define RQFCR_GPI 0x80000000
406 #define RQFCR_HASHTBL_Q 0x00000000
407 #define RQFCR_HASHTBL_0 0x00020000
408 #define RQFCR_HASHTBL_1 0x00040000
409 #define RQFCR_HASHTBL_2 0x00060000
410 #define RQFCR_HASHTBL_3 0x00080000
411 #define RQFCR_HASH 0x00010000
412 #define RQFCR_CLE 0x00000200
413 #define RQFCR_RJE 0x00000100
414 #define RQFCR_AND 0x00000080
415 #define RQFCR_CMP_EXACT 0x00000000
416 #define RQFCR_CMP_MATCH 0x00000020
417 #define RQFCR_CMP_NOEXACT 0x00000040
418 #define RQFCR_CMP_NOMATCH 0x00000060
420 /* RQFCR PID values */
421 #define RQFCR_PID_MASK 0x00000000
422 #define RQFCR_PID_PARSE 0x00000001
423 #define RQFCR_PID_ARB 0x00000002
424 #define RQFCR_PID_DAH 0x00000003
425 #define RQFCR_PID_DAL 0x00000004
426 #define RQFCR_PID_SAH 0x00000005
427 #define RQFCR_PID_SAL 0x00000006
428 #define RQFCR_PID_ETY 0x00000007
429 #define RQFCR_PID_VID 0x00000008
430 #define RQFCR_PID_PRI 0x00000009
431 #define RQFCR_PID_TOS 0x0000000A
432 #define RQFCR_PID_L4P 0x0000000B
433 #define RQFCR_PID_DIA 0x0000000C
434 #define RQFCR_PID_SIA 0x0000000D
435 #define RQFCR_PID_DPT 0x0000000E
436 #define RQFCR_PID_SPT 0x0000000F
438 /* RQFPR when PID is 0x0001 */
439 #define RQFPR_HDR_GE_512 0x00200000
440 #define RQFPR_LERR 0x00100000
441 #define RQFPR_RAR 0x00080000
442 #define RQFPR_RARQ 0x00040000
443 #define RQFPR_AR 0x00020000
444 #define RQFPR_ARQ 0x00010000
445 #define RQFPR_EBC 0x00008000
446 #define RQFPR_VLN 0x00004000
447 #define RQFPR_CFI 0x00002000
448 #define RQFPR_JUM 0x00001000
449 #define RQFPR_IPF 0x00000800
450 #define RQFPR_FIF 0x00000400
451 #define RQFPR_IPV4 0x00000200
452 #define RQFPR_IPV6 0x00000100
453 #define RQFPR_ICC 0x00000080
454 #define RQFPR_ICV 0x00000040
455 #define RQFPR_TCP 0x00000020
456 #define RQFPR_UDP 0x00000010
457 #define RQFPR_TUC 0x00000008
458 #define RQFPR_TUV 0x00000004
459 #define RQFPR_PER 0x00000002
460 #define RQFPR_EER 0x00000001
462 /* TxBD status field bits */
463 #define TXBD_READY 0x8000
464 #define TXBD_PADCRC 0x4000
465 #define TXBD_WRAP 0x2000
466 #define TXBD_INTERRUPT 0x1000
467 #define TXBD_LAST 0x0800
468 #define TXBD_CRC 0x0400
469 #define TXBD_DEF 0x0200
470 #define TXBD_HUGEFRAME 0x0080
471 #define TXBD_LATECOLLISION 0x0080
472 #define TXBD_RETRYLIMIT 0x0040
473 #define TXBD_RETRYCOUNTMASK 0x003c
474 #define TXBD_UNDERRUN 0x0002
475 #define TXBD_TOE 0x0002
477 /* Tx FCB param bits */
478 #define TXFCB_VLN 0x80
479 #define TXFCB_IP 0x40
480 #define TXFCB_IP6 0x20
481 #define TXFCB_TUP 0x10
482 #define TXFCB_UDP 0x08
483 #define TXFCB_CIP 0x04
484 #define TXFCB_CTU 0x02
485 #define TXFCB_NPH 0x01
486 #define TXFCB_DEFAULT (TXFCB_IP|TXFCB_TUP|TXFCB_CTU|TXFCB_NPH)
488 /* RxBD status field bits */
489 #define RXBD_EMPTY 0x8000
490 #define RXBD_RO1 0x4000
491 #define RXBD_WRAP 0x2000
492 #define RXBD_INTERRUPT 0x1000
493 #define RXBD_LAST 0x0800
494 #define RXBD_FIRST 0x0400
495 #define RXBD_MISS 0x0100
496 #define RXBD_BROADCAST 0x0080
497 #define RXBD_MULTICAST 0x0040
498 #define RXBD_LARGE 0x0020
499 #define RXBD_NONOCTET 0x0010
500 #define RXBD_SHORT 0x0008
501 #define RXBD_CRCERR 0x0004
502 #define RXBD_OVERRUN 0x0002
503 #define RXBD_TRUNCATED 0x0001
504 #define RXBD_STATS 0x01ff
505 #define RXBD_ERR (RXBD_LARGE | RXBD_SHORT | RXBD_NONOCTET \
506 | RXBD_CRCERR | RXBD_OVERRUN \
509 /* Rx FCB status field bits */
510 #define RXFCB_VLN 0x8000
511 #define RXFCB_IP 0x4000
512 #define RXFCB_IP6 0x2000
513 #define RXFCB_TUP 0x1000
514 #define RXFCB_CIP 0x0800
515 #define RXFCB_CTU 0x0400
516 #define RXFCB_EIP 0x0200
517 #define RXFCB_ETU 0x0100
518 #define RXFCB_CSUM_MASK 0x0f00
519 #define RXFCB_PERR_MASK 0x000c
520 #define RXFCB_PERR_BADL3 0x0008
522 #define GFAR_INT_NAME_MAX IFNAMSIZ + 4
528 u16 status
; /* Status Fields */
529 u16 length
; /* Buffer length */
533 u32 bufPtr
; /* Buffer Pointer */
539 u8 l4os
; /* Level 4 Header Offset */
540 u8 l3os
; /* Level 3 Header Offset */
541 u16 phcs
; /* Pseudo-header Checksum */
542 u16 vlctl
; /* VLAN control word */
549 u16 status
; /* Status Fields */
550 u16 length
; /* Buffer Length */
554 u32 bufPtr
; /* Buffer Pointer */
559 u8 rq
; /* Receive Queue index */
560 u8 pro
; /* Layer 4 Protocol */
562 u16 vlctl
; /* VLAN control word */
567 u32 tr64
; /* 0x.680 - Transmit and Receive 64-byte Frame Counter */
568 u32 tr127
; /* 0x.684 - Transmit and Receive 65-127 byte Frame Counter */
569 u32 tr255
; /* 0x.688 - Transmit and Receive 128-255 byte Frame Counter */
570 u32 tr511
; /* 0x.68c - Transmit and Receive 256-511 byte Frame Counter */
571 u32 tr1k
; /* 0x.690 - Transmit and Receive 512-1023 byte Frame Counter */
572 u32 trmax
; /* 0x.694 - Transmit and Receive 1024-1518 byte Frame Counter */
573 u32 trmgv
; /* 0x.698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
574 u32 rbyt
; /* 0x.69c - Receive Byte Counter */
575 u32 rpkt
; /* 0x.6a0 - Receive Packet Counter */
576 u32 rfcs
; /* 0x.6a4 - Receive FCS Error Counter */
577 u32 rmca
; /* 0x.6a8 - Receive Multicast Packet Counter */
578 u32 rbca
; /* 0x.6ac - Receive Broadcast Packet Counter */
579 u32 rxcf
; /* 0x.6b0 - Receive Control Frame Packet Counter */
580 u32 rxpf
; /* 0x.6b4 - Receive Pause Frame Packet Counter */
581 u32 rxuo
; /* 0x.6b8 - Receive Unknown OP Code Counter */
582 u32 raln
; /* 0x.6bc - Receive Alignment Error Counter */
583 u32 rflr
; /* 0x.6c0 - Receive Frame Length Error Counter */
584 u32 rcde
; /* 0x.6c4 - Receive Code Error Counter */
585 u32 rcse
; /* 0x.6c8 - Receive Carrier Sense Error Counter */
586 u32 rund
; /* 0x.6cc - Receive Undersize Packet Counter */
587 u32 rovr
; /* 0x.6d0 - Receive Oversize Packet Counter */
588 u32 rfrg
; /* 0x.6d4 - Receive Fragments Counter */
589 u32 rjbr
; /* 0x.6d8 - Receive Jabber Counter */
590 u32 rdrp
; /* 0x.6dc - Receive Drop Counter */
591 u32 tbyt
; /* 0x.6e0 - Transmit Byte Counter Counter */
592 u32 tpkt
; /* 0x.6e4 - Transmit Packet Counter */
593 u32 tmca
; /* 0x.6e8 - Transmit Multicast Packet Counter */
594 u32 tbca
; /* 0x.6ec - Transmit Broadcast Packet Counter */
595 u32 txpf
; /* 0x.6f0 - Transmit Pause Control Frame Counter */
596 u32 tdfr
; /* 0x.6f4 - Transmit Deferral Packet Counter */
597 u32 tedf
; /* 0x.6f8 - Transmit Excessive Deferral Packet Counter */
598 u32 tscl
; /* 0x.6fc - Transmit Single Collision Packet Counter */
599 u32 tmcl
; /* 0x.700 - Transmit Multiple Collision Packet Counter */
600 u32 tlcl
; /* 0x.704 - Transmit Late Collision Packet Counter */
601 u32 txcl
; /* 0x.708 - Transmit Excessive Collision Packet Counter */
602 u32 tncl
; /* 0x.70c - Transmit Total Collision Counter */
604 u32 tdrp
; /* 0x.714 - Transmit Drop Frame Counter */
605 u32 tjbr
; /* 0x.718 - Transmit Jabber Frame Counter */
606 u32 tfcs
; /* 0x.71c - Transmit FCS Error Counter */
607 u32 txcf
; /* 0x.720 - Transmit Control Frame Counter */
608 u32 tovr
; /* 0x.724 - Transmit Oversize Frame Counter */
609 u32 tund
; /* 0x.728 - Transmit Undersize Frame Counter */
610 u32 tfrg
; /* 0x.72c - Transmit Fragments Frame Counter */
611 u32 car1
; /* 0x.730 - Carry Register One */
612 u32 car2
; /* 0x.734 - Carry Register Two */
613 u32 cam1
; /* 0x.738 - Carry Mask Register One */
614 u32 cam2
; /* 0x.73c - Carry Mask Register Two */
617 struct gfar_extra_stats
{
634 #define GFAR_RMON_LEN ((sizeof(struct rmon_mib) - 16)/sizeof(u32))
635 #define GFAR_EXTRA_STATS_LEN (sizeof(struct gfar_extra_stats)/sizeof(u64))
637 /* Number of stats in the stats structure (ignore car and cam regs)*/
638 #define GFAR_STATS_LEN (GFAR_RMON_LEN + GFAR_EXTRA_STATS_LEN)
640 #define GFAR_INFOSTR_LEN 32
643 u64 extra
[GFAR_EXTRA_STATS_LEN
];
644 u64 rmon
[GFAR_RMON_LEN
];
649 u32 tsec_id
; /* 0x.000 - Controller ID register */
650 u32 tsec_id2
; /* 0x.004 - Controller ID2 register */
652 u32 ievent
; /* 0x.010 - Interrupt Event Register */
653 u32 imask
; /* 0x.014 - Interrupt Mask Register */
654 u32 edis
; /* 0x.018 - Error Disabled Register */
655 u32 emapg
; /* 0x.01c - Group Error mapping register */
656 u32 ecntrl
; /* 0x.020 - Ethernet Control Register */
657 u32 minflr
; /* 0x.024 - Minimum Frame Length Register */
658 u32 ptv
; /* 0x.028 - Pause Time Value Register */
659 u32 dmactrl
; /* 0x.02c - DMA Control Register */
660 u32 tbipa
; /* 0x.030 - TBI PHY Address Register */
662 u32 fifo_rx_pause
; /* 0x.050 - FIFO receive pause start threshold
664 u32 fifo_rx_pause_shutoff
; /* x.054 - FIFO receive starve shutoff
666 u32 fifo_rx_alarm
; /* 0x.058 - FIFO receive alarm start threshold
668 u32 fifo_rx_alarm_shutoff
; /*0x.05c - FIFO receive alarm starve
671 u32 fifo_tx_thr
; /* 0x.08c - FIFO transmit threshold register */
673 u32 fifo_tx_starve
; /* 0x.098 - FIFO transmit starve register */
674 u32 fifo_tx_starve_shutoff
; /* 0x.09c - FIFO transmit starve shutoff register */
676 u32 tctrl
; /* 0x.100 - Transmit Control Register */
677 u32 tstat
; /* 0x.104 - Transmit Status Register */
678 u32 dfvlan
; /* 0x.108 - Default VLAN Control word */
679 u32 tbdlen
; /* 0x.10c - Transmit Buffer Descriptor Data Length Register */
680 u32 txic
; /* 0x.110 - Transmit Interrupt Coalescing Configuration Register */
681 u32 tqueue
; /* 0x.114 - Transmit queue control register */
683 u32 tr03wt
; /* 0x.140 - TxBD Rings 0-3 round-robin weightings */
684 u32 tr47wt
; /* 0x.144 - TxBD Rings 4-7 round-robin weightings */
686 u32 tbdbph
; /* 0x.17c - Tx data buffer pointer high */
688 u32 tbptr0
; /* 0x.184 - TxBD Pointer for ring 0 */
690 u32 tbptr1
; /* 0x.18c - TxBD Pointer for ring 1 */
692 u32 tbptr2
; /* 0x.194 - TxBD Pointer for ring 2 */
694 u32 tbptr3
; /* 0x.19c - TxBD Pointer for ring 3 */
696 u32 tbptr4
; /* 0x.1a4 - TxBD Pointer for ring 4 */
698 u32 tbptr5
; /* 0x.1ac - TxBD Pointer for ring 5 */
700 u32 tbptr6
; /* 0x.1b4 - TxBD Pointer for ring 6 */
702 u32 tbptr7
; /* 0x.1bc - TxBD Pointer for ring 7 */
704 u32 tbaseh
; /* 0x.200 - TxBD base address high */
705 u32 tbase0
; /* 0x.204 - TxBD Base Address of ring 0 */
707 u32 tbase1
; /* 0x.20c - TxBD Base Address of ring 1 */
709 u32 tbase2
; /* 0x.214 - TxBD Base Address of ring 2 */
711 u32 tbase3
; /* 0x.21c - TxBD Base Address of ring 3 */
713 u32 tbase4
; /* 0x.224 - TxBD Base Address of ring 4 */
715 u32 tbase5
; /* 0x.22c - TxBD Base Address of ring 5 */
717 u32 tbase6
; /* 0x.234 - TxBD Base Address of ring 6 */
719 u32 tbase7
; /* 0x.23c - TxBD Base Address of ring 7 */
721 u32 rctrl
; /* 0x.300 - Receive Control Register */
722 u32 rstat
; /* 0x.304 - Receive Status Register */
724 u32 rxic
; /* 0x.310 - Receive Interrupt Coalescing Configuration Register */
725 u32 rqueue
; /* 0x.314 - Receive queue control register */
726 u32 rir0
; /* 0x.318 - Ring mapping register 0 */
727 u32 rir1
; /* 0x.31c - Ring mapping register 1 */
728 u32 rir2
; /* 0x.320 - Ring mapping register 2 */
729 u32 rir3
; /* 0x.324 - Ring mapping register 3 */
731 u32 rbifx
; /* 0x.330 - Receive bit field extract control register */
732 u32 rqfar
; /* 0x.334 - Receive queue filing table address register */
733 u32 rqfcr
; /* 0x.338 - Receive queue filing table control register */
734 u32 rqfpr
; /* 0x.33c - Receive queue filing table property register */
735 u32 mrblr
; /* 0x.340 - Maximum Receive Buffer Length Register */
737 u32 rbdbph
; /* 0x.37c - Rx data buffer pointer high */
739 u32 rbptr0
; /* 0x.384 - RxBD pointer for ring 0 */
741 u32 rbptr1
; /* 0x.38c - RxBD pointer for ring 1 */
743 u32 rbptr2
; /* 0x.394 - RxBD pointer for ring 2 */
745 u32 rbptr3
; /* 0x.39c - RxBD pointer for ring 3 */
747 u32 rbptr4
; /* 0x.3a4 - RxBD pointer for ring 4 */
749 u32 rbptr5
; /* 0x.3ac - RxBD pointer for ring 5 */
751 u32 rbptr6
; /* 0x.3b4 - RxBD pointer for ring 6 */
753 u32 rbptr7
; /* 0x.3bc - RxBD pointer for ring 7 */
755 u32 rbaseh
; /* 0x.400 - RxBD base address high */
756 u32 rbase0
; /* 0x.404 - RxBD base address of ring 0 */
758 u32 rbase1
; /* 0x.40c - RxBD base address of ring 1 */
760 u32 rbase2
; /* 0x.414 - RxBD base address of ring 2 */
762 u32 rbase3
; /* 0x.41c - RxBD base address of ring 3 */
764 u32 rbase4
; /* 0x.424 - RxBD base address of ring 4 */
766 u32 rbase5
; /* 0x.42c - RxBD base address of ring 5 */
768 u32 rbase6
; /* 0x.434 - RxBD base address of ring 6 */
770 u32 rbase7
; /* 0x.43c - RxBD base address of ring 7 */
772 u32 maccfg1
; /* 0x.500 - MAC Configuration 1 Register */
773 u32 maccfg2
; /* 0x.504 - MAC Configuration 2 Register */
774 u32 ipgifg
; /* 0x.508 - Inter Packet Gap/Inter Frame Gap Register */
775 u32 hafdup
; /* 0x.50c - Half Duplex Register */
776 u32 maxfrm
; /* 0x.510 - Maximum Frame Length Register */
778 u8 gfar_mii_regs
[24]; /* See gianfar_phy.h */
779 u32 ifctrl
; /* 0x.538 - Interface control register */
780 u32 ifstat
; /* 0x.53c - Interface Status Register */
781 u32 macstnaddr1
; /* 0x.540 - Station Address Part 1 Register */
782 u32 macstnaddr2
; /* 0x.544 - Station Address Part 2 Register */
783 u32 mac01addr1
; /* 0x.548 - MAC exact match address 1, part 1 */
784 u32 mac01addr2
; /* 0x.54c - MAC exact match address 1, part 2 */
785 u32 mac02addr1
; /* 0x.550 - MAC exact match address 2, part 1 */
786 u32 mac02addr2
; /* 0x.554 - MAC exact match address 2, part 2 */
787 u32 mac03addr1
; /* 0x.558 - MAC exact match address 3, part 1 */
788 u32 mac03addr2
; /* 0x.55c - MAC exact match address 3, part 2 */
789 u32 mac04addr1
; /* 0x.560 - MAC exact match address 4, part 1 */
790 u32 mac04addr2
; /* 0x.564 - MAC exact match address 4, part 2 */
791 u32 mac05addr1
; /* 0x.568 - MAC exact match address 5, part 1 */
792 u32 mac05addr2
; /* 0x.56c - MAC exact match address 5, part 2 */
793 u32 mac06addr1
; /* 0x.570 - MAC exact match address 6, part 1 */
794 u32 mac06addr2
; /* 0x.574 - MAC exact match address 6, part 2 */
795 u32 mac07addr1
; /* 0x.578 - MAC exact match address 7, part 1 */
796 u32 mac07addr2
; /* 0x.57c - MAC exact match address 7, part 2 */
797 u32 mac08addr1
; /* 0x.580 - MAC exact match address 8, part 1 */
798 u32 mac08addr2
; /* 0x.584 - MAC exact match address 8, part 2 */
799 u32 mac09addr1
; /* 0x.588 - MAC exact match address 9, part 1 */
800 u32 mac09addr2
; /* 0x.58c - MAC exact match address 9, part 2 */
801 u32 mac10addr1
; /* 0x.590 - MAC exact match address 10, part 1*/
802 u32 mac10addr2
; /* 0x.594 - MAC exact match address 10, part 2*/
803 u32 mac11addr1
; /* 0x.598 - MAC exact match address 11, part 1*/
804 u32 mac11addr2
; /* 0x.59c - MAC exact match address 11, part 2*/
805 u32 mac12addr1
; /* 0x.5a0 - MAC exact match address 12, part 1*/
806 u32 mac12addr2
; /* 0x.5a4 - MAC exact match address 12, part 2*/
807 u32 mac13addr1
; /* 0x.5a8 - MAC exact match address 13, part 1*/
808 u32 mac13addr2
; /* 0x.5ac - MAC exact match address 13, part 2*/
809 u32 mac14addr1
; /* 0x.5b0 - MAC exact match address 14, part 1*/
810 u32 mac14addr2
; /* 0x.5b4 - MAC exact match address 14, part 2*/
811 u32 mac15addr1
; /* 0x.5b8 - MAC exact match address 15, part 1*/
812 u32 mac15addr2
; /* 0x.5bc - MAC exact match address 15, part 2*/
814 struct rmon_mib rmon
; /* 0x.680-0x.73c */
815 u32 rrej
; /* 0x.740 - Receive filer rejected packet counter */
817 u32 igaddr0
; /* 0x.800 - Indivdual/Group address register 0*/
818 u32 igaddr1
; /* 0x.804 - Indivdual/Group address register 1*/
819 u32 igaddr2
; /* 0x.808 - Indivdual/Group address register 2*/
820 u32 igaddr3
; /* 0x.80c - Indivdual/Group address register 3*/
821 u32 igaddr4
; /* 0x.810 - Indivdual/Group address register 4*/
822 u32 igaddr5
; /* 0x.814 - Indivdual/Group address register 5*/
823 u32 igaddr6
; /* 0x.818 - Indivdual/Group address register 6*/
824 u32 igaddr7
; /* 0x.81c - Indivdual/Group address register 7*/
826 u32 gaddr0
; /* 0x.880 - Group address register 0 */
827 u32 gaddr1
; /* 0x.884 - Group address register 1 */
828 u32 gaddr2
; /* 0x.888 - Group address register 2 */
829 u32 gaddr3
; /* 0x.88c - Group address register 3 */
830 u32 gaddr4
; /* 0x.890 - Group address register 4 */
831 u32 gaddr5
; /* 0x.894 - Group address register 5 */
832 u32 gaddr6
; /* 0x.898 - Group address register 6 */
833 u32 gaddr7
; /* 0x.89c - Group address register 7 */
835 u32 fifocfg
; /* 0x.a00 - FIFO interface config register */
838 u32 attr
; /* 0x.bf8 - Attributes Register */
839 u32 attreli
; /* 0x.bfc - Attributes Extract Length and Extract Index Register */
841 u32 isrg0
; /* 0x.eb0 - Interrupt steering group 0 register */
842 u32 isrg1
; /* 0x.eb4 - Interrupt steering group 1 register */
843 u32 isrg2
; /* 0x.eb8 - Interrupt steering group 2 register */
844 u32 isrg3
; /* 0x.ebc - Interrupt steering group 3 register */
846 u32 rxic0
; /* 0x.ed0 - Ring 0 Rx interrupt coalescing */
847 u32 rxic1
; /* 0x.ed4 - Ring 1 Rx interrupt coalescing */
848 u32 rxic2
; /* 0x.ed8 - Ring 2 Rx interrupt coalescing */
849 u32 rxic3
; /* 0x.edc - Ring 3 Rx interrupt coalescing */
850 u32 rxic4
; /* 0x.ee0 - Ring 4 Rx interrupt coalescing */
851 u32 rxic5
; /* 0x.ee4 - Ring 5 Rx interrupt coalescing */
852 u32 rxic6
; /* 0x.ee8 - Ring 6 Rx interrupt coalescing */
853 u32 rxic7
; /* 0x.eec - Ring 7 Rx interrupt coalescing */
855 u32 txic0
; /* 0x.f10 - Ring 0 Tx interrupt coalescing */
856 u32 txic1
; /* 0x.f14 - Ring 1 Tx interrupt coalescing */
857 u32 txic2
; /* 0x.f18 - Ring 2 Tx interrupt coalescing */
858 u32 txic3
; /* 0x.f1c - Ring 3 Tx interrupt coalescing */
859 u32 txic4
; /* 0x.f20 - Ring 4 Tx interrupt coalescing */
860 u32 txic5
; /* 0x.f24 - Ring 5 Tx interrupt coalescing */
861 u32 txic6
; /* 0x.f28 - Ring 6 Tx interrupt coalescing */
862 u32 txic7
; /* 0x.f2c - Ring 7 Tx interrupt coalescing */
866 /* Flags related to gianfar device features */
867 #define FSL_GIANFAR_DEV_HAS_GIGABIT 0x00000001
868 #define FSL_GIANFAR_DEV_HAS_COALESCE 0x00000002
869 #define FSL_GIANFAR_DEV_HAS_RMON 0x00000004
870 #define FSL_GIANFAR_DEV_HAS_MULTI_INTR 0x00000008
871 #define FSL_GIANFAR_DEV_HAS_CSUM 0x00000010
872 #define FSL_GIANFAR_DEV_HAS_VLAN 0x00000020
873 #define FSL_GIANFAR_DEV_HAS_EXTENDED_HASH 0x00000040
874 #define FSL_GIANFAR_DEV_HAS_PADDING 0x00000080
875 #define FSL_GIANFAR_DEV_HAS_MAGIC_PACKET 0x00000100
876 #define FSL_GIANFAR_DEV_HAS_BD_STASHING 0x00000200
877 #define FSL_GIANFAR_DEV_HAS_BUF_STASHING 0x00000400
880 #define DEFAULT_MAPPING 0xAA
882 #define DEFAULT_MAPPING 0xFF
885 #define ISRG_SHIFT_TX 0x10
886 #define ISRG_SHIFT_RX 0x18
888 /* The same driver can operate in two modes */
889 /* SQ_SG_MODE: Single Queue Single Group Mode
890 * (Backward compatible mode)
891 * MQ_MG_MODE: Multi Queue Multi Group mode
899 * struct gfar_priv_tx_q - per tx queue structure
900 * @txlock: per queue tx spin lock
901 * @tx_skbuff:skb pointers
902 * @skb_curtx: to be used skb pointer
903 * @skb_dirtytx:the last used skb pointer
904 * @qindex: index of this queue
905 * @dev: back pointer to the dev structure
906 * @grp: back pointer to the group to which this queue belongs
907 * @tx_bd_base: First tx buffer descriptor
908 * @cur_tx: Next free ring entry
909 * @dirty_tx: First buffer in line to be transmitted
910 * @tx_ring_size: Tx ring size
911 * @num_txbdfree: number of free TxBds
912 * @txcoalescing: enable/disable tx coalescing
913 * @txic: transmit interrupt coalescing value
914 * @txcount: coalescing value if based on tx frame count
915 * @txtime: coalescing value if based on time
917 struct gfar_priv_tx_q
{
918 spinlock_t txlock
__attribute__ ((aligned (SMP_CACHE_BYTES
)));
919 struct sk_buff
** tx_skbuff
;
920 /* Buffer descriptor pointers */
921 dma_addr_t tx_bd_dma_base
;
922 struct txbd8
*tx_bd_base
;
923 struct txbd8
*cur_tx
;
924 struct txbd8
*dirty_tx
;
925 struct net_device
*dev
;
926 struct gfar_priv_grp
*grp
;
930 unsigned int tx_ring_size
;
931 unsigned int num_txbdfree
;
932 /* Configuration info for the coalescing features */
933 unsigned char txcoalescing
;
935 unsigned short txcount
;
936 unsigned short txtime
;
940 * struct gfar_priv_rx_q - per rx queue structure
941 * @rxlock: per queue rx spin lock
942 * @rx_skbuff: skb pointers
943 * @skb_currx: currently use skb pointer
944 * @rx_bd_base: First rx buffer descriptor
945 * @cur_rx: Next free rx ring entry
946 * @qindex: index of this queue
947 * @dev: back pointer to the dev structure
948 * @rx_ring_size: Rx ring size
949 * @rxcoalescing: enable/disable rx-coalescing
950 * @rxic: receive interrupt coalescing vlaue
953 struct gfar_priv_rx_q
{
954 spinlock_t rxlock
__attribute__ ((aligned (SMP_CACHE_BYTES
)));
955 struct sk_buff
** rx_skbuff
;
956 dma_addr_t rx_bd_dma_base
;
957 struct rxbd8
*rx_bd_base
;
958 struct rxbd8
*cur_rx
;
959 struct net_device
*dev
;
960 struct gfar_priv_grp
*grp
;
963 unsigned int rx_ring_size
;
964 /* RX Coalescing values */
965 unsigned char rxcoalescing
;
970 * struct gfar_priv_grp - per group structure
971 * @napi: the napi poll function
972 * @priv: back pointer to the priv structure
973 * @regs: the ioremapped register space for this group
974 * @grp_id: group id for this group
975 * @interruptTransmit: The TX interrupt number for this group
976 * @interruptReceive: The RX interrupt number for this group
977 * @interruptError: The ERROR interrupt number for this group
978 * @int_name_tx: tx interrupt name for this group
979 * @int_name_rx: rx interrupt name for this group
980 * @int_name_er: er interrupt name for this group
983 struct gfar_priv_grp
{
984 spinlock_t grplock
__attribute__ ((aligned (SMP_CACHE_BYTES
)));
985 struct napi_struct napi
;
986 struct gfar_private
*priv
;
987 struct gfar __iomem
*regs
;
989 unsigned long rx_bit_map
;
990 unsigned long tx_bit_map
;
991 unsigned long num_tx_queues
;
992 unsigned long num_rx_queues
;
997 unsigned int interruptTransmit
;
998 unsigned int interruptReceive
;
999 unsigned int interruptError
;
1001 char int_name_tx
[GFAR_INT_NAME_MAX
];
1002 char int_name_rx
[GFAR_INT_NAME_MAX
];
1003 char int_name_er
[GFAR_INT_NAME_MAX
];
1006 /* Struct stolen almost completely (and shamelessly) from the FCC enet source
1007 * (Ok, that's not so true anymore, but there is a family resemblence)
1008 * The GFAR buffer descriptors track the ring buffers. The rx_bd_base
1009 * and tx_bd_base always point to the currently available buffer.
1010 * The dirty_tx tracks the current buffer that is being sent by the
1011 * controller. The cur_tx and dirty_tx are equal under both completely
1012 * empty and completely full conditions. The empty/ready indicator in
1013 * the buffer descriptor determines the actual condition.
1015 struct gfar_private
{
1017 /* Indicates how many tx, rx queues are enabled */
1018 unsigned int num_tx_queues
;
1019 unsigned int num_rx_queues
;
1020 unsigned int num_grps
;
1023 /* The total tx and rx ring size for the enabled queues */
1024 unsigned int total_tx_ring_size
;
1025 unsigned int total_rx_ring_size
;
1027 struct device_node
*node
;
1028 struct net_device
*ndev
;
1029 struct of_device
*ofdev
;
1031 struct gfar_priv_grp gfargrp
[MAXGROUPS
];
1032 struct gfar_priv_tx_q
*tx_queue
[MAX_TX_QS
];
1033 struct gfar_priv_rx_q
*rx_queue
[MAX_RX_QS
];
1035 /* RX per device parameters */
1036 unsigned int rx_buffer_size
;
1037 unsigned int rx_stash_size
;
1038 unsigned int rx_stash_index
;
1042 struct sk_buff_head rx_recycle
;
1044 struct vlan_group
*vlgrp
;
1047 /* Hash registers and their width */
1048 u32 __iomem
*hash_regs
[16];
1051 /* global parameters */
1052 unsigned int fifo_threshold
;
1053 unsigned int fifo_starve
;
1054 unsigned int fifo_starve_off
;
1056 /* Bitfield update lock */
1059 phy_interface_t interface
;
1060 struct device_node
*phy_node
;
1061 struct device_node
*tbi_node
;
1063 unsigned char rx_csum_enable
:1,
1067 wol_en
:1; /* Wake-on-LAN enabled */
1068 unsigned short padding
;
1071 struct phy_device
*phydev
;
1072 struct mii_bus
*mii_bus
;
1077 uint32_t msg_enable
;
1079 struct work_struct reset_task
;
1081 /* Network Statistics */
1082 struct gfar_extra_stats extra_stats
;
1085 extern unsigned int ftp_rqfpr
[MAX_FILER_IDX
+ 1];
1086 extern unsigned int ftp_rqfcr
[MAX_FILER_IDX
+ 1];
1088 static inline u32
gfar_read(volatile unsigned __iomem
*addr
)
1091 val
= in_be32(addr
);
1095 static inline void gfar_write(volatile unsigned __iomem
*addr
, u32 val
)
1097 out_be32(addr
, val
);
1100 static inline void gfar_write_filer(struct gfar_private
*priv
,
1101 unsigned int far
, unsigned int fcr
, unsigned int fpr
)
1103 struct gfar __iomem
*regs
= priv
->gfargrp
[0].regs
;
1105 gfar_write(®s
->rqfar
, far
);
1106 gfar_write(®s
->rqfcr
, fcr
);
1107 gfar_write(®s
->rqfpr
, fpr
);
1110 extern void lock_rx_qs(struct gfar_private
*priv
);
1111 extern void lock_tx_qs(struct gfar_private
*priv
);
1112 extern void unlock_rx_qs(struct gfar_private
*priv
);
1113 extern void unlock_tx_qs(struct gfar_private
*priv
);
1114 extern irqreturn_t
gfar_receive(int irq
, void *dev_id
);
1115 extern int startup_gfar(struct net_device
*dev
);
1116 extern void stop_gfar(struct net_device
*dev
);
1117 extern void gfar_halt(struct net_device
*dev
);
1118 extern void gfar_phy_test(struct mii_bus
*bus
, struct phy_device
*phydev
,
1119 int enable
, u32 regnum
, u32 read
);
1120 extern void gfar_configure_coalescing(struct gfar_private
*priv
,
1121 unsigned long tx_mask
, unsigned long rx_mask
);
1122 void gfar_init_sysfs(struct net_device
*dev
);
1124 extern const struct ethtool_ops gfar_ethtool_ops
;
1126 #endif /* __GIANFAR_H */