1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
28 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
33 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
36 #define INTEL_GMCH_CTRL 0x52
37 #define INTEL_GMCH_VGA_DISABLE (1 << 1)
39 /* PCI config space */
41 #define HPLLCC 0xc0 /* 855 only */
42 #define GC_CLOCK_CONTROL_MASK (0xf << 0)
43 #define GC_CLOCK_133_200 (0 << 0)
44 #define GC_CLOCK_100_200 (1 << 0)
45 #define GC_CLOCK_100_133 (2 << 0)
46 #define GC_CLOCK_166_250 (3 << 0)
48 #define GCFGC 0xf0 /* 915+ only */
49 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
53 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
74 /* Graphics reset regs */
75 #define I965_GDRST 0xc0 /* PCI config register */
76 #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
77 #define GRDOM_FULL (0<<2)
78 #define GRDOM_RENDER (1<<2)
79 #define GRDOM_MEDIA (3<<2)
83 #define VGA_ST01_MDA 0x3ba
84 #define VGA_ST01_CGA 0x3da
86 #define VGA_MSR_WRITE 0x3c2
87 #define VGA_MSR_READ 0x3cc
88 #define VGA_MSR_MEM_EN (1<<1)
89 #define VGA_MSR_CGA_MODE (1<<0)
91 #define VGA_SR_INDEX 0x3c4
92 #define VGA_SR_DATA 0x3c5
94 #define VGA_AR_INDEX 0x3c0
95 #define VGA_AR_VID_EN (1<<5)
96 #define VGA_AR_DATA_WRITE 0x3c0
97 #define VGA_AR_DATA_READ 0x3c1
99 #define VGA_GR_INDEX 0x3ce
100 #define VGA_GR_DATA 0x3cf
102 #define VGA_GR_MEM_READ_MODE_SHIFT 3
103 #define VGA_GR_MEM_READ_MODE_PLANE 1
105 #define VGA_GR_MEM_MODE_MASK 0xc
106 #define VGA_GR_MEM_MODE_SHIFT 2
107 #define VGA_GR_MEM_A0000_AFFFF 0
108 #define VGA_GR_MEM_A0000_BFFFF 1
109 #define VGA_GR_MEM_B0000_B7FFF 2
110 #define VGA_GR_MEM_B0000_BFFFF 3
112 #define VGA_DACMASK 0x3c6
113 #define VGA_DACRX 0x3c7
114 #define VGA_DACWX 0x3c8
115 #define VGA_DACDATA 0x3c9
117 #define VGA_CR_INDEX_MDA 0x3b4
118 #define VGA_CR_DATA_MDA 0x3b5
119 #define VGA_CR_INDEX_CGA 0x3d4
120 #define VGA_CR_DATA_CGA 0x3d5
123 * Memory interface instructions used by the kernel
125 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
127 #define MI_NOOP MI_INSTR(0, 0)
128 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
129 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
130 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
131 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
132 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
133 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
134 #define MI_FLUSH MI_INSTR(0x04, 0)
135 #define MI_READ_FLUSH (1 << 0)
136 #define MI_EXE_FLUSH (1 << 1)
137 #define MI_NO_WRITE_FLUSH (1 << 2)
138 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
139 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
140 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
141 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
142 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
143 #define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
144 #define MI_OVERLAY_CONTINUE (0x0<<21)
145 #define MI_OVERLAY_ON (0x1<<21)
146 #define MI_OVERLAY_OFF (0x2<<21)
147 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
148 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
149 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
150 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
151 #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
152 #define MI_MM_SPACE_GTT (1<<8)
153 #define MI_MM_SPACE_PHYSICAL (0<<8)
154 #define MI_SAVE_EXT_STATE_EN (1<<3)
155 #define MI_RESTORE_EXT_STATE_EN (1<<2)
156 #define MI_RESTORE_INHIBIT (1<<0)
157 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
158 #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
159 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
160 #define MI_STORE_DWORD_INDEX_SHIFT 2
161 #define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
162 #define MI_FLUSH_DW MI_INSTR(0x26, 2) /* for GEN6 */
163 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
164 #define MI_BATCH_NON_SECURE (1)
165 #define MI_BATCH_NON_SECURE_I965 (1<<8)
166 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
168 * 3D instructions used by the kernel
170 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
172 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
173 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
174 #define SC_UPDATE_SCISSOR (0x1<<1)
175 #define SC_ENABLE_MASK (0x1<<0)
176 #define SC_ENABLE (0x1<<0)
177 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
178 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
179 #define SCI_YMIN_MASK (0xffff<<16)
180 #define SCI_XMIN_MASK (0xffff<<0)
181 #define SCI_YMAX_MASK (0xffff<<16)
182 #define SCI_XMAX_MASK (0xffff<<0)
183 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
184 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
185 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
186 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
187 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
188 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
189 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
190 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
191 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
192 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
193 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
194 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
195 #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
196 #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
197 #define BLT_DEPTH_8 (0<<24)
198 #define BLT_DEPTH_16_565 (1<<24)
199 #define BLT_DEPTH_16_1555 (2<<24)
200 #define BLT_DEPTH_32 (3<<24)
201 #define BLT_ROP_GXCOPY (0xcc<<16)
202 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
203 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
204 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
205 #define ASYNC_FLIP (1<<22)
206 #define DISPLAY_PLANE_A (0<<20)
207 #define DISPLAY_PLANE_B (1<<20)
208 #define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
209 #define PIPE_CONTROL_QW_WRITE (1<<14)
210 #define PIPE_CONTROL_DEPTH_STALL (1<<13)
211 #define PIPE_CONTROL_WC_FLUSH (1<<12)
212 #define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
213 #define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
214 #define PIPE_CONTROL_ISP_DIS (1<<9)
215 #define PIPE_CONTROL_NOTIFY (1<<8)
216 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
217 #define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
223 #define DEBUG_RESET_I830 0x6070
224 #define DEBUG_RESET_FULL (1<<7)
225 #define DEBUG_RESET_RENDER (1<<8)
226 #define DEBUG_RESET_DISPLAY (1<<9)
232 #define FENCE_REG_830_0 0x2000
233 #define FENCE_REG_945_8 0x3000
234 #define I830_FENCE_START_MASK 0x07f80000
235 #define I830_FENCE_TILING_Y_SHIFT 12
236 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
237 #define I830_FENCE_PITCH_SHIFT 4
238 #define I830_FENCE_REG_VALID (1<<0)
239 #define I915_FENCE_MAX_PITCH_VAL 4
240 #define I830_FENCE_MAX_PITCH_VAL 6
241 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
243 #define I915_FENCE_START_MASK 0x0ff00000
244 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
246 #define FENCE_REG_965_0 0x03000
247 #define I965_FENCE_PITCH_SHIFT 2
248 #define I965_FENCE_TILING_Y_SHIFT 1
249 #define I965_FENCE_REG_VALID (1<<0)
250 #define I965_FENCE_MAX_PITCH_VAL 0x0400
252 #define FENCE_REG_SANDYBRIDGE_0 0x100000
253 #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
256 * Instruction and interrupt control regs
258 #define PGTBL_ER 0x02024
259 #define PRB0_TAIL 0x02030
260 #define PRB0_HEAD 0x02034
261 #define PRB0_START 0x02038
262 #define PRB0_CTL 0x0203c
263 #define RENDER_RING_BASE 0x02000
264 #define BSD_RING_BASE 0x04000
265 #define GEN6_BSD_RING_BASE 0x12000
266 #define RING_TAIL(base) ((base)+0x30)
267 #define RING_HEAD(base) ((base)+0x34)
268 #define RING_START(base) ((base)+0x38)
269 #define RING_CTL(base) ((base)+0x3c)
270 #define RING_HWS_PGA(base) ((base)+0x80)
271 #define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
272 #define RING_ACTHD(base) ((base)+0x74)
273 #define TAIL_ADDR 0x001FFFF8
274 #define HEAD_WRAP_COUNT 0xFFE00000
275 #define HEAD_WRAP_ONE 0x00200000
276 #define HEAD_ADDR 0x001FFFFC
277 #define RING_NR_PAGES 0x001FF000
278 #define RING_REPORT_MASK 0x00000006
279 #define RING_REPORT_64K 0x00000002
280 #define RING_REPORT_128K 0x00000004
281 #define RING_NO_REPORT 0x00000000
282 #define RING_VALID_MASK 0x00000001
283 #define RING_VALID 0x00000001
284 #define RING_INVALID 0x00000000
285 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
286 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
287 #define PRB1_TAIL 0x02040 /* 915+ only */
288 #define PRB1_HEAD 0x02044 /* 915+ only */
289 #define PRB1_START 0x02048 /* 915+ only */
290 #define PRB1_CTL 0x0204c /* 915+ only */
291 #define IPEIR_I965 0x02064
292 #define IPEHR_I965 0x02068
293 #define INSTDONE_I965 0x0206c
294 #define INSTPS 0x02070 /* 965+ only */
295 #define INSTDONE1 0x0207c /* 965+ only */
296 #define ACTHD_I965 0x02074
297 #define HWS_PGA 0x02080
298 #define HWS_ADDRESS_MASK 0xfffff000
299 #define HWS_START_ADDRESS_SHIFT 4
300 #define PWRCTXA 0x2088 /* 965GM+ only */
301 #define PWRCTX_EN (1<<0)
302 #define IPEIR 0x02088
303 #define IPEHR 0x0208c
304 #define INSTDONE 0x02090
305 #define NOPID 0x02094
306 #define HWSTAM 0x02098
308 #define MI_MODE 0x0209c
309 # define VS_TIMER_DISPATCH (1 << 6)
310 # define MI_FLUSH_ENABLE (1 << 11)
312 #define SCPD0 0x0209c /* 915+ only */
317 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
318 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
319 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
320 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
321 #define I915_HWB_OOM_INTERRUPT (1<<13)
322 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
323 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
324 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
325 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
326 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
327 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
328 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
329 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
330 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
331 #define I915_DEBUG_INTERRUPT (1<<2)
332 #define I915_USER_INTERRUPT (1<<1)
333 #define I915_ASLE_INTERRUPT (1<<0)
334 #define I915_BSD_USER_INTERRUPT (1<<25)
338 #define GM45_ERROR_PAGE_TABLE (1<<5)
339 #define GM45_ERROR_MEM_PRIV (1<<4)
340 #define I915_ERROR_PAGE_TABLE (1<<4)
341 #define GM45_ERROR_CP_PRIV (1<<3)
342 #define I915_ERROR_MEMORY_REFRESH (1<<1)
343 #define I915_ERROR_INSTRUCTION (1<<0)
344 #define INSTPM 0x020c0
345 #define INSTPM_SELF_EN (1<<12) /* 915GM only */
346 #define ACTHD 0x020c8
347 #define FW_BLC 0x020d8
348 #define FW_BLC2 0x020dc
349 #define FW_BLC_SELF 0x020e0 /* 915+ only */
350 #define FW_BLC_SELF_EN_MASK (1<<31)
351 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
352 #define FW_BLC_SELF_EN (1<<15) /* 945 only */
353 #define MM_BURST_LENGTH 0x00700000
354 #define MM_FIFO_WATERMARK 0x0001F000
355 #define LM_BURST_LENGTH 0x00000700
356 #define LM_FIFO_WATERMARK 0x0000001F
357 #define MI_ARB_STATE 0x020e4 /* 915+ only */
358 #define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
360 /* Make render/texture TLB fetches lower priorty than associated data
361 * fetches. This is not turned on by default
363 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
365 /* Isoch request wait on GTT enable (Display A/B/C streams).
366 * Make isoch requests stall on the TLB update. May cause
367 * display underruns (test mode only)
369 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
371 /* Block grant count for isoch requests when block count is
372 * set to a finite value.
374 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
375 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
376 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
377 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
378 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
380 /* Enable render writes to complete in C2/C3/C4 power states.
381 * If this isn't enabled, render writes are prevented in low
382 * power states. That seems bad to me.
384 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
386 /* This acknowledges an async flip immediately instead
387 * of waiting for 2TLB fetches.
389 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
391 /* Enables non-sequential data reads through arbiter
393 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
395 /* Disable FSB snooping of cacheable write cycles from binner/render
398 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
400 /* Arbiter time slice for non-isoch streams */
401 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
402 #define MI_ARB_TIME_SLICE_1 (0 << 5)
403 #define MI_ARB_TIME_SLICE_2 (1 << 5)
404 #define MI_ARB_TIME_SLICE_4 (2 << 5)
405 #define MI_ARB_TIME_SLICE_6 (3 << 5)
406 #define MI_ARB_TIME_SLICE_8 (4 << 5)
407 #define MI_ARB_TIME_SLICE_10 (5 << 5)
408 #define MI_ARB_TIME_SLICE_14 (6 << 5)
409 #define MI_ARB_TIME_SLICE_16 (7 << 5)
411 /* Low priority grace period page size */
412 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
413 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
415 /* Disable display A/B trickle feed */
416 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
418 /* Set display plane priority */
419 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
420 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
422 #define CACHE_MODE_0 0x02120 /* 915+ only */
423 #define CM0_MASK_SHIFT 16
424 #define CM0_IZ_OPT_DISABLE (1<<6)
425 #define CM0_ZR_OPT_DISABLE (1<<5)
426 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
427 #define CM0_COLOR_EVICT_DISABLE (1<<3)
428 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
429 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
430 #define BB_ADDR 0x02140 /* 8 bytes */
431 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
432 #define ECOSKPD 0x021d0
433 #define ECO_GATING_CX_ONLY (1<<3)
434 #define ECO_FLIP_DONE (1<<0)
436 /* GEN6 interrupt control */
437 #define GEN6_RENDER_HWSTAM 0x2098
438 #define GEN6_RENDER_IMR 0x20a8
439 #define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
440 #define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
441 #define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
442 #define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
443 #define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
444 #define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
445 #define GEN6_RENDER_SYNC_STATUS (1 << 2)
446 #define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
447 #define GEN6_RENDER_USER_INTERRUPT (1 << 0)
449 #define GEN6_BLITTER_HWSTAM 0x22098
450 #define GEN6_BLITTER_IMR 0x220a8
451 #define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
452 #define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
453 #define GEN6_BLITTER_SYNC_STATUS (1 << 24)
454 #define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
456 #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
457 #define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
458 #define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
459 #define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
460 #define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
462 #define GEN6_BSD_IMR 0x120a8
463 #define GEN6_BSD_IMR_USER_INTERRUPT (1 << 12)
465 #define GEN6_BSD_RNCID 0x12198
468 * Framebuffer compression (915+ only)
471 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
472 #define FBC_LL_BASE 0x03204 /* 4k page aligned */
473 #define FBC_CONTROL 0x03208
474 #define FBC_CTL_EN (1<<31)
475 #define FBC_CTL_PERIODIC (1<<30)
476 #define FBC_CTL_INTERVAL_SHIFT (16)
477 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
478 #define FBC_CTL_C3_IDLE (1<<13)
479 #define FBC_CTL_STRIDE_SHIFT (5)
480 #define FBC_CTL_FENCENO (1<<0)
481 #define FBC_COMMAND 0x0320c
482 #define FBC_CMD_COMPRESS (1<<0)
483 #define FBC_STATUS 0x03210
484 #define FBC_STAT_COMPRESSING (1<<31)
485 #define FBC_STAT_COMPRESSED (1<<30)
486 #define FBC_STAT_MODIFIED (1<<29)
487 #define FBC_STAT_CURRENT_LINE (1<<0)
488 #define FBC_CONTROL2 0x03214
489 #define FBC_CTL_FENCE_DBL (0<<4)
490 #define FBC_CTL_IDLE_IMM (0<<2)
491 #define FBC_CTL_IDLE_FULL (1<<2)
492 #define FBC_CTL_IDLE_LINE (2<<2)
493 #define FBC_CTL_IDLE_DEBUG (3<<2)
494 #define FBC_CTL_CPU_FENCE (1<<1)
495 #define FBC_CTL_PLANEA (0<<0)
496 #define FBC_CTL_PLANEB (1<<0)
497 #define FBC_FENCE_OFF 0x0321b
498 #define FBC_TAG 0x03300
500 #define FBC_LL_SIZE (1536)
502 /* Framebuffer compression for GM45+ */
503 #define DPFC_CB_BASE 0x3200
504 #define DPFC_CONTROL 0x3208
505 #define DPFC_CTL_EN (1<<31)
506 #define DPFC_CTL_PLANEA (0<<30)
507 #define DPFC_CTL_PLANEB (1<<30)
508 #define DPFC_CTL_FENCE_EN (1<<29)
509 #define DPFC_SR_EN (1<<10)
510 #define DPFC_CTL_LIMIT_1X (0<<6)
511 #define DPFC_CTL_LIMIT_2X (1<<6)
512 #define DPFC_CTL_LIMIT_4X (2<<6)
513 #define DPFC_RECOMP_CTL 0x320c
514 #define DPFC_RECOMP_STALL_EN (1<<27)
515 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
516 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
517 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
518 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
519 #define DPFC_STATUS 0x3210
520 #define DPFC_INVAL_SEG_SHIFT (16)
521 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
522 #define DPFC_COMP_SEG_SHIFT (0)
523 #define DPFC_COMP_SEG_MASK (0x000003ff)
524 #define DPFC_STATUS2 0x3214
525 #define DPFC_FENCE_YOFF 0x3218
526 #define DPFC_CHICKEN 0x3224
527 #define DPFC_HT_MODIFY (1<<31)
529 /* Framebuffer compression for Ironlake */
530 #define ILK_DPFC_CB_BASE 0x43200
531 #define ILK_DPFC_CONTROL 0x43208
532 /* The bit 28-8 is reserved */
533 #define DPFC_RESERVED (0x1FFFFF00)
534 #define ILK_DPFC_RECOMP_CTL 0x4320c
535 #define ILK_DPFC_STATUS 0x43210
536 #define ILK_DPFC_FENCE_YOFF 0x43218
537 #define ILK_DPFC_CHICKEN 0x43224
538 #define ILK_FBC_RT_BASE 0x2128
539 #define ILK_FBC_RT_VALID (1<<0)
541 #define ILK_DISPLAY_CHICKEN1 0x42000
542 #define ILK_FBCQ_DIS (1<<22)
555 # define GPIO_CLOCK_DIR_MASK (1 << 0)
556 # define GPIO_CLOCK_DIR_IN (0 << 1)
557 # define GPIO_CLOCK_DIR_OUT (1 << 1)
558 # define GPIO_CLOCK_VAL_MASK (1 << 2)
559 # define GPIO_CLOCK_VAL_OUT (1 << 3)
560 # define GPIO_CLOCK_VAL_IN (1 << 4)
561 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
562 # define GPIO_DATA_DIR_MASK (1 << 8)
563 # define GPIO_DATA_DIR_IN (0 << 9)
564 # define GPIO_DATA_DIR_OUT (1 << 9)
565 # define GPIO_DATA_VAL_MASK (1 << 10)
566 # define GPIO_DATA_VAL_OUT (1 << 11)
567 # define GPIO_DATA_VAL_IN (1 << 12)
568 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
570 #define GMBUS0 0x5100 /* clock/port select */
571 #define GMBUS_RATE_100KHZ (0<<8)
572 #define GMBUS_RATE_50KHZ (1<<8)
573 #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
574 #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
575 #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
576 #define GMBUS_PORT_DISABLED 0
577 #define GMBUS_PORT_SSC 1
578 #define GMBUS_PORT_VGADDC 2
579 #define GMBUS_PORT_PANEL 3
580 #define GMBUS_PORT_DPC 4 /* HDMIC */
581 #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
583 #define GMBUS_PORT_DPD 7 /* HDMID */
584 #define GMBUS_NUM_PORTS 8
585 #define GMBUS1 0x5104 /* command/status */
586 #define GMBUS_SW_CLR_INT (1<<31)
587 #define GMBUS_SW_RDY (1<<30)
588 #define GMBUS_ENT (1<<29) /* enable timeout */
589 #define GMBUS_CYCLE_NONE (0<<25)
590 #define GMBUS_CYCLE_WAIT (1<<25)
591 #define GMBUS_CYCLE_INDEX (2<<25)
592 #define GMBUS_CYCLE_STOP (4<<25)
593 #define GMBUS_BYTE_COUNT_SHIFT 16
594 #define GMBUS_SLAVE_INDEX_SHIFT 8
595 #define GMBUS_SLAVE_ADDR_SHIFT 1
596 #define GMBUS_SLAVE_READ (1<<0)
597 #define GMBUS_SLAVE_WRITE (0<<0)
598 #define GMBUS2 0x5108 /* status */
599 #define GMBUS_INUSE (1<<15)
600 #define GMBUS_HW_WAIT_PHASE (1<<14)
601 #define GMBUS_STALL_TIMEOUT (1<<13)
602 #define GMBUS_INT (1<<12)
603 #define GMBUS_HW_RDY (1<<11)
604 #define GMBUS_SATOER (1<<10)
605 #define GMBUS_ACTIVE (1<<9)
606 #define GMBUS3 0x510c /* data buffer bytes 3-0 */
607 #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
608 #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
609 #define GMBUS_NAK_EN (1<<3)
610 #define GMBUS_IDLE_EN (1<<2)
611 #define GMBUS_HW_WAIT_EN (1<<1)
612 #define GMBUS_HW_RDY_EN (1<<0)
613 #define GMBUS5 0x5120 /* byte index */
614 #define GMBUS_2BYTE_INDEX_EN (1<<31)
617 * Clock control & power management
622 #define VGA_PD 0x6010
623 #define VGA0_PD_P2_DIV_4 (1 << 7)
624 #define VGA0_PD_P1_DIV_2 (1 << 5)
625 #define VGA0_PD_P1_SHIFT 0
626 #define VGA0_PD_P1_MASK (0x1f << 0)
627 #define VGA1_PD_P2_DIV_4 (1 << 15)
628 #define VGA1_PD_P1_DIV_2 (1 << 13)
629 #define VGA1_PD_P1_SHIFT 8
630 #define VGA1_PD_P1_MASK (0x1f << 8)
631 #define DPLL_A 0x06014
632 #define DPLL_B 0x06018
633 #define DPLL(pipe) _PIPE(pipe, DPLL_A, DPLL_B)
634 #define DPLL_VCO_ENABLE (1 << 31)
635 #define DPLL_DVO_HIGH_SPEED (1 << 30)
636 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
637 #define DPLL_VGA_MODE_DIS (1 << 28)
638 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
639 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
640 #define DPLL_MODE_MASK (3 << 26)
641 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
642 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
643 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
644 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
645 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
646 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
647 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
649 #define SRX_INDEX 0x3c4
650 #define SRX_DATA 0x3c5
652 #define SR01_SCREEN_OFF (1<<5)
655 #define PPCR_ON (1<<0)
658 #define DVOB_ON (1<<31)
660 #define DVOC_ON (1<<31)
662 #define LVDS_ON (1<<31)
665 #define ADPA_DPMS_MASK (~(3<<10))
666 #define ADPA_DPMS_ON (0<<10)
667 #define ADPA_DPMS_SUSPEND (1<<10)
668 #define ADPA_DPMS_STANDBY (2<<10)
669 #define ADPA_DPMS_OFF (3<<10)
671 /* Scratch pad debug 0 reg:
673 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
675 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
676 * this field (only one bit may be set).
678 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
679 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
680 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
681 /* i830, required in DVO non-gang */
682 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
683 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
684 #define PLL_REF_INPUT_DREFCLK (0 << 13)
685 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
686 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
687 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
688 #define PLL_REF_INPUT_MASK (3 << 13)
689 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
691 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
692 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
693 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
694 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
695 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
698 * Parallel to Serial Load Pulse phase selection.
699 * Selects the phase for the 10X DPLL clock for the PCIe
700 * digital display port. The range is 4 to 13; 10 or more
701 * is just a flip delay. The default is 6
703 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
704 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
706 * SDVO multiplier for 945G/GM. Not used on 965.
708 #define SDVO_MULTIPLIER_MASK 0x000000ff
709 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
710 #define SDVO_MULTIPLIER_SHIFT_VGA 0
711 #define DPLL_A_MD 0x0601c /* 965+ only */
713 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
715 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
717 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
718 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
719 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
720 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
721 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
723 * SDVO/UDI pixel multiplier.
725 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
726 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
727 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
728 * dummy bytes in the datastream at an increased clock rate, with both sides of
729 * the link knowing how many bytes are fill.
731 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
732 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
733 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
734 * through an SDVO command.
736 * This register field has values of multiplication factor minus 1, with
737 * a maximum multiplier of 5 for SDVO.
739 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
740 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
742 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
743 * This best be set to the default value (3) or the CRT won't work. No,
744 * I don't entirely understand what this does...
746 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
747 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
748 #define DPLL_B_MD 0x06020 /* 965+ only */
749 #define DPLL_MD(pipe) _PIPE(pipe, DPLL_A_MD, DPLL_B_MD)
754 #define FP0(pipe) _PIPE(pipe, FPA0, FPB0)
755 #define FP1(pipe) _PIPE(pipe, FPA1, FPB1)
756 #define FP_N_DIV_MASK 0x003f0000
757 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
758 #define FP_N_DIV_SHIFT 16
759 #define FP_M1_DIV_MASK 0x00003f00
760 #define FP_M1_DIV_SHIFT 8
761 #define FP_M2_DIV_MASK 0x0000003f
762 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
763 #define FP_M2_DIV_SHIFT 0
764 #define DPLL_TEST 0x606c
765 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
766 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
767 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
768 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
769 #define DPLLB_TEST_N_BYPASS (1 << 19)
770 #define DPLLB_TEST_M_BYPASS (1 << 18)
771 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
772 #define DPLLA_TEST_N_BYPASS (1 << 3)
773 #define DPLLA_TEST_M_BYPASS (1 << 2)
774 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
775 #define D_STATE 0x6104
776 #define DSTATE_GFX_RESET_I830 (1<<6)
777 #define DSTATE_PLL_D3_OFF (1<<3)
778 #define DSTATE_GFX_CLOCK_GATING (1<<1)
779 #define DSTATE_DOT_CLOCK_GATING (1<<0)
780 #define DSPCLK_GATE_D 0x6200
781 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
782 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
783 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
784 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
785 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
786 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
787 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
788 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
789 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
790 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
791 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
792 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
793 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
794 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
795 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
796 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
797 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
798 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
799 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
800 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
801 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
802 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
803 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
804 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
805 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
806 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
807 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
808 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
810 * This bit must be set on the 830 to prevent hangs when turning off the
813 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
814 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
815 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
816 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
817 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
819 #define RENCLK_GATE_D1 0x6204
820 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
821 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
822 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
823 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
824 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
825 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
826 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
827 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
828 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
829 /** This bit must be unset on 855,865 */
830 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
831 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
832 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
833 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
834 /** This bit must be set on 855,865. */
835 # define SV_CLOCK_GATE_DISABLE (1 << 0)
836 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
837 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
838 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
839 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
840 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
841 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
842 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
843 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
844 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
845 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
846 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
847 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
848 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
849 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
850 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
851 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
852 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
854 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
855 /** This bit must always be set on 965G/965GM */
856 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
857 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
858 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
859 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
860 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
861 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
862 /** This bit must always be set on 965G */
863 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
864 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
865 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
866 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
867 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
868 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
869 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
870 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
871 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
872 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
873 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
874 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
875 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
876 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
877 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
878 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
879 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
880 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
881 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
883 #define RENCLK_GATE_D2 0x6208
884 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
885 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
886 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
887 #define RAMCLK_GATE_D 0x6210 /* CRL only */
888 #define DEUC 0x6214 /* CRL only */
894 #define PALETTE_A 0x0a000
895 #define PALETTE_B 0x0a800
902 * This mirrors the MCHBAR MMIO space whose location is determined by
903 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
904 * every way. It is not accessible from the CP register read instructions.
907 #define MCHBAR_MIRROR_BASE 0x10000
909 /** 915-945 and GM965 MCH register controlling DRAM channel access */
911 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
912 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
913 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
914 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
915 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
916 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
918 /** Pineview MCH register contains DDR3 setting */
919 #define CSHRDDR3CTL 0x101a8
920 #define CSHRDDR3CTL_DDR3 (1 << 2)
922 /** 965 MCH register controlling DRAM channel configuration */
923 #define C0DRB3 0x10206
924 #define C1DRB3 0x10606
926 /* Clocking configuration register */
927 #define CLKCFG 0x10c00
928 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
929 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
930 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
931 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
932 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
933 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
934 /* Note, below two are guess */
935 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
936 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
937 #define CLKCFG_FSB_MASK (7 << 0)
938 #define CLKCFG_MEM_533 (1 << 4)
939 #define CLKCFG_MEM_667 (2 << 4)
940 #define CLKCFG_MEM_800 (3 << 4)
941 #define CLKCFG_MEM_MASK (7 << 4)
947 #define TSFS_SLOPE_MASK 0x0000ff00
948 #define TSFS_SLOPE_SHIFT 8
949 #define TSFS_INTR_MASK 0x000000ff
951 #define CRSTANDVID 0x11100
952 #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
953 #define PXVFREQ_PX_MASK 0x7f000000
954 #define PXVFREQ_PX_SHIFT 24
955 #define VIDFREQ_BASE 0x11110
956 #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
957 #define VIDFREQ2 0x11114
958 #define VIDFREQ3 0x11118
959 #define VIDFREQ4 0x1111c
960 #define VIDFREQ_P0_MASK 0x1f000000
961 #define VIDFREQ_P0_SHIFT 24
962 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
963 #define VIDFREQ_P0_CSCLK_SHIFT 20
964 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
965 #define VIDFREQ_P0_CRCLK_SHIFT 16
966 #define VIDFREQ_P1_MASK 0x00001f00
967 #define VIDFREQ_P1_SHIFT 8
968 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
969 #define VIDFREQ_P1_CSCLK_SHIFT 4
970 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
971 #define INTTOEXT_BASE_ILK 0x11300
972 #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
973 #define INTTOEXT_MAP3_SHIFT 24
974 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
975 #define INTTOEXT_MAP2_SHIFT 16
976 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
977 #define INTTOEXT_MAP1_SHIFT 8
978 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
979 #define INTTOEXT_MAP0_SHIFT 0
980 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
981 #define MEMSWCTL 0x11170 /* Ironlake only */
982 #define MEMCTL_CMD_MASK 0xe000
983 #define MEMCTL_CMD_SHIFT 13
984 #define MEMCTL_CMD_RCLK_OFF 0
985 #define MEMCTL_CMD_RCLK_ON 1
986 #define MEMCTL_CMD_CHFREQ 2
987 #define MEMCTL_CMD_CHVID 3
988 #define MEMCTL_CMD_VMMOFF 4
989 #define MEMCTL_CMD_VMMON 5
990 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
991 when command complete */
992 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
993 #define MEMCTL_FREQ_SHIFT 8
994 #define MEMCTL_SFCAVM (1<<7)
995 #define MEMCTL_TGT_VID_MASK 0x007f
996 #define MEMIHYST 0x1117c
997 #define MEMINTREN 0x11180 /* 16 bits */
998 #define MEMINT_RSEXIT_EN (1<<8)
999 #define MEMINT_CX_SUPR_EN (1<<7)
1000 #define MEMINT_CONT_BUSY_EN (1<<6)
1001 #define MEMINT_AVG_BUSY_EN (1<<5)
1002 #define MEMINT_EVAL_CHG_EN (1<<4)
1003 #define MEMINT_MON_IDLE_EN (1<<3)
1004 #define MEMINT_UP_EVAL_EN (1<<2)
1005 #define MEMINT_DOWN_EVAL_EN (1<<1)
1006 #define MEMINT_SW_CMD_EN (1<<0)
1007 #define MEMINTRSTR 0x11182 /* 16 bits */
1008 #define MEM_RSEXIT_MASK 0xc000
1009 #define MEM_RSEXIT_SHIFT 14
1010 #define MEM_CONT_BUSY_MASK 0x3000
1011 #define MEM_CONT_BUSY_SHIFT 12
1012 #define MEM_AVG_BUSY_MASK 0x0c00
1013 #define MEM_AVG_BUSY_SHIFT 10
1014 #define MEM_EVAL_CHG_MASK 0x0300
1015 #define MEM_EVAL_BUSY_SHIFT 8
1016 #define MEM_MON_IDLE_MASK 0x00c0
1017 #define MEM_MON_IDLE_SHIFT 6
1018 #define MEM_UP_EVAL_MASK 0x0030
1019 #define MEM_UP_EVAL_SHIFT 4
1020 #define MEM_DOWN_EVAL_MASK 0x000c
1021 #define MEM_DOWN_EVAL_SHIFT 2
1022 #define MEM_SW_CMD_MASK 0x0003
1023 #define MEM_INT_STEER_GFX 0
1024 #define MEM_INT_STEER_CMR 1
1025 #define MEM_INT_STEER_SMI 2
1026 #define MEM_INT_STEER_SCI 3
1027 #define MEMINTRSTS 0x11184
1028 #define MEMINT_RSEXIT (1<<7)
1029 #define MEMINT_CONT_BUSY (1<<6)
1030 #define MEMINT_AVG_BUSY (1<<5)
1031 #define MEMINT_EVAL_CHG (1<<4)
1032 #define MEMINT_MON_IDLE (1<<3)
1033 #define MEMINT_UP_EVAL (1<<2)
1034 #define MEMINT_DOWN_EVAL (1<<1)
1035 #define MEMINT_SW_CMD (1<<0)
1036 #define MEMMODECTL 0x11190
1037 #define MEMMODE_BOOST_EN (1<<31)
1038 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1039 #define MEMMODE_BOOST_FREQ_SHIFT 24
1040 #define MEMMODE_IDLE_MODE_MASK 0x00030000
1041 #define MEMMODE_IDLE_MODE_SHIFT 16
1042 #define MEMMODE_IDLE_MODE_EVAL 0
1043 #define MEMMODE_IDLE_MODE_CONT 1
1044 #define MEMMODE_HWIDLE_EN (1<<15)
1045 #define MEMMODE_SWMODE_EN (1<<14)
1046 #define MEMMODE_RCLK_GATE (1<<13)
1047 #define MEMMODE_HW_UPDATE (1<<12)
1048 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1049 #define MEMMODE_FSTART_SHIFT 8
1050 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1051 #define MEMMODE_FMAX_SHIFT 4
1052 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1053 #define RCBMAXAVG 0x1119c
1054 #define MEMSWCTL2 0x1119e /* Cantiga only */
1055 #define SWMEMCMD_RENDER_OFF (0 << 13)
1056 #define SWMEMCMD_RENDER_ON (1 << 13)
1057 #define SWMEMCMD_SWFREQ (2 << 13)
1058 #define SWMEMCMD_TARVID (3 << 13)
1059 #define SWMEMCMD_VRM_OFF (4 << 13)
1060 #define SWMEMCMD_VRM_ON (5 << 13)
1061 #define CMDSTS (1<<12)
1062 #define SFCAVM (1<<11)
1063 #define SWFREQ_MASK 0x0380 /* P0-7 */
1064 #define SWFREQ_SHIFT 7
1065 #define TARVID_MASK 0x001f
1066 #define MEMSTAT_CTG 0x111a0
1067 #define RCBMINAVG 0x111a0
1068 #define RCUPEI 0x111b0
1069 #define RCDNEI 0x111b4
1070 #define MCHBAR_RENDER_STANDBY 0x111b8
1071 #define RCX_SW_EXIT (1<<23)
1072 #define RSX_STATUS_MASK 0x00700000
1073 #define VIDCTL 0x111c0
1074 #define VIDSTS 0x111c8
1075 #define VIDSTART 0x111cc /* 8 bits */
1076 #define MEMSTAT_ILK 0x111f8
1077 #define MEMSTAT_VID_MASK 0x7f00
1078 #define MEMSTAT_VID_SHIFT 8
1079 #define MEMSTAT_PSTATE_MASK 0x00f8
1080 #define MEMSTAT_PSTATE_SHIFT 3
1081 #define MEMSTAT_MON_ACTV (1<<2)
1082 #define MEMSTAT_SRC_CTL_MASK 0x0003
1083 #define MEMSTAT_SRC_CTL_CORE 0
1084 #define MEMSTAT_SRC_CTL_TRB 1
1085 #define MEMSTAT_SRC_CTL_THM 2
1086 #define MEMSTAT_SRC_CTL_STDBY 3
1087 #define RCPREVBSYTUPAVG 0x113b8
1088 #define RCPREVBSYTDNAVG 0x113bc
1089 #define PMMISC 0x11214
1090 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
1091 #define SDEW 0x1124c
1092 #define CSIEW0 0x11250
1093 #define CSIEW1 0x11254
1094 #define CSIEW2 0x11258
1097 #define MCHAFE 0x112c0
1098 #define CSIEC 0x112e0
1099 #define DMIEC 0x112e4
1100 #define DDREC 0x112e8
1101 #define PEG0EC 0x112ec
1102 #define PEG1EC 0x112f0
1103 #define GFXEC 0x112f4
1104 #define RPPREVBSYTUPAVG 0x113b8
1105 #define RPPREVBSYTDNAVG 0x113bc
1107 #define ECR_GPFE (1<<31)
1108 #define ECR_IMONE (1<<30)
1109 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1110 #define OGW0 0x11608
1111 #define OGW1 0x1160c
1121 #define PXWL 0x11680
1122 #define LCFUSE02 0x116c0
1123 #define LCFUSE_HIV_MASK 0x000000ff
1124 #define CSIPLL0 0x12c10
1125 #define DDRMPLL1 0X12c20
1126 #define PEG_BAND_GAP_DATA 0x14d68
1129 * Logical Context regs
1132 #define CCID_EN (1<<0)
1137 #define OVADD 0x30000
1138 #define DOVSTA 0x30008
1139 #define OC_BUF (0x3<<20)
1140 #define OGAMC5 0x30010
1141 #define OGAMC4 0x30014
1142 #define OGAMC3 0x30018
1143 #define OGAMC2 0x3001c
1144 #define OGAMC1 0x30020
1145 #define OGAMC0 0x30024
1148 * Display engine regs
1151 /* Pipe A timing regs */
1152 #define HTOTAL_A 0x60000
1153 #define HBLANK_A 0x60004
1154 #define HSYNC_A 0x60008
1155 #define VTOTAL_A 0x6000c
1156 #define VBLANK_A 0x60010
1157 #define VSYNC_A 0x60014
1158 #define PIPEASRC 0x6001c
1159 #define BCLRPAT_A 0x60020
1161 /* Pipe B timing regs */
1162 #define HTOTAL_B 0x61000
1163 #define HBLANK_B 0x61004
1164 #define HSYNC_B 0x61008
1165 #define VTOTAL_B 0x6100c
1166 #define VBLANK_B 0x61010
1167 #define VSYNC_B 0x61014
1168 #define PIPEBSRC 0x6101c
1169 #define BCLRPAT_B 0x61020
1171 #define HTOTAL(pipe) _PIPE(pipe, HTOTAL_A, HTOTAL_B)
1172 #define HBLANK(pipe) _PIPE(pipe, HBLANK_A, HBLANK_B)
1173 #define HSYNC(pipe) _PIPE(pipe, HSYNC_A, HSYNC_B)
1174 #define VTOTAL(pipe) _PIPE(pipe, VTOTAL_A, VTOTAL_B)
1175 #define VBLANK(pipe) _PIPE(pipe, VBLANK_A, VBLANK_B)
1176 #define VSYNC(pipe) _PIPE(pipe, VSYNC_A, VSYNC_B)
1177 #define PIPESRC(pipe) _PIPE(pipe, PIPEASRC, PIPEBSRC)
1178 #define BCLRPAT(pipe) _PIPE(pipe, BCLRPAT_A, BCLRPAT_B)
1180 /* VGA port control */
1181 #define ADPA 0x61100
1182 #define ADPA_DAC_ENABLE (1<<31)
1183 #define ADPA_DAC_DISABLE 0
1184 #define ADPA_PIPE_SELECT_MASK (1<<30)
1185 #define ADPA_PIPE_A_SELECT 0
1186 #define ADPA_PIPE_B_SELECT (1<<30)
1187 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
1188 #define ADPA_SETS_HVPOLARITY 0
1189 #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1190 #define ADPA_VSYNC_CNTL_ENABLE 0
1191 #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1192 #define ADPA_HSYNC_CNTL_ENABLE 0
1193 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1194 #define ADPA_VSYNC_ACTIVE_LOW 0
1195 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1196 #define ADPA_HSYNC_ACTIVE_LOW 0
1197 #define ADPA_DPMS_MASK (~(3<<10))
1198 #define ADPA_DPMS_ON (0<<10)
1199 #define ADPA_DPMS_SUSPEND (1<<10)
1200 #define ADPA_DPMS_STANDBY (2<<10)
1201 #define ADPA_DPMS_OFF (3<<10)
1203 /* Hotplug control (945+ only) */
1204 #define PORT_HOTPLUG_EN 0x61110
1205 #define HDMIB_HOTPLUG_INT_EN (1 << 29)
1206 #define DPB_HOTPLUG_INT_EN (1 << 29)
1207 #define HDMIC_HOTPLUG_INT_EN (1 << 28)
1208 #define DPC_HOTPLUG_INT_EN (1 << 28)
1209 #define HDMID_HOTPLUG_INT_EN (1 << 27)
1210 #define DPD_HOTPLUG_INT_EN (1 << 27)
1211 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
1212 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
1213 #define TV_HOTPLUG_INT_EN (1 << 18)
1214 #define CRT_HOTPLUG_INT_EN (1 << 9)
1215 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
1216 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1217 /* must use period 64 on GM45 according to docs */
1218 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1219 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1220 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1221 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1222 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1223 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1224 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1225 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1226 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1227 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1228 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1229 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
1231 #define PORT_HOTPLUG_STAT 0x61114
1232 #define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
1233 #define DPB_HOTPLUG_INT_STATUS (1 << 29)
1234 #define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
1235 #define DPC_HOTPLUG_INT_STATUS (1 << 28)
1236 #define HDMID_HOTPLUG_INT_STATUS (1 << 27)
1237 #define DPD_HOTPLUG_INT_STATUS (1 << 27)
1238 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
1239 #define TV_HOTPLUG_INT_STATUS (1 << 10)
1240 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1241 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1242 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1243 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1244 #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1245 #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1247 /* SDVO port control */
1248 #define SDVOB 0x61140
1249 #define SDVOC 0x61160
1250 #define SDVO_ENABLE (1 << 31)
1251 #define SDVO_PIPE_B_SELECT (1 << 30)
1252 #define SDVO_STALL_SELECT (1 << 29)
1253 #define SDVO_INTERRUPT_ENABLE (1 << 26)
1255 * 915G/GM SDVO pixel multiplier.
1257 * Programmed value is multiplier - 1, up to 5x.
1259 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1261 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1262 #define SDVO_PORT_MULTIPLY_SHIFT 23
1263 #define SDVO_PHASE_SELECT_MASK (15 << 19)
1264 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1265 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1266 #define SDVOC_GANG_MODE (1 << 16)
1267 #define SDVO_ENCODING_SDVO (0x0 << 10)
1268 #define SDVO_ENCODING_HDMI (0x2 << 10)
1269 /** Requird for HDMI operation */
1270 #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
1271 #define SDVO_BORDER_ENABLE (1 << 7)
1272 #define SDVO_AUDIO_ENABLE (1 << 6)
1273 /** New with 965, default is to be set */
1274 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1275 /** New with 965, default is to be set */
1276 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1277 #define SDVOB_PCIE_CONCURRENCY (1 << 3)
1278 #define SDVO_DETECTED (1 << 2)
1279 /* Bits to be preserved when writing */
1280 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1281 #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1283 /* DVO port control */
1284 #define DVOA 0x61120
1285 #define DVOB 0x61140
1286 #define DVOC 0x61160
1287 #define DVO_ENABLE (1 << 31)
1288 #define DVO_PIPE_B_SELECT (1 << 30)
1289 #define DVO_PIPE_STALL_UNUSED (0 << 28)
1290 #define DVO_PIPE_STALL (1 << 28)
1291 #define DVO_PIPE_STALL_TV (2 << 28)
1292 #define DVO_PIPE_STALL_MASK (3 << 28)
1293 #define DVO_USE_VGA_SYNC (1 << 15)
1294 #define DVO_DATA_ORDER_I740 (0 << 14)
1295 #define DVO_DATA_ORDER_FP (1 << 14)
1296 #define DVO_VSYNC_DISABLE (1 << 11)
1297 #define DVO_HSYNC_DISABLE (1 << 10)
1298 #define DVO_VSYNC_TRISTATE (1 << 9)
1299 #define DVO_HSYNC_TRISTATE (1 << 8)
1300 #define DVO_BORDER_ENABLE (1 << 7)
1301 #define DVO_DATA_ORDER_GBRG (1 << 6)
1302 #define DVO_DATA_ORDER_RGGB (0 << 6)
1303 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1304 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1305 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1306 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1307 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1308 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1309 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1310 #define DVO_PRESERVE_MASK (0x7<<24)
1311 #define DVOA_SRCDIM 0x61124
1312 #define DVOB_SRCDIM 0x61144
1313 #define DVOC_SRCDIM 0x61164
1314 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1315 #define DVO_SRCDIM_VERTICAL_SHIFT 0
1317 /* LVDS port control */
1318 #define LVDS 0x61180
1320 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1321 * the DPLL semantics change when the LVDS is assigned to that pipe.
1323 #define LVDS_PORT_EN (1 << 31)
1324 /* Selects pipe B for LVDS data. Must be set on pre-965. */
1325 #define LVDS_PIPEB_SELECT (1 << 30)
1326 /* LVDS dithering flag on 965/g4x platform */
1327 #define LVDS_ENABLE_DITHER (1 << 25)
1328 /* Enable border for unscaled (or aspect-scaled) display */
1329 #define LVDS_BORDER_ENABLE (1 << 15)
1331 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1334 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1335 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1336 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1338 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1339 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1342 #define LVDS_A3_POWER_MASK (3 << 6)
1343 #define LVDS_A3_POWER_DOWN (0 << 6)
1344 #define LVDS_A3_POWER_UP (3 << 6)
1346 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1349 #define LVDS_CLKB_POWER_MASK (3 << 4)
1350 #define LVDS_CLKB_POWER_DOWN (0 << 4)
1351 #define LVDS_CLKB_POWER_UP (3 << 4)
1353 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1354 * setting for whether we are in dual-channel mode. The B3 pair will
1355 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1357 #define LVDS_B0B3_POWER_MASK (3 << 2)
1358 #define LVDS_B0B3_POWER_DOWN (0 << 2)
1359 #define LVDS_B0B3_POWER_UP (3 << 2)
1361 /* Panel power sequencing */
1362 #define PP_STATUS 0x61200
1363 #define PP_ON (1 << 31)
1365 * Indicates that all dependencies of the panel are on:
1369 * - LVDS/DVOB/DVOC on
1371 #define PP_READY (1 << 30)
1372 #define PP_SEQUENCE_NONE (0 << 28)
1373 #define PP_SEQUENCE_ON (1 << 28)
1374 #define PP_SEQUENCE_OFF (2 << 28)
1375 #define PP_SEQUENCE_MASK 0x30000000
1376 #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
1377 #define PP_SEQUENCE_STATE_ON_IDLE (1 << 3)
1378 #define PP_SEQUENCE_STATE_MASK 0x0000000f
1379 #define PP_CONTROL 0x61204
1380 #define POWER_TARGET_ON (1 << 0)
1381 #define PP_ON_DELAYS 0x61208
1382 #define PP_OFF_DELAYS 0x6120c
1383 #define PP_DIVISOR 0x61210
1386 #define PFIT_CONTROL 0x61230
1387 #define PFIT_ENABLE (1 << 31)
1388 #define PFIT_PIPE_MASK (3 << 29)
1389 #define PFIT_PIPE_SHIFT 29
1390 #define VERT_INTERP_DISABLE (0 << 10)
1391 #define VERT_INTERP_BILINEAR (1 << 10)
1392 #define VERT_INTERP_MASK (3 << 10)
1393 #define VERT_AUTO_SCALE (1 << 9)
1394 #define HORIZ_INTERP_DISABLE (0 << 6)
1395 #define HORIZ_INTERP_BILINEAR (1 << 6)
1396 #define HORIZ_INTERP_MASK (3 << 6)
1397 #define HORIZ_AUTO_SCALE (1 << 5)
1398 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
1399 #define PFIT_FILTER_FUZZY (0 << 24)
1400 #define PFIT_SCALING_AUTO (0 << 26)
1401 #define PFIT_SCALING_PROGRAMMED (1 << 26)
1402 #define PFIT_SCALING_PILLAR (2 << 26)
1403 #define PFIT_SCALING_LETTER (3 << 26)
1404 #define PFIT_PGM_RATIOS 0x61234
1405 #define PFIT_VERT_SCALE_MASK 0xfff00000
1406 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1408 #define PFIT_VERT_SCALE_SHIFT 20
1409 #define PFIT_VERT_SCALE_MASK 0xfff00000
1410 #define PFIT_HORIZ_SCALE_SHIFT 4
1411 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1413 #define PFIT_VERT_SCALE_SHIFT_965 16
1414 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1415 #define PFIT_HORIZ_SCALE_SHIFT_965 0
1416 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1418 #define PFIT_AUTO_RATIOS 0x61238
1420 /* Backlight control */
1421 #define BLC_PWM_CTL 0x61254
1422 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1423 #define BLC_PWM_CTL2 0x61250 /* 965+ only */
1424 #define BLM_COMBINATION_MODE (1 << 30)
1426 * This is the most significant 15 bits of the number of backlight cycles in a
1427 * complete cycle of the modulated backlight control.
1429 * The actual value is this field multiplied by two.
1431 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1432 #define BLM_LEGACY_MODE (1 << 16)
1434 * This is the number of cycles out of the backlight modulation cycle for which
1435 * the backlight is on.
1437 * This field must be no greater than the number of cycles in the complete
1438 * backlight modulation cycle.
1440 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1441 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1443 #define BLC_HIST_CTL 0x61260
1445 /* TV port control */
1446 #define TV_CTL 0x68000
1447 /** Enables the TV encoder */
1448 # define TV_ENC_ENABLE (1 << 31)
1449 /** Sources the TV encoder input from pipe B instead of A. */
1450 # define TV_ENC_PIPEB_SELECT (1 << 30)
1451 /** Outputs composite video (DAC A only) */
1452 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1453 /** Outputs SVideo video (DAC B/C) */
1454 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1455 /** Outputs Component video (DAC A/B/C) */
1456 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1457 /** Outputs Composite and SVideo (DAC A/B/C) */
1458 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1459 # define TV_TRILEVEL_SYNC (1 << 21)
1460 /** Enables slow sync generation (945GM only) */
1461 # define TV_SLOW_SYNC (1 << 20)
1462 /** Selects 4x oversampling for 480i and 576p */
1463 # define TV_OVERSAMPLE_4X (0 << 18)
1464 /** Selects 2x oversampling for 720p and 1080i */
1465 # define TV_OVERSAMPLE_2X (1 << 18)
1466 /** Selects no oversampling for 1080p */
1467 # define TV_OVERSAMPLE_NONE (2 << 18)
1468 /** Selects 8x oversampling */
1469 # define TV_OVERSAMPLE_8X (3 << 18)
1470 /** Selects progressive mode rather than interlaced */
1471 # define TV_PROGRESSIVE (1 << 17)
1472 /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1473 # define TV_PAL_BURST (1 << 16)
1474 /** Field for setting delay of Y compared to C */
1475 # define TV_YC_SKEW_MASK (7 << 12)
1476 /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1477 # define TV_ENC_SDP_FIX (1 << 11)
1479 * Enables a fix for the 915GM only.
1481 * Not sure what it does.
1483 # define TV_ENC_C0_FIX (1 << 10)
1484 /** Bits that must be preserved by software */
1485 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
1486 # define TV_FUSE_STATE_MASK (3 << 4)
1487 /** Read-only state that reports all features enabled */
1488 # define TV_FUSE_STATE_ENABLED (0 << 4)
1489 /** Read-only state that reports that Macrovision is disabled in hardware*/
1490 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1491 /** Read-only state that reports that TV-out is disabled in hardware. */
1492 # define TV_FUSE_STATE_DISABLED (2 << 4)
1493 /** Normal operation */
1494 # define TV_TEST_MODE_NORMAL (0 << 0)
1495 /** Encoder test pattern 1 - combo pattern */
1496 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
1497 /** Encoder test pattern 2 - full screen vertical 75% color bars */
1498 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
1499 /** Encoder test pattern 3 - full screen horizontal 75% color bars */
1500 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
1501 /** Encoder test pattern 4 - random noise */
1502 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
1503 /** Encoder test pattern 5 - linear color ramps */
1504 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
1506 * This test mode forces the DACs to 50% of full output.
1508 * This is used for load detection in combination with TVDAC_SENSE_MASK
1510 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1511 # define TV_TEST_MODE_MASK (7 << 0)
1513 #define TV_DAC 0x68004
1514 # define TV_DAC_SAVE 0x00ffff00
1516 * Reports that DAC state change logic has reported change (RO).
1518 * This gets cleared when TV_DAC_STATE_EN is cleared
1520 # define TVDAC_STATE_CHG (1 << 31)
1521 # define TVDAC_SENSE_MASK (7 << 28)
1522 /** Reports that DAC A voltage is above the detect threshold */
1523 # define TVDAC_A_SENSE (1 << 30)
1524 /** Reports that DAC B voltage is above the detect threshold */
1525 # define TVDAC_B_SENSE (1 << 29)
1526 /** Reports that DAC C voltage is above the detect threshold */
1527 # define TVDAC_C_SENSE (1 << 28)
1529 * Enables DAC state detection logic, for load-based TV detection.
1531 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1532 * to off, for load detection to work.
1534 # define TVDAC_STATE_CHG_EN (1 << 27)
1535 /** Sets the DAC A sense value to high */
1536 # define TVDAC_A_SENSE_CTL (1 << 26)
1537 /** Sets the DAC B sense value to high */
1538 # define TVDAC_B_SENSE_CTL (1 << 25)
1539 /** Sets the DAC C sense value to high */
1540 # define TVDAC_C_SENSE_CTL (1 << 24)
1541 /** Overrides the ENC_ENABLE and DAC voltage levels */
1542 # define DAC_CTL_OVERRIDE (1 << 7)
1543 /** Sets the slew rate. Must be preserved in software */
1544 # define ENC_TVDAC_SLEW_FAST (1 << 6)
1545 # define DAC_A_1_3_V (0 << 4)
1546 # define DAC_A_1_1_V (1 << 4)
1547 # define DAC_A_0_7_V (2 << 4)
1548 # define DAC_A_MASK (3 << 4)
1549 # define DAC_B_1_3_V (0 << 2)
1550 # define DAC_B_1_1_V (1 << 2)
1551 # define DAC_B_0_7_V (2 << 2)
1552 # define DAC_B_MASK (3 << 2)
1553 # define DAC_C_1_3_V (0 << 0)
1554 # define DAC_C_1_1_V (1 << 0)
1555 # define DAC_C_0_7_V (2 << 0)
1556 # define DAC_C_MASK (3 << 0)
1559 * CSC coefficients are stored in a floating point format with 9 bits of
1560 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1561 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1562 * -1 (0x3) being the only legal negative value.
1564 #define TV_CSC_Y 0x68010
1565 # define TV_RY_MASK 0x07ff0000
1566 # define TV_RY_SHIFT 16
1567 # define TV_GY_MASK 0x00000fff
1568 # define TV_GY_SHIFT 0
1570 #define TV_CSC_Y2 0x68014
1571 # define TV_BY_MASK 0x07ff0000
1572 # define TV_BY_SHIFT 16
1574 * Y attenuation for component video.
1576 * Stored in 1.9 fixed point.
1578 # define TV_AY_MASK 0x000003ff
1579 # define TV_AY_SHIFT 0
1581 #define TV_CSC_U 0x68018
1582 # define TV_RU_MASK 0x07ff0000
1583 # define TV_RU_SHIFT 16
1584 # define TV_GU_MASK 0x000007ff
1585 # define TV_GU_SHIFT 0
1587 #define TV_CSC_U2 0x6801c
1588 # define TV_BU_MASK 0x07ff0000
1589 # define TV_BU_SHIFT 16
1591 * U attenuation for component video.
1593 * Stored in 1.9 fixed point.
1595 # define TV_AU_MASK 0x000003ff
1596 # define TV_AU_SHIFT 0
1598 #define TV_CSC_V 0x68020
1599 # define TV_RV_MASK 0x0fff0000
1600 # define TV_RV_SHIFT 16
1601 # define TV_GV_MASK 0x000007ff
1602 # define TV_GV_SHIFT 0
1604 #define TV_CSC_V2 0x68024
1605 # define TV_BV_MASK 0x07ff0000
1606 # define TV_BV_SHIFT 16
1608 * V attenuation for component video.
1610 * Stored in 1.9 fixed point.
1612 # define TV_AV_MASK 0x000007ff
1613 # define TV_AV_SHIFT 0
1615 #define TV_CLR_KNOBS 0x68028
1616 /** 2s-complement brightness adjustment */
1617 # define TV_BRIGHTNESS_MASK 0xff000000
1618 # define TV_BRIGHTNESS_SHIFT 24
1619 /** Contrast adjustment, as a 2.6 unsigned floating point number */
1620 # define TV_CONTRAST_MASK 0x00ff0000
1621 # define TV_CONTRAST_SHIFT 16
1622 /** Saturation adjustment, as a 2.6 unsigned floating point number */
1623 # define TV_SATURATION_MASK 0x0000ff00
1624 # define TV_SATURATION_SHIFT 8
1625 /** Hue adjustment, as an integer phase angle in degrees */
1626 # define TV_HUE_MASK 0x000000ff
1627 # define TV_HUE_SHIFT 0
1629 #define TV_CLR_LEVEL 0x6802c
1630 /** Controls the DAC level for black */
1631 # define TV_BLACK_LEVEL_MASK 0x01ff0000
1632 # define TV_BLACK_LEVEL_SHIFT 16
1633 /** Controls the DAC level for blanking */
1634 # define TV_BLANK_LEVEL_MASK 0x000001ff
1635 # define TV_BLANK_LEVEL_SHIFT 0
1637 #define TV_H_CTL_1 0x68030
1638 /** Number of pixels in the hsync. */
1639 # define TV_HSYNC_END_MASK 0x1fff0000
1640 # define TV_HSYNC_END_SHIFT 16
1641 /** Total number of pixels minus one in the line (display and blanking). */
1642 # define TV_HTOTAL_MASK 0x00001fff
1643 # define TV_HTOTAL_SHIFT 0
1645 #define TV_H_CTL_2 0x68034
1646 /** Enables the colorburst (needed for non-component color) */
1647 # define TV_BURST_ENA (1 << 31)
1648 /** Offset of the colorburst from the start of hsync, in pixels minus one. */
1649 # define TV_HBURST_START_SHIFT 16
1650 # define TV_HBURST_START_MASK 0x1fff0000
1651 /** Length of the colorburst */
1652 # define TV_HBURST_LEN_SHIFT 0
1653 # define TV_HBURST_LEN_MASK 0x0001fff
1655 #define TV_H_CTL_3 0x68038
1656 /** End of hblank, measured in pixels minus one from start of hsync */
1657 # define TV_HBLANK_END_SHIFT 16
1658 # define TV_HBLANK_END_MASK 0x1fff0000
1659 /** Start of hblank, measured in pixels minus one from start of hsync */
1660 # define TV_HBLANK_START_SHIFT 0
1661 # define TV_HBLANK_START_MASK 0x0001fff
1663 #define TV_V_CTL_1 0x6803c
1665 # define TV_NBR_END_SHIFT 16
1666 # define TV_NBR_END_MASK 0x07ff0000
1668 # define TV_VI_END_F1_SHIFT 8
1669 # define TV_VI_END_F1_MASK 0x00003f00
1671 # define TV_VI_END_F2_SHIFT 0
1672 # define TV_VI_END_F2_MASK 0x0000003f
1674 #define TV_V_CTL_2 0x68040
1675 /** Length of vsync, in half lines */
1676 # define TV_VSYNC_LEN_MASK 0x07ff0000
1677 # define TV_VSYNC_LEN_SHIFT 16
1678 /** Offset of the start of vsync in field 1, measured in one less than the
1679 * number of half lines.
1681 # define TV_VSYNC_START_F1_MASK 0x00007f00
1682 # define TV_VSYNC_START_F1_SHIFT 8
1684 * Offset of the start of vsync in field 2, measured in one less than the
1685 * number of half lines.
1687 # define TV_VSYNC_START_F2_MASK 0x0000007f
1688 # define TV_VSYNC_START_F2_SHIFT 0
1690 #define TV_V_CTL_3 0x68044
1691 /** Enables generation of the equalization signal */
1692 # define TV_EQUAL_ENA (1 << 31)
1693 /** Length of vsync, in half lines */
1694 # define TV_VEQ_LEN_MASK 0x007f0000
1695 # define TV_VEQ_LEN_SHIFT 16
1696 /** Offset of the start of equalization in field 1, measured in one less than
1697 * the number of half lines.
1699 # define TV_VEQ_START_F1_MASK 0x0007f00
1700 # define TV_VEQ_START_F1_SHIFT 8
1702 * Offset of the start of equalization in field 2, measured in one less than
1703 * the number of half lines.
1705 # define TV_VEQ_START_F2_MASK 0x000007f
1706 # define TV_VEQ_START_F2_SHIFT 0
1708 #define TV_V_CTL_4 0x68048
1710 * Offset to start of vertical colorburst, measured in one less than the
1711 * number of lines from vertical start.
1713 # define TV_VBURST_START_F1_MASK 0x003f0000
1714 # define TV_VBURST_START_F1_SHIFT 16
1716 * Offset to the end of vertical colorburst, measured in one less than the
1717 * number of lines from the start of NBR.
1719 # define TV_VBURST_END_F1_MASK 0x000000ff
1720 # define TV_VBURST_END_F1_SHIFT 0
1722 #define TV_V_CTL_5 0x6804c
1724 * Offset to start of vertical colorburst, measured in one less than the
1725 * number of lines from vertical start.
1727 # define TV_VBURST_START_F2_MASK 0x003f0000
1728 # define TV_VBURST_START_F2_SHIFT 16
1730 * Offset to the end of vertical colorburst, measured in one less than the
1731 * number of lines from the start of NBR.
1733 # define TV_VBURST_END_F2_MASK 0x000000ff
1734 # define TV_VBURST_END_F2_SHIFT 0
1736 #define TV_V_CTL_6 0x68050
1738 * Offset to start of vertical colorburst, measured in one less than the
1739 * number of lines from vertical start.
1741 # define TV_VBURST_START_F3_MASK 0x003f0000
1742 # define TV_VBURST_START_F3_SHIFT 16
1744 * Offset to the end of vertical colorburst, measured in one less than the
1745 * number of lines from the start of NBR.
1747 # define TV_VBURST_END_F3_MASK 0x000000ff
1748 # define TV_VBURST_END_F3_SHIFT 0
1750 #define TV_V_CTL_7 0x68054
1752 * Offset to start of vertical colorburst, measured in one less than the
1753 * number of lines from vertical start.
1755 # define TV_VBURST_START_F4_MASK 0x003f0000
1756 # define TV_VBURST_START_F4_SHIFT 16
1758 * Offset to the end of vertical colorburst, measured in one less than the
1759 * number of lines from the start of NBR.
1761 # define TV_VBURST_END_F4_MASK 0x000000ff
1762 # define TV_VBURST_END_F4_SHIFT 0
1764 #define TV_SC_CTL_1 0x68060
1765 /** Turns on the first subcarrier phase generation DDA */
1766 # define TV_SC_DDA1_EN (1 << 31)
1767 /** Turns on the first subcarrier phase generation DDA */
1768 # define TV_SC_DDA2_EN (1 << 30)
1769 /** Turns on the first subcarrier phase generation DDA */
1770 # define TV_SC_DDA3_EN (1 << 29)
1771 /** Sets the subcarrier DDA to reset frequency every other field */
1772 # define TV_SC_RESET_EVERY_2 (0 << 24)
1773 /** Sets the subcarrier DDA to reset frequency every fourth field */
1774 # define TV_SC_RESET_EVERY_4 (1 << 24)
1775 /** Sets the subcarrier DDA to reset frequency every eighth field */
1776 # define TV_SC_RESET_EVERY_8 (2 << 24)
1777 /** Sets the subcarrier DDA to never reset the frequency */
1778 # define TV_SC_RESET_NEVER (3 << 24)
1779 /** Sets the peak amplitude of the colorburst.*/
1780 # define TV_BURST_LEVEL_MASK 0x00ff0000
1781 # define TV_BURST_LEVEL_SHIFT 16
1782 /** Sets the increment of the first subcarrier phase generation DDA */
1783 # define TV_SCDDA1_INC_MASK 0x00000fff
1784 # define TV_SCDDA1_INC_SHIFT 0
1786 #define TV_SC_CTL_2 0x68064
1787 /** Sets the rollover for the second subcarrier phase generation DDA */
1788 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
1789 # define TV_SCDDA2_SIZE_SHIFT 16
1790 /** Sets the increent of the second subcarrier phase generation DDA */
1791 # define TV_SCDDA2_INC_MASK 0x00007fff
1792 # define TV_SCDDA2_INC_SHIFT 0
1794 #define TV_SC_CTL_3 0x68068
1795 /** Sets the rollover for the third subcarrier phase generation DDA */
1796 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
1797 # define TV_SCDDA3_SIZE_SHIFT 16
1798 /** Sets the increent of the third subcarrier phase generation DDA */
1799 # define TV_SCDDA3_INC_MASK 0x00007fff
1800 # define TV_SCDDA3_INC_SHIFT 0
1802 #define TV_WIN_POS 0x68070
1803 /** X coordinate of the display from the start of horizontal active */
1804 # define TV_XPOS_MASK 0x1fff0000
1805 # define TV_XPOS_SHIFT 16
1806 /** Y coordinate of the display from the start of vertical active (NBR) */
1807 # define TV_YPOS_MASK 0x00000fff
1808 # define TV_YPOS_SHIFT 0
1810 #define TV_WIN_SIZE 0x68074
1811 /** Horizontal size of the display window, measured in pixels*/
1812 # define TV_XSIZE_MASK 0x1fff0000
1813 # define TV_XSIZE_SHIFT 16
1815 * Vertical size of the display window, measured in pixels.
1817 * Must be even for interlaced modes.
1819 # define TV_YSIZE_MASK 0x00000fff
1820 # define TV_YSIZE_SHIFT 0
1822 #define TV_FILTER_CTL_1 0x68080
1824 * Enables automatic scaling calculation.
1826 * If set, the rest of the registers are ignored, and the calculated values can
1827 * be read back from the register.
1829 # define TV_AUTO_SCALE (1 << 31)
1831 * Disables the vertical filter.
1833 * This is required on modes more than 1024 pixels wide */
1834 # define TV_V_FILTER_BYPASS (1 << 29)
1835 /** Enables adaptive vertical filtering */
1836 # define TV_VADAPT (1 << 28)
1837 # define TV_VADAPT_MODE_MASK (3 << 26)
1838 /** Selects the least adaptive vertical filtering mode */
1839 # define TV_VADAPT_MODE_LEAST (0 << 26)
1840 /** Selects the moderately adaptive vertical filtering mode */
1841 # define TV_VADAPT_MODE_MODERATE (1 << 26)
1842 /** Selects the most adaptive vertical filtering mode */
1843 # define TV_VADAPT_MODE_MOST (3 << 26)
1845 * Sets the horizontal scaling factor.
1847 * This should be the fractional part of the horizontal scaling factor divided
1848 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1850 * (src width - 1) / ((oversample * dest width) - 1)
1852 # define TV_HSCALE_FRAC_MASK 0x00003fff
1853 # define TV_HSCALE_FRAC_SHIFT 0
1855 #define TV_FILTER_CTL_2 0x68084
1857 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1859 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1861 # define TV_VSCALE_INT_MASK 0x00038000
1862 # define TV_VSCALE_INT_SHIFT 15
1864 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1866 * \sa TV_VSCALE_INT_MASK
1868 # define TV_VSCALE_FRAC_MASK 0x00007fff
1869 # define TV_VSCALE_FRAC_SHIFT 0
1871 #define TV_FILTER_CTL_3 0x68088
1873 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1875 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1877 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1879 # define TV_VSCALE_IP_INT_MASK 0x00038000
1880 # define TV_VSCALE_IP_INT_SHIFT 15
1882 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1884 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1886 * \sa TV_VSCALE_IP_INT_MASK
1888 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1889 # define TV_VSCALE_IP_FRAC_SHIFT 0
1891 #define TV_CC_CONTROL 0x68090
1892 # define TV_CC_ENABLE (1 << 31)
1894 * Specifies which field to send the CC data in.
1896 * CC data is usually sent in field 0.
1898 # define TV_CC_FID_MASK (1 << 27)
1899 # define TV_CC_FID_SHIFT 27
1900 /** Sets the horizontal position of the CC data. Usually 135. */
1901 # define TV_CC_HOFF_MASK 0x03ff0000
1902 # define TV_CC_HOFF_SHIFT 16
1903 /** Sets the vertical position of the CC data. Usually 21 */
1904 # define TV_CC_LINE_MASK 0x0000003f
1905 # define TV_CC_LINE_SHIFT 0
1907 #define TV_CC_DATA 0x68094
1908 # define TV_CC_RDY (1 << 31)
1909 /** Second word of CC data to be transmitted. */
1910 # define TV_CC_DATA_2_MASK 0x007f0000
1911 # define TV_CC_DATA_2_SHIFT 16
1912 /** First word of CC data to be transmitted. */
1913 # define TV_CC_DATA_1_MASK 0x0000007f
1914 # define TV_CC_DATA_1_SHIFT 0
1916 #define TV_H_LUMA_0 0x68100
1917 #define TV_H_LUMA_59 0x681ec
1918 #define TV_H_CHROMA_0 0x68200
1919 #define TV_H_CHROMA_59 0x682ec
1920 #define TV_V_LUMA_0 0x68300
1921 #define TV_V_LUMA_42 0x683a8
1922 #define TV_V_CHROMA_0 0x68400
1923 #define TV_V_CHROMA_42 0x684a8
1926 #define DP_A 0x64000 /* eDP */
1927 #define DP_B 0x64100
1928 #define DP_C 0x64200
1929 #define DP_D 0x64300
1931 #define DP_PORT_EN (1 << 31)
1932 #define DP_PIPEB_SELECT (1 << 30)
1934 /* Link training mode - select a suitable mode for each stage */
1935 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
1936 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
1937 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1938 #define DP_LINK_TRAIN_OFF (3 << 28)
1939 #define DP_LINK_TRAIN_MASK (3 << 28)
1940 #define DP_LINK_TRAIN_SHIFT 28
1942 /* CPT Link training mode */
1943 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
1944 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
1945 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
1946 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
1947 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
1948 #define DP_LINK_TRAIN_SHIFT_CPT 8
1950 /* Signal voltages. These are mostly controlled by the other end */
1951 #define DP_VOLTAGE_0_4 (0 << 25)
1952 #define DP_VOLTAGE_0_6 (1 << 25)
1953 #define DP_VOLTAGE_0_8 (2 << 25)
1954 #define DP_VOLTAGE_1_2 (3 << 25)
1955 #define DP_VOLTAGE_MASK (7 << 25)
1956 #define DP_VOLTAGE_SHIFT 25
1958 /* Signal pre-emphasis levels, like voltages, the other end tells us what
1961 #define DP_PRE_EMPHASIS_0 (0 << 22)
1962 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
1963 #define DP_PRE_EMPHASIS_6 (2 << 22)
1964 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
1965 #define DP_PRE_EMPHASIS_MASK (7 << 22)
1966 #define DP_PRE_EMPHASIS_SHIFT 22
1968 /* How many wires to use. I guess 3 was too hard */
1969 #define DP_PORT_WIDTH_1 (0 << 19)
1970 #define DP_PORT_WIDTH_2 (1 << 19)
1971 #define DP_PORT_WIDTH_4 (3 << 19)
1972 #define DP_PORT_WIDTH_MASK (7 << 19)
1974 /* Mystic DPCD version 1.1 special mode */
1975 #define DP_ENHANCED_FRAMING (1 << 18)
1978 #define DP_PLL_FREQ_270MHZ (0 << 16)
1979 #define DP_PLL_FREQ_160MHZ (1 << 16)
1980 #define DP_PLL_FREQ_MASK (3 << 16)
1982 /** locked once port is enabled */
1983 #define DP_PORT_REVERSAL (1 << 15)
1986 #define DP_PLL_ENABLE (1 << 14)
1988 /** sends the clock on lane 15 of the PEG for debug */
1989 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1991 #define DP_SCRAMBLING_DISABLE (1 << 12)
1992 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
1994 /** limit RGB values to avoid confusing TVs */
1995 #define DP_COLOR_RANGE_16_235 (1 << 8)
1997 /** Turn on the audio link */
1998 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2000 /** vs and hs sync polarity */
2001 #define DP_SYNC_VS_HIGH (1 << 4)
2002 #define DP_SYNC_HS_HIGH (1 << 3)
2005 #define DP_DETECTED (1 << 2)
2007 /** The aux channel provides a way to talk to the
2008 * signal sink for DDC etc. Max packet size supported
2009 * is 20 bytes in each direction, hence the 5 fixed
2012 #define DPA_AUX_CH_CTL 0x64010
2013 #define DPA_AUX_CH_DATA1 0x64014
2014 #define DPA_AUX_CH_DATA2 0x64018
2015 #define DPA_AUX_CH_DATA3 0x6401c
2016 #define DPA_AUX_CH_DATA4 0x64020
2017 #define DPA_AUX_CH_DATA5 0x64024
2019 #define DPB_AUX_CH_CTL 0x64110
2020 #define DPB_AUX_CH_DATA1 0x64114
2021 #define DPB_AUX_CH_DATA2 0x64118
2022 #define DPB_AUX_CH_DATA3 0x6411c
2023 #define DPB_AUX_CH_DATA4 0x64120
2024 #define DPB_AUX_CH_DATA5 0x64124
2026 #define DPC_AUX_CH_CTL 0x64210
2027 #define DPC_AUX_CH_DATA1 0x64214
2028 #define DPC_AUX_CH_DATA2 0x64218
2029 #define DPC_AUX_CH_DATA3 0x6421c
2030 #define DPC_AUX_CH_DATA4 0x64220
2031 #define DPC_AUX_CH_DATA5 0x64224
2033 #define DPD_AUX_CH_CTL 0x64310
2034 #define DPD_AUX_CH_DATA1 0x64314
2035 #define DPD_AUX_CH_DATA2 0x64318
2036 #define DPD_AUX_CH_DATA3 0x6431c
2037 #define DPD_AUX_CH_DATA4 0x64320
2038 #define DPD_AUX_CH_DATA5 0x64324
2040 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2041 #define DP_AUX_CH_CTL_DONE (1 << 30)
2042 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2043 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2044 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2045 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2046 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2047 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2048 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2049 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2050 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2051 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2052 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2053 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2054 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2055 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2056 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2057 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2058 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2059 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2060 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2063 * Computing GMCH M and N values for the Display Port link
2065 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2067 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2069 * The GMCH value is used internally
2071 * bytes_per_pixel is the number of bytes coming out of the plane,
2072 * which is after the LUTs, so we want the bytes for our color format.
2073 * For our current usage, this is always 3, one byte for R, G and B.
2075 #define PIPEA_GMCH_DATA_M 0x70050
2076 #define PIPEB_GMCH_DATA_M 0x71050
2078 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2079 #define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2080 #define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2082 #define PIPE_GMCH_DATA_M_MASK (0xffffff)
2084 #define PIPEA_GMCH_DATA_N 0x70054
2085 #define PIPEB_GMCH_DATA_N 0x71054
2086 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
2089 * Computing Link M and N values for the Display Port link
2091 * Link M / N = pixel_clock / ls_clk
2093 * (the DP spec calls pixel_clock the 'strm_clk')
2095 * The Link value is transmitted in the Main Stream
2096 * Attributes and VB-ID.
2099 #define PIPEA_DP_LINK_M 0x70060
2100 #define PIPEB_DP_LINK_M 0x71060
2101 #define PIPEA_DP_LINK_M_MASK (0xffffff)
2103 #define PIPEA_DP_LINK_N 0x70064
2104 #define PIPEB_DP_LINK_N 0x71064
2105 #define PIPEA_DP_LINK_N_MASK (0xffffff)
2107 /* Display & cursor control */
2110 #define PIPEADSL 0x70000
2111 #define DSL_LINEMASK 0x00000fff
2112 #define PIPEACONF 0x70008
2113 #define PIPECONF_ENABLE (1<<31)
2114 #define PIPECONF_DISABLE 0
2115 #define PIPECONF_DOUBLE_WIDE (1<<30)
2116 #define I965_PIPECONF_ACTIVE (1<<30)
2117 #define PIPECONF_SINGLE_WIDE 0
2118 #define PIPECONF_PIPE_UNLOCKED 0
2119 #define PIPECONF_PIPE_LOCKED (1<<25)
2120 #define PIPECONF_PALETTE 0
2121 #define PIPECONF_GAMMA (1<<24)
2122 #define PIPECONF_FORCE_BORDER (1<<25)
2123 #define PIPECONF_PROGRESSIVE (0 << 21)
2124 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2125 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
2126 #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
2127 #define PIPECONF_BPP_MASK (0x000000e0)
2128 #define PIPECONF_BPP_8 (0<<5)
2129 #define PIPECONF_BPP_10 (1<<5)
2130 #define PIPECONF_BPP_6 (2<<5)
2131 #define PIPECONF_BPP_12 (3<<5)
2132 #define PIPECONF_DITHER_EN (1<<4)
2133 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2134 #define PIPECONF_DITHER_TYPE_SP (0<<2)
2135 #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2136 #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2137 #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
2138 #define PIPEASTAT 0x70024
2139 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2140 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2141 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
2142 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2143 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2144 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2145 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2146 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2147 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2148 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2149 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2150 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2151 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2152 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2153 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2154 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2155 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2156 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2157 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2158 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2159 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2160 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
2161 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2162 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2163 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2164 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2165 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2166 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2167 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2168 #define PIPE_BPC_MASK (7 << 5) /* Ironlake */
2169 #define PIPE_8BPC (0 << 5)
2170 #define PIPE_10BPC (1 << 5)
2171 #define PIPE_6BPC (2 << 5)
2172 #define PIPE_12BPC (3 << 5)
2174 #define PIPECONF(pipe) _PIPE(pipe, PIPEACONF, PIPEBCONF)
2175 #define PIPEDSL(pipe) _PIPE(pipe, PIPEADSL, PIPEBDSL)
2177 #define DSPARB 0x70030
2178 #define DSPARB_CSTART_MASK (0x7f << 7)
2179 #define DSPARB_CSTART_SHIFT 7
2180 #define DSPARB_BSTART_MASK (0x7f)
2181 #define DSPARB_BSTART_SHIFT 0
2182 #define DSPARB_BEND_SHIFT 9 /* on 855 */
2183 #define DSPARB_AEND_SHIFT 0
2185 #define DSPFW1 0x70034
2186 #define DSPFW_SR_SHIFT 23
2187 #define DSPFW_SR_MASK (0x1ff<<23)
2188 #define DSPFW_CURSORB_SHIFT 16
2189 #define DSPFW_CURSORB_MASK (0x3f<<16)
2190 #define DSPFW_PLANEB_SHIFT 8
2191 #define DSPFW_PLANEB_MASK (0x7f<<8)
2192 #define DSPFW_PLANEA_MASK (0x7f)
2193 #define DSPFW2 0x70038
2194 #define DSPFW_CURSORA_MASK 0x00003f00
2195 #define DSPFW_CURSORA_SHIFT 8
2196 #define DSPFW_PLANEC_MASK (0x7f)
2197 #define DSPFW3 0x7003c
2198 #define DSPFW_HPLL_SR_EN (1<<31)
2199 #define DSPFW_CURSOR_SR_SHIFT 24
2200 #define PINEVIEW_SELF_REFRESH_EN (1<<30)
2201 #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2202 #define DSPFW_HPLL_CURSOR_SHIFT 16
2203 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2204 #define DSPFW_HPLL_SR_MASK (0x1ff)
2206 /* FIFO watermark sizes etc */
2207 #define G4X_FIFO_LINE_SIZE 64
2208 #define I915_FIFO_LINE_SIZE 64
2209 #define I830_FIFO_LINE_SIZE 32
2211 #define G4X_FIFO_SIZE 127
2212 #define I965_FIFO_SIZE 512
2213 #define I945_FIFO_SIZE 127
2214 #define I915_FIFO_SIZE 95
2215 #define I855GM_FIFO_SIZE 127 /* In cachelines */
2216 #define I830_FIFO_SIZE 95
2218 #define G4X_MAX_WM 0x3f
2219 #define I915_MAX_WM 0x3f
2221 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2222 #define PINEVIEW_FIFO_LINE_SIZE 64
2223 #define PINEVIEW_MAX_WM 0x1ff
2224 #define PINEVIEW_DFT_WM 0x3f
2225 #define PINEVIEW_DFT_HPLLOFF_WM 0
2226 #define PINEVIEW_GUARD_WM 10
2227 #define PINEVIEW_CURSOR_FIFO 64
2228 #define PINEVIEW_CURSOR_MAX_WM 0x3f
2229 #define PINEVIEW_CURSOR_DFT_WM 0
2230 #define PINEVIEW_CURSOR_GUARD_WM 5
2232 #define I965_CURSOR_FIFO 64
2233 #define I965_CURSOR_MAX_WM 32
2234 #define I965_CURSOR_DFT_WM 8
2236 /* define the Watermark register on Ironlake */
2237 #define WM0_PIPEA_ILK 0x45100
2238 #define WM0_PIPE_PLANE_MASK (0x7f<<16)
2239 #define WM0_PIPE_PLANE_SHIFT 16
2240 #define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2241 #define WM0_PIPE_SPRITE_SHIFT 8
2242 #define WM0_PIPE_CURSOR_MASK (0x1f)
2244 #define WM0_PIPEB_ILK 0x45104
2245 #define WM1_LP_ILK 0x45108
2246 #define WM1_LP_SR_EN (1<<31)
2247 #define WM1_LP_LATENCY_SHIFT 24
2248 #define WM1_LP_LATENCY_MASK (0x7f<<24)
2249 #define WM1_LP_FBC_MASK (0xf<<20)
2250 #define WM1_LP_FBC_SHIFT 20
2251 #define WM1_LP_SR_MASK (0x1ff<<8)
2252 #define WM1_LP_SR_SHIFT 8
2253 #define WM1_LP_CURSOR_MASK (0x3f)
2254 #define WM2_LP_ILK 0x4510c
2255 #define WM2_LP_EN (1<<31)
2256 #define WM3_LP_ILK 0x45110
2257 #define WM3_LP_EN (1<<31)
2258 #define WM1S_LP_ILK 0x45120
2259 #define WM1S_LP_EN (1<<31)
2261 /* Memory latency timer register */
2262 #define MLTR_ILK 0x11222
2263 /* the unit of memory self-refresh latency time is 0.5us */
2264 #define ILK_SRLT_MASK 0x3f
2266 /* define the fifo size on Ironlake */
2267 #define ILK_DISPLAY_FIFO 128
2268 #define ILK_DISPLAY_MAXWM 64
2269 #define ILK_DISPLAY_DFTWM 8
2270 #define ILK_CURSOR_FIFO 32
2271 #define ILK_CURSOR_MAXWM 16
2272 #define ILK_CURSOR_DFTWM 8
2274 #define ILK_DISPLAY_SR_FIFO 512
2275 #define ILK_DISPLAY_MAX_SRWM 0x1ff
2276 #define ILK_DISPLAY_DFT_SRWM 0x3f
2277 #define ILK_CURSOR_SR_FIFO 64
2278 #define ILK_CURSOR_MAX_SRWM 0x3f
2279 #define ILK_CURSOR_DFT_SRWM 8
2281 #define ILK_FIFO_LINE_SIZE 64
2284 * The two pipe frame counter registers are not synchronized, so
2285 * reading a stable value is somewhat tricky. The following code
2289 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2290 * PIPE_FRAME_HIGH_SHIFT;
2291 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2292 * PIPE_FRAME_LOW_SHIFT);
2293 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2294 * PIPE_FRAME_HIGH_SHIFT);
2295 * } while (high1 != high2);
2296 * frame = (high1 << 8) | low1;
2298 #define PIPEAFRAMEHIGH 0x70040
2299 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
2300 #define PIPE_FRAME_HIGH_SHIFT 0
2301 #define PIPEAFRAMEPIXEL 0x70044
2302 #define PIPE_FRAME_LOW_MASK 0xff000000
2303 #define PIPE_FRAME_LOW_SHIFT 24
2304 #define PIPE_PIXEL_MASK 0x00ffffff
2305 #define PIPE_PIXEL_SHIFT 0
2306 /* GM45+ just has to be different */
2307 #define PIPEA_FRMCOUNT_GM45 0x70040
2308 #define PIPEA_FLIPCOUNT_GM45 0x70044
2310 /* Cursor A & B regs */
2311 #define CURACNTR 0x70080
2312 /* Old style CUR*CNTR flags (desktop 8xx) */
2313 #define CURSOR_ENABLE 0x80000000
2314 #define CURSOR_GAMMA_ENABLE 0x40000000
2315 #define CURSOR_STRIDE_MASK 0x30000000
2316 #define CURSOR_FORMAT_SHIFT 24
2317 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2318 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2319 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2320 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2321 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2322 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2323 /* New style CUR*CNTR flags */
2324 #define CURSOR_MODE 0x27
2325 #define CURSOR_MODE_DISABLE 0x00
2326 #define CURSOR_MODE_64_32B_AX 0x07
2327 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
2328 #define MCURSOR_PIPE_SELECT (1 << 28)
2329 #define MCURSOR_PIPE_A 0x00
2330 #define MCURSOR_PIPE_B (1 << 28)
2331 #define MCURSOR_GAMMA_ENABLE (1 << 26)
2332 #define CURABASE 0x70084
2333 #define CURAPOS 0x70088
2334 #define CURSOR_POS_MASK 0x007FF
2335 #define CURSOR_POS_SIGN 0x8000
2336 #define CURSOR_X_SHIFT 0
2337 #define CURSOR_Y_SHIFT 16
2338 #define CURSIZE 0x700a0
2339 #define CURBCNTR 0x700c0
2340 #define CURBBASE 0x700c4
2341 #define CURBPOS 0x700c8
2343 /* Display A control */
2344 #define DSPACNTR 0x70180
2345 #define DISPLAY_PLANE_ENABLE (1<<31)
2346 #define DISPLAY_PLANE_DISABLE 0
2347 #define DISPPLANE_GAMMA_ENABLE (1<<30)
2348 #define DISPPLANE_GAMMA_DISABLE 0
2349 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2350 #define DISPPLANE_8BPP (0x2<<26)
2351 #define DISPPLANE_15_16BPP (0x4<<26)
2352 #define DISPPLANE_16BPP (0x5<<26)
2353 #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2354 #define DISPPLANE_32BPP (0x7<<26)
2355 #define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
2356 #define DISPPLANE_STEREO_ENABLE (1<<25)
2357 #define DISPPLANE_STEREO_DISABLE 0
2358 #define DISPPLANE_SEL_PIPE_MASK (1<<24)
2359 #define DISPPLANE_SEL_PIPE_A 0
2360 #define DISPPLANE_SEL_PIPE_B (1<<24)
2361 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2362 #define DISPPLANE_SRC_KEY_DISABLE 0
2363 #define DISPPLANE_LINE_DOUBLE (1<<20)
2364 #define DISPPLANE_NO_LINE_DOUBLE 0
2365 #define DISPPLANE_STEREO_POLARITY_FIRST 0
2366 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
2367 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
2368 #define DISPPLANE_TILED (1<<10)
2369 #define DSPAADDR 0x70184
2370 #define DSPASTRIDE 0x70188
2371 #define DSPAPOS 0x7018C /* reserved */
2372 #define DSPASIZE 0x70190
2373 #define DSPASURF 0x7019C /* 965+ only */
2374 #define DSPATILEOFF 0x701A4 /* 965+ only */
2376 #define DSPCNTR(plane) _PIPE(plane, DSPACNTR, DSPBCNTR)
2377 #define DSPADDR(plane) _PIPE(plane, DSPAADDR, DSPBADDR)
2378 #define DSPSTRIDE(plane) _PIPE(plane, DSPASTRIDE, DSPBSTRIDE)
2379 #define DSPPOS(plane) _PIPE(plane, DSPAPOS, DSPBPOS)
2380 #define DSPSIZE(plane) _PIPE(plane, DSPASIZE, DSPBSIZE)
2381 #define DSPSURF(plane) _PIPE(plane, DSPASURF, DSPBSURF)
2382 #define DSPTILEOFF(plane) _PIPE(plane, DSPATILEOFF, DSPBTILEOFF)
2385 #define SWF00 0x71410
2386 #define SWF01 0x71414
2387 #define SWF02 0x71418
2388 #define SWF03 0x7141c
2389 #define SWF04 0x71420
2390 #define SWF05 0x71424
2391 #define SWF06 0x71428
2392 #define SWF10 0x70410
2393 #define SWF11 0x70414
2394 #define SWF14 0x71420
2395 #define SWF30 0x72414
2396 #define SWF31 0x72418
2397 #define SWF32 0x7241c
2400 #define PIPEBDSL 0x71000
2401 #define PIPEBCONF 0x71008
2402 #define PIPEBSTAT 0x71024
2403 #define PIPEBFRAMEHIGH 0x71040
2404 #define PIPEBFRAMEPIXEL 0x71044
2405 #define PIPEB_FRMCOUNT_GM45 0x71040
2406 #define PIPEB_FLIPCOUNT_GM45 0x71044
2409 /* Display B control */
2410 #define DSPBCNTR 0x71180
2411 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2412 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
2413 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2414 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2415 #define DSPBADDR 0x71184
2416 #define DSPBSTRIDE 0x71188
2417 #define DSPBPOS 0x7118C
2418 #define DSPBSIZE 0x71190
2419 #define DSPBSURF 0x7119C
2420 #define DSPBTILEOFF 0x711A4
2423 #define VGACNTRL 0x71400
2424 # define VGA_DISP_DISABLE (1 << 31)
2425 # define VGA_2X_MODE (1 << 30)
2426 # define VGA_PIPE_B_SELECT (1 << 29)
2430 #define CPU_VGACNTRL 0x41000
2432 #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2433 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2434 #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2435 #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2436 #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2437 #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2438 #define DIGITAL_PORTA_NO_DETECT (0 << 0)
2439 #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2440 #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2442 /* refresh rate hardware control */
2443 #define RR_HW_CTL 0x45300
2444 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2445 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2447 #define FDI_PLL_BIOS_0 0x46000
2448 #define FDI_PLL_FB_CLOCK_MASK 0xff
2449 #define FDI_PLL_BIOS_1 0x46004
2450 #define FDI_PLL_BIOS_2 0x46008
2451 #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2452 #define DISPLAY_PORT_PLL_BIOS_1 0x46010
2453 #define DISPLAY_PORT_PLL_BIOS_2 0x46014
2455 #define PCH_DSPCLK_GATE_D 0x42020
2456 # define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2457 # define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2459 #define PCH_3DCGDIS0 0x46020
2460 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2461 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2463 #define FDI_PLL_FREQ_CTL 0x46030
2464 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2465 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2466 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2469 #define PIPEA_DATA_M1 0x60030
2470 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2471 #define TU_SIZE_MASK 0x7e000000
2472 #define PIPE_DATA_M1_OFFSET 0
2473 #define PIPEA_DATA_N1 0x60034
2474 #define PIPE_DATA_N1_OFFSET 0
2476 #define PIPEA_DATA_M2 0x60038
2477 #define PIPE_DATA_M2_OFFSET 0
2478 #define PIPEA_DATA_N2 0x6003c
2479 #define PIPE_DATA_N2_OFFSET 0
2481 #define PIPEA_LINK_M1 0x60040
2482 #define PIPE_LINK_M1_OFFSET 0
2483 #define PIPEA_LINK_N1 0x60044
2484 #define PIPE_LINK_N1_OFFSET 0
2486 #define PIPEA_LINK_M2 0x60048
2487 #define PIPE_LINK_M2_OFFSET 0
2488 #define PIPEA_LINK_N2 0x6004c
2489 #define PIPE_LINK_N2_OFFSET 0
2491 /* PIPEB timing regs are same start from 0x61000 */
2493 #define PIPEB_DATA_M1 0x61030
2494 #define PIPEB_DATA_N1 0x61034
2496 #define PIPEB_DATA_M2 0x61038
2497 #define PIPEB_DATA_N2 0x6103c
2499 #define PIPEB_LINK_M1 0x61040
2500 #define PIPEB_LINK_N1 0x61044
2502 #define PIPEB_LINK_M2 0x61048
2503 #define PIPEB_LINK_N2 0x6104c
2505 #define PIPE_DATA_M1(pipe) _PIPE(pipe, PIPEA_DATA_M1, PIPEB_DATA_M1)
2506 #define PIPE_DATA_N1(pipe) _PIPE(pipe, PIPEA_DATA_N1, PIPEB_DATA_N1)
2507 #define PIPE_DATA_M2(pipe) _PIPE(pipe, PIPEA_DATA_M2, PIPEB_DATA_M2)
2508 #define PIPE_DATA_N2(pipe) _PIPE(pipe, PIPEA_DATA_N2, PIPEB_DATA_N2)
2509 #define PIPE_LINK_M1(pipe) _PIPE(pipe, PIPEA_LINK_M1, PIPEB_LINK_M1)
2510 #define PIPE_LINK_N1(pipe) _PIPE(pipe, PIPEA_LINK_N1, PIPEB_LINK_N1)
2511 #define PIPE_LINK_M2(pipe) _PIPE(pipe, PIPEA_LINK_M2, PIPEB_LINK_M2)
2512 #define PIPE_LINK_N2(pipe) _PIPE(pipe, PIPEA_LINK_N2, PIPEB_LINK_N2)
2514 /* CPU panel fitter */
2515 #define PFA_CTL_1 0x68080
2516 #define PFB_CTL_1 0x68880
2517 #define PF_ENABLE (1<<31)
2518 #define PF_FILTER_MASK (3<<23)
2519 #define PF_FILTER_PROGRAMMED (0<<23)
2520 #define PF_FILTER_MED_3x3 (1<<23)
2521 #define PF_FILTER_EDGE_ENHANCE (2<<23)
2522 #define PF_FILTER_EDGE_SOFTEN (3<<23)
2523 #define PFA_WIN_SZ 0x68074
2524 #define PFB_WIN_SZ 0x68874
2525 #define PFA_WIN_POS 0x68070
2526 #define PFB_WIN_POS 0x68870
2528 /* legacy palette */
2529 #define LGC_PALETTE_A 0x4a000
2530 #define LGC_PALETTE_B 0x4a800
2533 #define DE_MASTER_IRQ_CONTROL (1 << 31)
2534 #define DE_SPRITEB_FLIP_DONE (1 << 29)
2535 #define DE_SPRITEA_FLIP_DONE (1 << 28)
2536 #define DE_PLANEB_FLIP_DONE (1 << 27)
2537 #define DE_PLANEA_FLIP_DONE (1 << 26)
2538 #define DE_PCU_EVENT (1 << 25)
2539 #define DE_GTT_FAULT (1 << 24)
2540 #define DE_POISON (1 << 23)
2541 #define DE_PERFORM_COUNTER (1 << 22)
2542 #define DE_PCH_EVENT (1 << 21)
2543 #define DE_AUX_CHANNEL_A (1 << 20)
2544 #define DE_DP_A_HOTPLUG (1 << 19)
2545 #define DE_GSE (1 << 18)
2546 #define DE_PIPEB_VBLANK (1 << 15)
2547 #define DE_PIPEB_EVEN_FIELD (1 << 14)
2548 #define DE_PIPEB_ODD_FIELD (1 << 13)
2549 #define DE_PIPEB_LINE_COMPARE (1 << 12)
2550 #define DE_PIPEB_VSYNC (1 << 11)
2551 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2552 #define DE_PIPEA_VBLANK (1 << 7)
2553 #define DE_PIPEA_EVEN_FIELD (1 << 6)
2554 #define DE_PIPEA_ODD_FIELD (1 << 5)
2555 #define DE_PIPEA_LINE_COMPARE (1 << 4)
2556 #define DE_PIPEA_VSYNC (1 << 3)
2557 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2559 #define DEISR 0x44000
2560 #define DEIMR 0x44004
2561 #define DEIIR 0x44008
2562 #define DEIER 0x4400c
2565 #define GT_PIPE_NOTIFY (1 << 4)
2566 #define GT_SYNC_STATUS (1 << 2)
2567 #define GT_USER_INTERRUPT (1 << 0)
2568 #define GT_BSD_USER_INTERRUPT (1 << 5)
2569 #define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
2571 #define GTISR 0x44010
2572 #define GTIMR 0x44014
2573 #define GTIIR 0x44018
2574 #define GTIER 0x4401c
2576 #define ILK_DISPLAY_CHICKEN2 0x42004
2577 #define ILK_DPARB_GATE (1<<22)
2578 #define ILK_VSDPFD_FULL (1<<21)
2579 #define ILK_DSPCLK_GATE 0x42020
2580 #define ILK_DPARB_CLK_GATE (1<<5)
2581 /* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2582 #define ILK_CLK_FBC (1<<7)
2583 #define ILK_DPFC_DIS1 (1<<8)
2584 #define ILK_DPFC_DIS2 (1<<9)
2586 #define DISP_ARB_CTL 0x45000
2587 #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
2588 #define DISP_FBC_WM_DIS (1<<15)
2592 /* south display engine interrupt */
2593 #define SDE_CRT_HOTPLUG (1 << 11)
2594 #define SDE_PORTD_HOTPLUG (1 << 10)
2595 #define SDE_PORTC_HOTPLUG (1 << 9)
2596 #define SDE_PORTB_HOTPLUG (1 << 8)
2597 #define SDE_SDVOB_HOTPLUG (1 << 6)
2598 #define SDE_HOTPLUG_MASK (0xf << 8)
2600 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
2601 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2602 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2603 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2605 #define SDEISR 0xc4000
2606 #define SDEIMR 0xc4004
2607 #define SDEIIR 0xc4008
2608 #define SDEIER 0xc400c
2610 /* digital port hotplug */
2611 #define PCH_PORT_HOTPLUG 0xc4030
2612 #define PORTD_HOTPLUG_ENABLE (1 << 20)
2613 #define PORTD_PULSE_DURATION_2ms (0)
2614 #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2615 #define PORTD_PULSE_DURATION_6ms (2 << 18)
2616 #define PORTD_PULSE_DURATION_100ms (3 << 18)
2617 #define PORTD_HOTPLUG_NO_DETECT (0)
2618 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2619 #define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2620 #define PORTC_HOTPLUG_ENABLE (1 << 12)
2621 #define PORTC_PULSE_DURATION_2ms (0)
2622 #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2623 #define PORTC_PULSE_DURATION_6ms (2 << 10)
2624 #define PORTC_PULSE_DURATION_100ms (3 << 10)
2625 #define PORTC_HOTPLUG_NO_DETECT (0)
2626 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2627 #define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2628 #define PORTB_HOTPLUG_ENABLE (1 << 4)
2629 #define PORTB_PULSE_DURATION_2ms (0)
2630 #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2631 #define PORTB_PULSE_DURATION_6ms (2 << 2)
2632 #define PORTB_PULSE_DURATION_100ms (3 << 2)
2633 #define PORTB_HOTPLUG_NO_DETECT (0)
2634 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2635 #define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2637 #define PCH_GPIOA 0xc5010
2638 #define PCH_GPIOB 0xc5014
2639 #define PCH_GPIOC 0xc5018
2640 #define PCH_GPIOD 0xc501c
2641 #define PCH_GPIOE 0xc5020
2642 #define PCH_GPIOF 0xc5024
2644 #define PCH_GMBUS0 0xc5100
2645 #define PCH_GMBUS1 0xc5104
2646 #define PCH_GMBUS2 0xc5108
2647 #define PCH_GMBUS3 0xc510c
2648 #define PCH_GMBUS4 0xc5110
2649 #define PCH_GMBUS5 0xc5120
2651 #define PCH_DPLL_A 0xc6014
2652 #define PCH_DPLL_B 0xc6018
2653 #define PCH_DPLL(pipe) _PIPE(pipe, PCH_DPLL_A, PCH_DPLL_B)
2655 #define PCH_FPA0 0xc6040
2656 #define PCH_FPA1 0xc6044
2657 #define PCH_FPB0 0xc6048
2658 #define PCH_FPB1 0xc604c
2659 #define PCH_FP0(pipe) _PIPE(pipe, PCH_FPA0, PCH_FPB0)
2660 #define PCH_FP1(pipe) _PIPE(pipe, PCH_FPA1, PCH_FPB1)
2662 #define PCH_DPLL_TEST 0xc606c
2664 #define PCH_DREF_CONTROL 0xC6200
2665 #define DREF_CONTROL_MASK 0x7fc3
2666 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2667 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2668 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2669 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2670 #define DREF_SSC_SOURCE_DISABLE (0<<11)
2671 #define DREF_SSC_SOURCE_ENABLE (2<<11)
2672 #define DREF_SSC_SOURCE_MASK (3<<11)
2673 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2674 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2675 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
2676 #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
2677 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2678 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2679 #define DREF_SSC4_DOWNSPREAD (0<<6)
2680 #define DREF_SSC4_CENTERSPREAD (1<<6)
2681 #define DREF_SSC1_DISABLE (0<<1)
2682 #define DREF_SSC1_ENABLE (1<<1)
2683 #define DREF_SSC4_DISABLE (0)
2684 #define DREF_SSC4_ENABLE (1)
2686 #define PCH_RAWCLK_FREQ 0xc6204
2687 #define FDL_TP1_TIMER_SHIFT 12
2688 #define FDL_TP1_TIMER_MASK (3<<12)
2689 #define FDL_TP2_TIMER_SHIFT 10
2690 #define FDL_TP2_TIMER_MASK (3<<10)
2691 #define RAWCLK_FREQ_MASK 0x3ff
2693 #define PCH_DPLL_TMR_CFG 0xc6208
2695 #define PCH_SSC4_PARMS 0xc6210
2696 #define PCH_SSC4_AUX_PARMS 0xc6214
2698 #define PCH_DPLL_SEL 0xc7000
2699 #define TRANSA_DPLL_ENABLE (1<<3)
2700 #define TRANSA_DPLLB_SEL (1<<0)
2701 #define TRANSA_DPLLA_SEL 0
2702 #define TRANSB_DPLL_ENABLE (1<<7)
2703 #define TRANSB_DPLLB_SEL (1<<4)
2704 #define TRANSB_DPLLA_SEL (0)
2705 #define TRANSC_DPLL_ENABLE (1<<11)
2706 #define TRANSC_DPLLB_SEL (1<<8)
2707 #define TRANSC_DPLLA_SEL (0)
2711 #define TRANS_HTOTAL_A 0xe0000
2712 #define TRANS_HTOTAL_SHIFT 16
2713 #define TRANS_HACTIVE_SHIFT 0
2714 #define TRANS_HBLANK_A 0xe0004
2715 #define TRANS_HBLANK_END_SHIFT 16
2716 #define TRANS_HBLANK_START_SHIFT 0
2717 #define TRANS_HSYNC_A 0xe0008
2718 #define TRANS_HSYNC_END_SHIFT 16
2719 #define TRANS_HSYNC_START_SHIFT 0
2720 #define TRANS_VTOTAL_A 0xe000c
2721 #define TRANS_VTOTAL_SHIFT 16
2722 #define TRANS_VACTIVE_SHIFT 0
2723 #define TRANS_VBLANK_A 0xe0010
2724 #define TRANS_VBLANK_END_SHIFT 16
2725 #define TRANS_VBLANK_START_SHIFT 0
2726 #define TRANS_VSYNC_A 0xe0014
2727 #define TRANS_VSYNC_END_SHIFT 16
2728 #define TRANS_VSYNC_START_SHIFT 0
2730 #define TRANSA_DATA_M1 0xe0030
2731 #define TRANSA_DATA_N1 0xe0034
2732 #define TRANSA_DATA_M2 0xe0038
2733 #define TRANSA_DATA_N2 0xe003c
2734 #define TRANSA_DP_LINK_M1 0xe0040
2735 #define TRANSA_DP_LINK_N1 0xe0044
2736 #define TRANSA_DP_LINK_M2 0xe0048
2737 #define TRANSA_DP_LINK_N2 0xe004c
2739 #define TRANS_HTOTAL_B 0xe1000
2740 #define TRANS_HBLANK_B 0xe1004
2741 #define TRANS_HSYNC_B 0xe1008
2742 #define TRANS_VTOTAL_B 0xe100c
2743 #define TRANS_VBLANK_B 0xe1010
2744 #define TRANS_VSYNC_B 0xe1014
2746 #define TRANS_HTOTAL(pipe) _PIPE(pipe, TRANS_HTOTAL_A, TRANS_HTOTAL_B)
2747 #define TRANS_HBLANK(pipe) _PIPE(pipe, TRANS_HBLANK_A, TRANS_HBLANK_B)
2748 #define TRANS_HSYNC(pipe) _PIPE(pipe, TRANS_HSYNC_A, TRANS_HSYNC_B)
2749 #define TRANS_VTOTAL(pipe) _PIPE(pipe, TRANS_VTOTAL_A, TRANS_VTOTAL_B)
2750 #define TRANS_VBLANK(pipe) _PIPE(pipe, TRANS_VBLANK_A, TRANS_VBLANK_B)
2751 #define TRANS_VSYNC(pipe) _PIPE(pipe, TRANS_VSYNC_A, TRANS_VSYNC_B)
2753 #define TRANSB_DATA_M1 0xe1030
2754 #define TRANSB_DATA_N1 0xe1034
2755 #define TRANSB_DATA_M2 0xe1038
2756 #define TRANSB_DATA_N2 0xe103c
2757 #define TRANSB_DP_LINK_M1 0xe1040
2758 #define TRANSB_DP_LINK_N1 0xe1044
2759 #define TRANSB_DP_LINK_M2 0xe1048
2760 #define TRANSB_DP_LINK_N2 0xe104c
2762 #define TRANSACONF 0xf0008
2763 #define TRANSBCONF 0xf1008
2764 #define TRANSCONF(plane) _PIPE(plane, TRANSACONF, TRANSBCONF)
2765 #define TRANS_DISABLE (0<<31)
2766 #define TRANS_ENABLE (1<<31)
2767 #define TRANS_STATE_MASK (1<<30)
2768 #define TRANS_STATE_DISABLE (0<<30)
2769 #define TRANS_STATE_ENABLE (1<<30)
2770 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
2771 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
2772 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
2773 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
2774 #define TRANS_DP_AUDIO_ONLY (1<<26)
2775 #define TRANS_DP_VIDEO_AUDIO (0<<26)
2776 #define TRANS_PROGRESSIVE (0<<21)
2777 #define TRANS_8BPC (0<<5)
2778 #define TRANS_10BPC (1<<5)
2779 #define TRANS_6BPC (2<<5)
2780 #define TRANS_12BPC (3<<5)
2782 #define FDI_RXA_CHICKEN 0xc200c
2783 #define FDI_RXB_CHICKEN 0xc2010
2784 #define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2785 #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, FDI_RXA_CHICKEN, FDI_RXB_CHICKEN)
2787 #define SOUTH_DSPCLK_GATE_D 0xc2020
2788 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
2791 #define FDI_TXA_CTL 0x60100
2792 #define FDI_TXB_CTL 0x61100
2793 #define FDI_TX_CTL(pipe) _PIPE(pipe, FDI_TXA_CTL, FDI_TXB_CTL)
2794 #define FDI_TX_DISABLE (0<<31)
2795 #define FDI_TX_ENABLE (1<<31)
2796 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2797 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2798 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2799 #define FDI_LINK_TRAIN_NONE (3<<28)
2800 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2801 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2802 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2803 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2804 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2805 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2806 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2807 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
2808 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2809 SNB has different settings. */
2810 /* SNB A-stepping */
2811 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2812 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2813 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2814 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2815 /* SNB B-stepping */
2816 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2817 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2818 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2819 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2820 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
2821 #define FDI_DP_PORT_WIDTH_X1 (0<<19)
2822 #define FDI_DP_PORT_WIDTH_X2 (1<<19)
2823 #define FDI_DP_PORT_WIDTH_X3 (2<<19)
2824 #define FDI_DP_PORT_WIDTH_X4 (3<<19)
2825 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
2826 /* Ironlake: hardwired to 1 */
2827 #define FDI_TX_PLL_ENABLE (1<<14)
2828 /* both Tx and Rx */
2829 #define FDI_SCRAMBLING_ENABLE (0<<7)
2830 #define FDI_SCRAMBLING_DISABLE (1<<7)
2832 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2833 #define FDI_RXA_CTL 0xf000c
2834 #define FDI_RXB_CTL 0xf100c
2835 #define FDI_RX_CTL(pipe) _PIPE(pipe, FDI_RXA_CTL, FDI_RXB_CTL)
2836 #define FDI_RX_ENABLE (1<<31)
2837 /* train, dp width same as FDI_TX */
2838 #define FDI_DP_PORT_WIDTH_X8 (7<<19)
2839 #define FDI_8BPC (0<<16)
2840 #define FDI_10BPC (1<<16)
2841 #define FDI_6BPC (2<<16)
2842 #define FDI_12BPC (3<<16)
2843 #define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2844 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2845 #define FDI_RX_PLL_ENABLE (1<<13)
2846 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2847 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2848 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2849 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2850 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2851 #define FDI_PCDCLK (1<<4)
2853 #define FDI_AUTO_TRAINING (1<<10)
2854 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2855 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2856 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2857 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2858 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
2860 #define FDI_RXA_MISC 0xf0010
2861 #define FDI_RXB_MISC 0xf1010
2862 #define FDI_RXA_TUSIZE1 0xf0030
2863 #define FDI_RXA_TUSIZE2 0xf0038
2864 #define FDI_RXB_TUSIZE1 0xf1030
2865 #define FDI_RXB_TUSIZE2 0xf1038
2866 #define FDI_RX_MISC(pipe) _PIPE(pipe, FDI_RXA_MISC, FDI_RXB_MISC)
2867 #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, FDI_RXA_TUSIZE1, FDI_RXB_TUSIZE1)
2868 #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, FDI_RXA_TUSIZE2, FDI_RXB_TUSIZE2)
2870 /* FDI_RX interrupt register format */
2871 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
2872 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2873 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2874 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2875 #define FDI_RX_FS_CODE_ERR (1<<6)
2876 #define FDI_RX_FE_CODE_ERR (1<<5)
2877 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2878 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
2879 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2880 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2881 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2883 #define FDI_RXA_IIR 0xf0014
2884 #define FDI_RXA_IMR 0xf0018
2885 #define FDI_RXB_IIR 0xf1014
2886 #define FDI_RXB_IMR 0xf1018
2887 #define FDI_RX_IIR(pipe) _PIPE(pipe, FDI_RXA_IIR, FDI_RXB_IIR)
2888 #define FDI_RX_IMR(pipe) _PIPE(pipe, FDI_RXA_IMR, FDI_RXB_IMR)
2890 #define FDI_PLL_CTL_1 0xfe000
2891 #define FDI_PLL_CTL_2 0xfe004
2894 #define PCH_ADPA 0xe1100
2895 #define ADPA_TRANS_SELECT_MASK (1<<30)
2896 #define ADPA_TRANS_A_SELECT 0
2897 #define ADPA_TRANS_B_SELECT (1<<30)
2898 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2899 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2900 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2901 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2902 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2903 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2904 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2905 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2906 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2907 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2908 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2909 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2910 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2911 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2912 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2913 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2914 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2915 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2916 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2919 #define HDMIB 0xe1140
2920 #define PORT_ENABLE (1 << 31)
2921 #define TRANSCODER_A (0)
2922 #define TRANSCODER_B (1 << 30)
2923 #define COLOR_FORMAT_8bpc (0)
2924 #define COLOR_FORMAT_12bpc (3 << 26)
2925 #define SDVOB_HOTPLUG_ENABLE (1 << 23)
2926 #define SDVO_ENCODING (0)
2927 #define TMDS_ENCODING (2 << 10)
2928 #define NULL_PACKET_VSYNC_ENABLE (1 << 9)
2930 #define HDMI_MODE_SELECT (1 << 9)
2931 #define DVI_MODE_SELECT (0)
2932 #define SDVOB_BORDER_ENABLE (1 << 7)
2933 #define AUDIO_ENABLE (1 << 6)
2934 #define VSYNC_ACTIVE_HIGH (1 << 4)
2935 #define HSYNC_ACTIVE_HIGH (1 << 3)
2936 #define PORT_DETECTED (1 << 2)
2938 /* PCH SDVOB multiplex with HDMIB */
2939 #define PCH_SDVOB HDMIB
2941 #define HDMIC 0xe1150
2942 #define HDMID 0xe1160
2944 #define PCH_LVDS 0xe1180
2945 #define LVDS_DETECTED (1 << 1)
2947 #define BLC_PWM_CPU_CTL2 0x48250
2948 #define PWM_ENABLE (1 << 31)
2949 #define PWM_PIPE_A (0 << 29)
2950 #define PWM_PIPE_B (1 << 29)
2951 #define BLC_PWM_CPU_CTL 0x48254
2953 #define BLC_PWM_PCH_CTL1 0xc8250
2954 #define PWM_PCH_ENABLE (1 << 31)
2955 #define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2956 #define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2957 #define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2958 #define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2960 #define BLC_PWM_PCH_CTL2 0xc8254
2962 #define PCH_PP_STATUS 0xc7200
2963 #define PCH_PP_CONTROL 0xc7204
2964 #define PANEL_UNLOCK_REGS (0xabcd << 16)
2965 #define EDP_FORCE_VDD (1 << 3)
2966 #define EDP_BLC_ENABLE (1 << 2)
2967 #define PANEL_POWER_RESET (1 << 1)
2968 #define PANEL_POWER_OFF (0 << 0)
2969 #define PANEL_POWER_ON (1 << 0)
2970 #define PCH_PP_ON_DELAYS 0xc7208
2971 #define EDP_PANEL (1 << 30)
2972 #define PCH_PP_OFF_DELAYS 0xc720c
2973 #define PCH_PP_DIVISOR 0xc7210
2975 #define PCH_DP_B 0xe4100
2976 #define PCH_DPB_AUX_CH_CTL 0xe4110
2977 #define PCH_DPB_AUX_CH_DATA1 0xe4114
2978 #define PCH_DPB_AUX_CH_DATA2 0xe4118
2979 #define PCH_DPB_AUX_CH_DATA3 0xe411c
2980 #define PCH_DPB_AUX_CH_DATA4 0xe4120
2981 #define PCH_DPB_AUX_CH_DATA5 0xe4124
2983 #define PCH_DP_C 0xe4200
2984 #define PCH_DPC_AUX_CH_CTL 0xe4210
2985 #define PCH_DPC_AUX_CH_DATA1 0xe4214
2986 #define PCH_DPC_AUX_CH_DATA2 0xe4218
2987 #define PCH_DPC_AUX_CH_DATA3 0xe421c
2988 #define PCH_DPC_AUX_CH_DATA4 0xe4220
2989 #define PCH_DPC_AUX_CH_DATA5 0xe4224
2991 #define PCH_DP_D 0xe4300
2992 #define PCH_DPD_AUX_CH_CTL 0xe4310
2993 #define PCH_DPD_AUX_CH_DATA1 0xe4314
2994 #define PCH_DPD_AUX_CH_DATA2 0xe4318
2995 #define PCH_DPD_AUX_CH_DATA3 0xe431c
2996 #define PCH_DPD_AUX_CH_DATA4 0xe4320
2997 #define PCH_DPD_AUX_CH_DATA5 0xe4324
3000 #define PORT_TRANS_A_SEL_CPT 0
3001 #define PORT_TRANS_B_SEL_CPT (1<<29)
3002 #define PORT_TRANS_C_SEL_CPT (2<<29)
3003 #define PORT_TRANS_SEL_MASK (3<<29)
3005 #define TRANS_DP_CTL_A 0xe0300
3006 #define TRANS_DP_CTL_B 0xe1300
3007 #define TRANS_DP_CTL_C 0xe2300
3008 #define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
3009 #define TRANS_DP_OUTPUT_ENABLE (1<<31)
3010 #define TRANS_DP_PORT_SEL_B (0<<29)
3011 #define TRANS_DP_PORT_SEL_C (1<<29)
3012 #define TRANS_DP_PORT_SEL_D (2<<29)
3013 #define TRANS_DP_PORT_SEL_MASK (3<<29)
3014 #define TRANS_DP_AUDIO_ONLY (1<<26)
3015 #define TRANS_DP_ENH_FRAMING (1<<18)
3016 #define TRANS_DP_8BPC (0<<9)
3017 #define TRANS_DP_10BPC (1<<9)
3018 #define TRANS_DP_6BPC (2<<9)
3019 #define TRANS_DP_12BPC (3<<9)
3020 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3021 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
3022 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3023 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
3024 #define TRANS_DP_SYNC_MASK (3<<3)
3026 /* SNB eDP training params */
3027 /* SNB A-stepping */
3028 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3029 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3030 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3031 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3032 /* SNB B-stepping */
3033 #define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3034 #define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3035 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3036 #define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3037 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3039 #endif /* _I915_REG_H_ */