staging: rtl8192e: Fix smatch error and warning in rtl_core.c
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / include / linux / pci.h
blob8c230cbcbb486dd7cafb28cce85a1b0ee76a4995
1 /*
2 * pci.h
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
17 #ifndef LINUX_PCI_H
18 #define LINUX_PCI_H
20 #include <linux/pci_regs.h> /* The pci register defines */
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
27 * 7:3 = slot
28 * 2:0 = function
30 #define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
31 #define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32 #define PCI_FUNC(devfn) ((devfn) & 0x07)
34 /* Ioctls for /proc/bus/pci/X/Y nodes. */
35 #define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36 #define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37 #define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38 #define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39 #define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
41 #ifdef __KERNEL__
43 #include <linux/mod_devicetable.h>
45 #include <linux/types.h>
46 #include <linux/init.h>
47 #include <linux/ioport.h>
48 #include <linux/list.h>
49 #include <linux/compiler.h>
50 #include <linux/errno.h>
51 #include <linux/kobject.h>
52 #include <linux/atomic.h>
53 #include <linux/device.h>
54 #include <linux/io.h>
55 #include <linux/irqreturn.h>
57 /* Include the ID list */
58 #include <linux/pci_ids.h>
60 /* pci_slot represents a physical slot */
61 struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
69 static inline const char *pci_slot_name(const struct pci_slot *slot)
71 return kobject_name(&slot->kobj);
74 /* File state for mmap()s on /proc/bus/pci/X/Y */
75 enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
80 /* This defines the direction arg to the DMA mapping routines. */
81 #define PCI_DMA_BIDIRECTIONAL 0
82 #define PCI_DMA_TODEVICE 1
83 #define PCI_DMA_FROMDEVICE 2
84 #define PCI_DMA_NONE 3
87 * For PCI devices, the region numbers are assigned this way:
89 enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
97 /* device specific resources */
98 #ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101 #endif
103 /* resources assigned to buses behind the bridge */
104 #define PCI_BRIDGE_RESOURCE_NUM 4
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
117 typedef int __bitwise pci_power_t;
119 #define PCI_D0 ((pci_power_t __force) 0)
120 #define PCI_D1 ((pci_power_t __force) 1)
121 #define PCI_D2 ((pci_power_t __force) 2)
122 #define PCI_D3hot ((pci_power_t __force) 3)
123 #define PCI_D3cold ((pci_power_t __force) 4)
124 #define PCI_UNKNOWN ((pci_power_t __force) 5)
125 #define PCI_POWER_ERROR ((pci_power_t __force) -1)
127 /* Remember to update this when the list above changes! */
128 extern const char *pci_power_names[];
130 static inline const char *pci_power_name(pci_power_t state)
132 return pci_power_names[1 + (int) state];
135 #define PCI_PM_D2_DELAY 200
136 #define PCI_PM_D3_WAIT 10
137 #define PCI_PM_BUS_WAIT 50
139 /** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
143 typedef unsigned int __bitwise pci_channel_state_t;
145 enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
156 typedef unsigned int __bitwise pcie_reset_state_t;
158 enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
169 typedef unsigned short __bitwise pci_dev_flags_t;
170 enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
179 enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
184 typedef unsigned short __bitwise pci_bus_flags_t;
185 enum pci_bus_flags {
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
190 /* Based on the PCI Hotplug Spec, but some values are made up by us */
191 enum pci_bus_speed {
192 PCI_SPEED_33MHz = 0x00,
193 PCI_SPEED_66MHz = 0x01,
194 PCI_SPEED_66MHz_PCIX = 0x02,
195 PCI_SPEED_100MHz_PCIX = 0x03,
196 PCI_SPEED_133MHz_PCIX = 0x04,
197 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
198 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
199 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
200 PCI_SPEED_66MHz_PCIX_266 = 0x09,
201 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
202 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
203 AGP_UNKNOWN = 0x0c,
204 AGP_1X = 0x0d,
205 AGP_2X = 0x0e,
206 AGP_4X = 0x0f,
207 AGP_8X = 0x10,
208 PCI_SPEED_66MHz_PCIX_533 = 0x11,
209 PCI_SPEED_100MHz_PCIX_533 = 0x12,
210 PCI_SPEED_133MHz_PCIX_533 = 0x13,
211 PCIE_SPEED_2_5GT = 0x14,
212 PCIE_SPEED_5_0GT = 0x15,
213 PCIE_SPEED_8_0GT = 0x16,
214 PCI_SPEED_UNKNOWN = 0xff,
217 struct pci_cap_saved_data {
218 char cap_nr;
219 unsigned int size;
220 u32 data[0];
223 struct pci_cap_saved_state {
224 struct hlist_node next;
225 struct pci_cap_saved_data cap;
228 struct pcie_link_state;
229 struct pci_vpd;
230 struct pci_sriov;
231 struct pci_ats;
234 * The pci_dev structure is used to describe PCI devices.
236 struct pci_dev {
237 struct list_head bus_list; /* node in per-bus list */
238 struct pci_bus *bus; /* bus this device is on */
239 struct pci_bus *subordinate; /* bus this device bridges to */
241 void *sysdata; /* hook for sys-specific extension */
242 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
243 struct pci_slot *slot; /* Physical slot this device is in */
245 unsigned int devfn; /* encoded device & function index */
246 unsigned short vendor;
247 unsigned short device;
248 unsigned short subsystem_vendor;
249 unsigned short subsystem_device;
250 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
251 u8 revision; /* PCI revision, low byte of class word */
252 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
253 u8 pcie_cap; /* PCI-E capability offset */
254 u8 pcie_type:4; /* PCI-E device/port type */
255 u8 pcie_mpss:3; /* PCI-E Max Payload Size Supported */
256 u8 rom_base_reg; /* which config register controls the ROM */
257 u8 pin; /* which interrupt pin this device uses */
259 struct pci_driver *driver; /* which driver has allocated this device */
260 u64 dma_mask; /* Mask of the bits of bus address this
261 device implements. Normally this is
262 0xffffffff. You only need to change
263 this if your device has broken DMA
264 or supports 64-bit transfers. */
266 struct device_dma_parameters dma_parms;
268 pci_power_t current_state; /* Current operating state. In ACPI-speak,
269 this is D0-D3, D0 being fully functional,
270 and D3 being off. */
271 int pm_cap; /* PM capability offset in the
272 configuration space */
273 unsigned int pme_support:5; /* Bitmask of states from which PME#
274 can be generated */
275 unsigned int pme_interrupt:1;
276 unsigned int d1_support:1; /* Low power state D1 is supported */
277 unsigned int d2_support:1; /* Low power state D2 is supported */
278 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
279 unsigned int mmio_always_on:1; /* disallow turning off io/mem
280 decoding during bar sizing */
281 unsigned int wakeup_prepared:1;
282 unsigned int d3_delay; /* D3->D0 transition time in ms */
284 #ifdef CONFIG_PCIEASPM
285 struct pcie_link_state *link_state; /* ASPM link state. */
286 #endif
288 pci_channel_state_t error_state; /* current connectivity state */
289 struct device dev; /* Generic device interface */
291 int cfg_size; /* Size of configuration space */
294 * Instead of touching interrupt line and base address registers
295 * directly, use the values stored here. They might be different!
297 unsigned int irq;
298 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
299 resource_size_t fw_addr[DEVICE_COUNT_RESOURCE]; /* FW-assigned addr */
301 /* These fields are used by common fixups */
302 unsigned int transparent:1; /* Transparent PCI bridge */
303 unsigned int multifunction:1;/* Part of multi-function device */
304 /* keep track of device state */
305 unsigned int is_added:1;
306 unsigned int is_busmaster:1; /* device is busmaster */
307 unsigned int no_msi:1; /* device may not use msi */
308 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
309 unsigned int broken_parity_status:1; /* Device generates false positive parity */
310 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
311 unsigned int msi_enabled:1;
312 unsigned int msix_enabled:1;
313 unsigned int ari_enabled:1; /* ARI forwarding */
314 unsigned int is_managed:1;
315 unsigned int is_pcie:1; /* Obsolete. Will be removed.
316 Use pci_is_pcie() instead */
317 unsigned int needs_freset:1; /* Dev requires fundamental reset */
318 unsigned int state_saved:1;
319 unsigned int is_physfn:1;
320 unsigned int is_virtfn:1;
321 unsigned int reset_fn:1;
322 unsigned int is_hotplug_bridge:1;
323 unsigned int __aer_firmware_first_valid:1;
324 unsigned int __aer_firmware_first:1;
325 pci_dev_flags_t dev_flags;
326 atomic_t enable_cnt; /* pci_enable_device has been called */
328 u32 saved_config_space[16]; /* config space saved at suspend time */
329 struct hlist_head saved_cap_space;
330 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
331 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
332 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
333 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
334 #ifdef CONFIG_PCI_MSI
335 struct list_head msi_list;
336 #endif
337 struct pci_vpd *vpd;
338 #ifdef CONFIG_PCI_IOV
339 union {
340 struct pci_sriov *sriov; /* SR-IOV capability related */
341 struct pci_dev *physfn; /* the PF this VF is associated with */
343 struct pci_ats *ats; /* Address Translation Service */
344 #endif
347 static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
349 #ifdef CONFIG_PCI_IOV
350 if (dev->is_virtfn)
351 dev = dev->physfn;
352 #endif
354 return dev;
357 extern struct pci_dev *alloc_pci_dev(void);
359 #define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
360 #define to_pci_dev(n) container_of(n, struct pci_dev, dev)
361 #define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
363 static inline int pci_channel_offline(struct pci_dev *pdev)
365 return (pdev->error_state != pci_channel_io_normal);
368 static inline struct pci_cap_saved_state *pci_find_saved_cap(
369 struct pci_dev *pci_dev, char cap)
371 struct pci_cap_saved_state *tmp;
372 struct hlist_node *pos;
374 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
375 if (tmp->cap.cap_nr == cap)
376 return tmp;
378 return NULL;
381 static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
382 struct pci_cap_saved_state *new_cap)
384 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
388 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
389 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
390 * buses below host bridges or subtractive decode bridges) go in the list.
391 * Use pci_bus_for_each_resource() to iterate through all the resources.
395 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
396 * and there's no way to program the bridge with the details of the window.
397 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
398 * decode bit set, because they are explicit and can be programmed with _SRS.
400 #define PCI_SUBTRACTIVE_DECODE 0x1
402 struct pci_bus_resource {
403 struct list_head list;
404 struct resource *res;
405 unsigned int flags;
408 #define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
410 struct pci_bus {
411 struct list_head node; /* node in list of buses */
412 struct pci_bus *parent; /* parent bus this bridge is on */
413 struct list_head children; /* list of child buses */
414 struct list_head devices; /* list of devices on this bus */
415 struct pci_dev *self; /* bridge device as seen by parent */
416 struct list_head slots; /* list of slots on this bus */
417 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
418 struct list_head resources; /* address space routed to this bus */
420 struct pci_ops *ops; /* configuration access functions */
421 void *sysdata; /* hook for sys-specific extension */
422 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
424 unsigned char number; /* bus number */
425 unsigned char primary; /* number of primary bridge */
426 unsigned char secondary; /* number of secondary bridge */
427 unsigned char subordinate; /* max number of subordinate buses */
428 unsigned char max_bus_speed; /* enum pci_bus_speed */
429 unsigned char cur_bus_speed; /* enum pci_bus_speed */
431 char name[48];
433 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
434 pci_bus_flags_t bus_flags; /* Inherited by child busses */
435 struct device *bridge;
436 struct device dev;
437 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
438 struct bin_attribute *legacy_mem; /* legacy mem */
439 unsigned int is_added:1;
442 #define pci_bus_b(n) list_entry(n, struct pci_bus, node)
443 #define to_pci_bus(n) container_of(n, struct pci_bus, dev)
446 * Returns true if the pci bus is root (behind host-pci bridge),
447 * false otherwise
449 static inline bool pci_is_root_bus(struct pci_bus *pbus)
451 return !(pbus->parent);
454 #ifdef CONFIG_PCI_MSI
455 static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
457 return pci_dev->msi_enabled || pci_dev->msix_enabled;
459 #else
460 static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
461 #endif
464 * Error values that may be returned by PCI functions.
466 #define PCIBIOS_SUCCESSFUL 0x00
467 #define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
468 #define PCIBIOS_BAD_VENDOR_ID 0x83
469 #define PCIBIOS_DEVICE_NOT_FOUND 0x86
470 #define PCIBIOS_BAD_REGISTER_NUMBER 0x87
471 #define PCIBIOS_SET_FAILED 0x88
472 #define PCIBIOS_BUFFER_TOO_SMALL 0x89
474 /* Low-level architecture-dependent routines */
476 struct pci_ops {
477 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
478 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
482 * ACPI needs to be able to access PCI config space before we've done a
483 * PCI bus scan and created pci_bus structures.
485 extern int raw_pci_read(unsigned int domain, unsigned int bus,
486 unsigned int devfn, int reg, int len, u32 *val);
487 extern int raw_pci_write(unsigned int domain, unsigned int bus,
488 unsigned int devfn, int reg, int len, u32 val);
490 struct pci_bus_region {
491 resource_size_t start;
492 resource_size_t end;
495 struct pci_dynids {
496 spinlock_t lock; /* protects list, index */
497 struct list_head list; /* for IDs added at runtime */
500 /* ---------------------------------------------------------------- */
501 /** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
502 * a set of callbacks in struct pci_error_handlers, then that device driver
503 * will be notified of PCI bus errors, and will be driven to recovery
504 * when an error occurs.
507 typedef unsigned int __bitwise pci_ers_result_t;
509 enum pci_ers_result {
510 /* no result/none/not supported in device driver */
511 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
513 /* Device driver can recover without slot reset */
514 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
516 /* Device driver wants slot to be reset. */
517 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
519 /* Device has completely failed, is unrecoverable */
520 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
522 /* Device driver is fully recovered and operational */
523 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
526 /* PCI bus error event callbacks */
527 struct pci_error_handlers {
528 /* PCI bus error detected on this device */
529 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
530 enum pci_channel_state error);
532 /* MMIO has been re-enabled, but not DMA */
533 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
535 /* PCI Express link has been reset */
536 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
538 /* PCI slot has been reset */
539 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
541 /* Device driver may resume normal operations */
542 void (*resume)(struct pci_dev *dev);
545 /* ---------------------------------------------------------------- */
547 struct module;
548 struct pci_driver {
549 struct list_head node;
550 const char *name;
551 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
552 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
553 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
554 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
555 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
556 int (*resume_early) (struct pci_dev *dev);
557 int (*resume) (struct pci_dev *dev); /* Device woken up */
558 void (*shutdown) (struct pci_dev *dev);
559 struct pci_error_handlers *err_handler;
560 struct device_driver driver;
561 struct pci_dynids dynids;
564 #define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
567 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
568 * @_table: device table name
570 * This macro is used to create a struct pci_device_id array (a device table)
571 * in a generic manner.
573 #define DEFINE_PCI_DEVICE_TABLE(_table) \
574 const struct pci_device_id _table[] __devinitconst
577 * PCI_DEVICE - macro used to describe a specific pci device
578 * @vend: the 16 bit PCI Vendor ID
579 * @dev: the 16 bit PCI Device ID
581 * This macro is used to create a struct pci_device_id that matches a
582 * specific device. The subvendor and subdevice fields will be set to
583 * PCI_ANY_ID.
585 #define PCI_DEVICE(vend,dev) \
586 .vendor = (vend), .device = (dev), \
587 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
590 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
591 * @dev_class: the class, subclass, prog-if triple for this device
592 * @dev_class_mask: the class mask for this device
594 * This macro is used to create a struct pci_device_id that matches a
595 * specific PCI class. The vendor, device, subvendor, and subdevice
596 * fields will be set to PCI_ANY_ID.
598 #define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
599 .class = (dev_class), .class_mask = (dev_class_mask), \
600 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
601 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
604 * PCI_VDEVICE - macro used to describe a specific pci device in short form
605 * @vendor: the vendor name
606 * @device: the 16 bit PCI Device ID
608 * This macro is used to create a struct pci_device_id that matches a
609 * specific PCI device. The subvendor, and subdevice fields will be set
610 * to PCI_ANY_ID. The macro allows the next field to follow as the device
611 * private data.
614 #define PCI_VDEVICE(vendor, device) \
615 PCI_VENDOR_ID_##vendor, (device), \
616 PCI_ANY_ID, PCI_ANY_ID, 0, 0
618 /* these external functions are only available when PCI support is enabled */
619 #ifdef CONFIG_PCI
621 extern void pcie_bus_configure_settings(struct pci_bus *bus, u8 smpss);
623 enum pcie_bus_config_types {
624 PCIE_BUS_PERFORMANCE,
625 PCIE_BUS_SAFE,
626 PCIE_BUS_PEER2PEER,
629 extern enum pcie_bus_config_types pcie_bus_config;
631 extern struct bus_type pci_bus_type;
633 /* Do NOT directly access these two variables, unless you are arch specific pci
634 * code, or pci core code. */
635 extern struct list_head pci_root_buses; /* list of all known PCI buses */
636 /* Some device drivers need know if pci is initiated */
637 extern int no_pci_devices(void);
639 void pcibios_fixup_bus(struct pci_bus *);
640 int __must_check pcibios_enable_device(struct pci_dev *, int mask);
641 char *pcibios_setup(char *str);
643 /* Used only when drivers/pci/setup.c is used */
644 resource_size_t pcibios_align_resource(void *, const struct resource *,
645 resource_size_t,
646 resource_size_t);
647 void pcibios_update_irq(struct pci_dev *, int irq);
649 /* Weak but can be overriden by arch */
650 void pci_fixup_cardbus(struct pci_bus *);
652 /* Generic PCI functions used internally */
654 void pcibios_scan_specific_bus(int busn);
655 extern struct pci_bus *pci_find_bus(int domain, int busnr);
656 void pci_bus_add_devices(const struct pci_bus *bus);
657 struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
658 struct pci_ops *ops, void *sysdata);
659 static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
660 void *sysdata)
662 struct pci_bus *root_bus;
663 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
664 if (root_bus)
665 pci_bus_add_devices(root_bus);
666 return root_bus;
668 struct pci_bus *pci_create_bus(struct device *parent, int bus,
669 struct pci_ops *ops, void *sysdata);
670 struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
671 int busnr);
672 void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
673 struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
674 const char *name,
675 struct hotplug_slot *hotplug);
676 void pci_destroy_slot(struct pci_slot *slot);
677 void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
678 int pci_scan_slot(struct pci_bus *bus, int devfn);
679 struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
680 void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
681 unsigned int pci_scan_child_bus(struct pci_bus *bus);
682 int __must_check pci_bus_add_device(struct pci_dev *dev);
683 void pci_read_bridge_bases(struct pci_bus *child);
684 struct resource *pci_find_parent_resource(const struct pci_dev *dev,
685 struct resource *res);
686 u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
687 int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
688 u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
689 extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
690 extern void pci_dev_put(struct pci_dev *dev);
691 extern void pci_remove_bus(struct pci_bus *b);
692 extern void pci_remove_bus_device(struct pci_dev *dev);
693 extern void pci_stop_bus_device(struct pci_dev *dev);
694 void pci_setup_cardbus(struct pci_bus *bus);
695 extern void pci_sort_breadthfirst(void);
696 #define dev_is_pci(d) ((d)->bus == &pci_bus_type)
697 #define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
698 #define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
700 /* Generic PCI functions exported to card drivers */
702 enum pci_lost_interrupt_reason {
703 PCI_LOST_IRQ_NO_INFORMATION = 0,
704 PCI_LOST_IRQ_DISABLE_MSI,
705 PCI_LOST_IRQ_DISABLE_MSIX,
706 PCI_LOST_IRQ_DISABLE_ACPI,
708 enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
709 int pci_find_capability(struct pci_dev *dev, int cap);
710 int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
711 int pci_find_ext_capability(struct pci_dev *dev, int cap);
712 int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
713 int cap);
714 int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
715 int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
716 struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
718 struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
719 struct pci_dev *from);
720 struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
721 unsigned int ss_vendor, unsigned int ss_device,
722 struct pci_dev *from);
723 struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
724 struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
725 unsigned int devfn);
726 static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
727 unsigned int devfn)
729 return pci_get_domain_bus_and_slot(0, bus, devfn);
731 struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
732 int pci_dev_present(const struct pci_device_id *ids);
734 int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
735 int where, u8 *val);
736 int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
737 int where, u16 *val);
738 int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
739 int where, u32 *val);
740 int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
741 int where, u8 val);
742 int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
743 int where, u16 val);
744 int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
745 int where, u32 val);
746 struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
748 static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
750 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
752 static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
754 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
756 static inline int pci_read_config_dword(struct pci_dev *dev, int where,
757 u32 *val)
759 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
761 static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
763 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
765 static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
767 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
769 static inline int pci_write_config_dword(struct pci_dev *dev, int where,
770 u32 val)
772 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
775 int __must_check pci_enable_device(struct pci_dev *dev);
776 int __must_check pci_enable_device_io(struct pci_dev *dev);
777 int __must_check pci_enable_device_mem(struct pci_dev *dev);
778 int __must_check pci_reenable_device(struct pci_dev *);
779 int __must_check pcim_enable_device(struct pci_dev *pdev);
780 void pcim_pin_device(struct pci_dev *pdev);
782 static inline int pci_is_enabled(struct pci_dev *pdev)
784 return (atomic_read(&pdev->enable_cnt) > 0);
787 static inline int pci_is_managed(struct pci_dev *pdev)
789 return pdev->is_managed;
792 void pci_disable_device(struct pci_dev *dev);
793 void pci_set_master(struct pci_dev *dev);
794 void pci_clear_master(struct pci_dev *dev);
795 int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
796 int pci_set_cacheline_size(struct pci_dev *dev);
797 #define HAVE_PCI_SET_MWI
798 int __must_check pci_set_mwi(struct pci_dev *dev);
799 int pci_try_set_mwi(struct pci_dev *dev);
800 void pci_clear_mwi(struct pci_dev *dev);
801 void pci_intx(struct pci_dev *dev, int enable);
802 void pci_msi_off(struct pci_dev *dev);
803 int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
804 int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
805 int pcix_get_max_mmrbc(struct pci_dev *dev);
806 int pcix_get_mmrbc(struct pci_dev *dev);
807 int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
808 int pcie_get_readrq(struct pci_dev *dev);
809 int pcie_set_readrq(struct pci_dev *dev, int rq);
810 int pcie_get_mps(struct pci_dev *dev);
811 int pcie_set_mps(struct pci_dev *dev, int mps);
812 int __pci_reset_function(struct pci_dev *dev);
813 int pci_reset_function(struct pci_dev *dev);
814 void pci_update_resource(struct pci_dev *dev, int resno);
815 int __must_check pci_assign_resource(struct pci_dev *dev, int i);
816 int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
817 int pci_select_bars(struct pci_dev *dev, unsigned long flags);
819 /* ROM control related routines */
820 int pci_enable_rom(struct pci_dev *pdev);
821 void pci_disable_rom(struct pci_dev *pdev);
822 void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
823 void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
824 size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
826 /* Power management related routines */
827 int pci_save_state(struct pci_dev *dev);
828 void pci_restore_state(struct pci_dev *dev);
829 struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
830 int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state);
831 int pci_load_and_free_saved_state(struct pci_dev *dev,
832 struct pci_saved_state **state);
833 int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
834 int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
835 pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
836 bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
837 void pci_pme_active(struct pci_dev *dev, bool enable);
838 int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
839 bool runtime, bool enable);
840 int pci_wake_from_d3(struct pci_dev *dev, bool enable);
841 pci_power_t pci_target_state(struct pci_dev *dev);
842 int pci_prepare_to_sleep(struct pci_dev *dev);
843 int pci_back_from_sleep(struct pci_dev *dev);
844 bool pci_dev_run_wake(struct pci_dev *dev);
845 bool pci_check_pme_status(struct pci_dev *dev);
846 void pci_pme_wakeup_bus(struct pci_bus *bus);
848 static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
849 bool enable)
851 return __pci_enable_wake(dev, state, false, enable);
854 #define PCI_EXP_IDO_REQUEST (1<<0)
855 #define PCI_EXP_IDO_COMPLETION (1<<1)
856 void pci_enable_ido(struct pci_dev *dev, unsigned long type);
857 void pci_disable_ido(struct pci_dev *dev, unsigned long type);
859 enum pci_obff_signal_type {
860 PCI_EXP_OBFF_SIGNAL_L0 = 0,
861 PCI_EXP_OBFF_SIGNAL_ALWAYS = 1,
863 int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type);
864 void pci_disable_obff(struct pci_dev *dev);
866 bool pci_ltr_supported(struct pci_dev *dev);
867 int pci_enable_ltr(struct pci_dev *dev);
868 void pci_disable_ltr(struct pci_dev *dev);
869 int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns);
871 /* For use by arch with custom probe code */
872 void set_pcie_port_type(struct pci_dev *pdev);
873 void set_pcie_hotplug_bridge(struct pci_dev *pdev);
875 /* Functions for PCI Hotplug drivers to use */
876 int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
877 #ifdef CONFIG_HOTPLUG
878 unsigned int pci_rescan_bus(struct pci_bus *bus);
879 #endif
881 /* Vital product data routines */
882 ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
883 ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
884 int pci_vpd_truncate(struct pci_dev *dev, size_t size);
886 /* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
887 void pci_bus_assign_resources(const struct pci_bus *bus);
888 void pci_bus_size_bridges(struct pci_bus *bus);
889 int pci_claim_resource(struct pci_dev *, int);
890 void pci_assign_unassigned_resources(void);
891 void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
892 void pdev_enable_device(struct pci_dev *);
893 void pdev_sort_resources(struct pci_dev *, struct resource_list *);
894 int pci_enable_resources(struct pci_dev *, int mask);
895 void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
896 int (*)(const struct pci_dev *, u8, u8));
897 #define HAVE_PCI_REQ_REGIONS 2
898 int __must_check pci_request_regions(struct pci_dev *, const char *);
899 int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
900 void pci_release_regions(struct pci_dev *);
901 int __must_check pci_request_region(struct pci_dev *, int, const char *);
902 int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
903 void pci_release_region(struct pci_dev *, int);
904 int pci_request_selected_regions(struct pci_dev *, int, const char *);
905 int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
906 void pci_release_selected_regions(struct pci_dev *, int);
908 /* drivers/pci/bus.c */
909 void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
910 struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
911 void pci_bus_remove_resources(struct pci_bus *bus);
913 #define pci_bus_for_each_resource(bus, res, i) \
914 for (i = 0; \
915 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
916 i++)
918 int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
919 struct resource *res, resource_size_t size,
920 resource_size_t align, resource_size_t min,
921 unsigned int type_mask,
922 resource_size_t (*alignf)(void *,
923 const struct resource *,
924 resource_size_t,
925 resource_size_t),
926 void *alignf_data);
927 void pci_enable_bridges(struct pci_bus *bus);
929 /* Proper probing supporting hot-pluggable devices */
930 int __must_check __pci_register_driver(struct pci_driver *, struct module *,
931 const char *mod_name);
934 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
936 #define pci_register_driver(driver) \
937 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
939 void pci_unregister_driver(struct pci_driver *dev);
940 void pci_remove_behind_bridge(struct pci_dev *dev);
941 struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
942 int pci_add_dynid(struct pci_driver *drv,
943 unsigned int vendor, unsigned int device,
944 unsigned int subvendor, unsigned int subdevice,
945 unsigned int class, unsigned int class_mask,
946 unsigned long driver_data);
947 const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
948 struct pci_dev *dev);
949 int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
950 int pass);
952 void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
953 void *userdata);
954 int pci_cfg_space_size_ext(struct pci_dev *dev);
955 int pci_cfg_space_size(struct pci_dev *dev);
956 unsigned char pci_bus_max_busnr(struct pci_bus *bus);
958 #define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
959 #define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
961 int pci_set_vga_state(struct pci_dev *pdev, bool decode,
962 unsigned int command_bits, u32 flags);
963 /* kmem_cache style wrapper around pci_alloc_consistent() */
965 #include <linux/pci-dma.h>
966 #include <linux/dmapool.h>
968 #define pci_pool dma_pool
969 #define pci_pool_create(name, pdev, size, align, allocation) \
970 dma_pool_create(name, &pdev->dev, size, align, allocation)
971 #define pci_pool_destroy(pool) dma_pool_destroy(pool)
972 #define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
973 #define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
975 enum pci_dma_burst_strategy {
976 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
977 strategy_parameter is N/A */
978 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
979 byte boundaries */
980 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
981 strategy_parameter byte boundaries */
984 struct msix_entry {
985 u32 vector; /* kernel uses to write allocated vector */
986 u16 entry; /* driver uses to specify entry, OS writes */
990 #ifndef CONFIG_PCI_MSI
991 static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
993 return -1;
996 static inline void pci_msi_shutdown(struct pci_dev *dev)
998 static inline void pci_disable_msi(struct pci_dev *dev)
1001 static inline int pci_msix_table_size(struct pci_dev *dev)
1003 return 0;
1005 static inline int pci_enable_msix(struct pci_dev *dev,
1006 struct msix_entry *entries, int nvec)
1008 return -1;
1011 static inline void pci_msix_shutdown(struct pci_dev *dev)
1013 static inline void pci_disable_msix(struct pci_dev *dev)
1016 static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
1019 static inline void pci_restore_msi_state(struct pci_dev *dev)
1021 static inline int pci_msi_enabled(void)
1023 return 0;
1025 #else
1026 extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
1027 extern void pci_msi_shutdown(struct pci_dev *dev);
1028 extern void pci_disable_msi(struct pci_dev *dev);
1029 extern int pci_msix_table_size(struct pci_dev *dev);
1030 extern int pci_enable_msix(struct pci_dev *dev,
1031 struct msix_entry *entries, int nvec);
1032 extern void pci_msix_shutdown(struct pci_dev *dev);
1033 extern void pci_disable_msix(struct pci_dev *dev);
1034 extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
1035 extern void pci_restore_msi_state(struct pci_dev *dev);
1036 extern int pci_msi_enabled(void);
1037 #endif
1039 #ifdef CONFIG_PCIEPORTBUS
1040 extern bool pcie_ports_disabled;
1041 extern bool pcie_ports_auto;
1042 #else
1043 #define pcie_ports_disabled true
1044 #define pcie_ports_auto false
1045 #endif
1047 #ifndef CONFIG_PCIEASPM
1048 static inline int pcie_aspm_enabled(void) { return 0; }
1049 static inline bool pcie_aspm_support_enabled(void) { return false; }
1050 #else
1051 extern int pcie_aspm_enabled(void);
1052 extern bool pcie_aspm_support_enabled(void);
1053 #endif
1055 #ifdef CONFIG_PCIEAER
1056 void pci_no_aer(void);
1057 bool pci_aer_available(void);
1058 #else
1059 static inline void pci_no_aer(void) { }
1060 static inline bool pci_aer_available(void) { return false; }
1061 #endif
1063 #ifndef CONFIG_PCIE_ECRC
1064 static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
1066 return;
1068 static inline void pcie_ecrc_get_policy(char *str) {};
1069 #else
1070 extern void pcie_set_ecrc_checking(struct pci_dev *dev);
1071 extern void pcie_ecrc_get_policy(char *str);
1072 #endif
1074 #define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1076 #ifdef CONFIG_HT_IRQ
1077 /* The functions a driver should call */
1078 int ht_create_irq(struct pci_dev *dev, int idx);
1079 void ht_destroy_irq(unsigned int irq);
1080 #endif /* CONFIG_HT_IRQ */
1082 extern void pci_block_user_cfg_access(struct pci_dev *dev);
1083 extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
1086 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1087 * a PCI domain is defined to be a set of PCI busses which share
1088 * configuration space.
1090 #ifdef CONFIG_PCI_DOMAINS
1091 extern int pci_domains_supported;
1092 #else
1093 enum { pci_domains_supported = 0 };
1094 static inline int pci_domain_nr(struct pci_bus *bus)
1096 return 0;
1099 static inline int pci_proc_domain(struct pci_bus *bus)
1101 return 0;
1103 #endif /* CONFIG_PCI_DOMAINS */
1105 /* some architectures require additional setup to direct VGA traffic */
1106 typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
1107 unsigned int command_bits, u32 flags);
1108 extern void pci_register_set_vga_state(arch_set_vga_state_t func);
1110 #else /* CONFIG_PCI is not enabled */
1113 * If the system does not have PCI, clearly these return errors. Define
1114 * these as simple inline functions to avoid hair in drivers.
1117 #define _PCI_NOP(o, s, t) \
1118 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1119 int where, t val) \
1120 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
1122 #define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1123 _PCI_NOP(o, word, u16 x) \
1124 _PCI_NOP(o, dword, u32 x)
1125 _PCI_NOP_ALL(read, *)
1126 _PCI_NOP_ALL(write,)
1128 static inline struct pci_dev *pci_get_device(unsigned int vendor,
1129 unsigned int device,
1130 struct pci_dev *from)
1132 return NULL;
1135 static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1136 unsigned int device,
1137 unsigned int ss_vendor,
1138 unsigned int ss_device,
1139 struct pci_dev *from)
1141 return NULL;
1144 static inline struct pci_dev *pci_get_class(unsigned int class,
1145 struct pci_dev *from)
1147 return NULL;
1150 #define pci_dev_present(ids) (0)
1151 #define no_pci_devices() (1)
1152 #define pci_dev_put(dev) do { } while (0)
1154 static inline void pci_set_master(struct pci_dev *dev)
1157 static inline int pci_enable_device(struct pci_dev *dev)
1159 return -EIO;
1162 static inline void pci_disable_device(struct pci_dev *dev)
1165 static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1167 return -EIO;
1170 static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1172 return -EIO;
1175 static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1176 unsigned int size)
1178 return -EIO;
1181 static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1182 unsigned long mask)
1184 return -EIO;
1187 static inline int pci_assign_resource(struct pci_dev *dev, int i)
1189 return -EBUSY;
1192 static inline int __pci_register_driver(struct pci_driver *drv,
1193 struct module *owner)
1195 return 0;
1198 static inline int pci_register_driver(struct pci_driver *drv)
1200 return 0;
1203 static inline void pci_unregister_driver(struct pci_driver *drv)
1206 static inline int pci_find_capability(struct pci_dev *dev, int cap)
1208 return 0;
1211 static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1212 int cap)
1214 return 0;
1217 static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1219 return 0;
1222 /* Power management related routines */
1223 static inline int pci_save_state(struct pci_dev *dev)
1225 return 0;
1228 static inline void pci_restore_state(struct pci_dev *dev)
1231 static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1233 return 0;
1236 static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1238 return 0;
1241 static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1242 pm_message_t state)
1244 return PCI_D0;
1247 static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1248 int enable)
1250 return 0;
1253 static inline void pci_enable_ido(struct pci_dev *dev, unsigned long type)
1257 static inline void pci_disable_ido(struct pci_dev *dev, unsigned long type)
1261 static inline int pci_enable_obff(struct pci_dev *dev, unsigned long type)
1263 return 0;
1266 static inline void pci_disable_obff(struct pci_dev *dev)
1270 static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1272 return -EIO;
1275 static inline void pci_release_regions(struct pci_dev *dev)
1278 #define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1280 static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1283 static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1286 static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1287 { return NULL; }
1289 static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1290 unsigned int devfn)
1291 { return NULL; }
1293 static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1294 unsigned int devfn)
1295 { return NULL; }
1297 static inline int pci_domain_nr(struct pci_bus *bus)
1298 { return 0; }
1300 #define dev_is_pci(d) (false)
1301 #define dev_is_pf(d) (false)
1302 #define dev_num_vf(d) (0)
1303 #endif /* CONFIG_PCI */
1305 /* Include architecture-dependent settings and functions */
1307 #include <asm/pci.h>
1309 #ifndef PCIBIOS_MAX_MEM_32
1310 #define PCIBIOS_MAX_MEM_32 (-1)
1311 #endif
1313 /* these helpers provide future and backwards compatibility
1314 * for accessing popular PCI BAR info */
1315 #define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1316 #define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1317 #define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1318 #define pci_resource_len(dev,bar) \
1319 ((pci_resource_start((dev), (bar)) == 0 && \
1320 pci_resource_end((dev), (bar)) == \
1321 pci_resource_start((dev), (bar))) ? 0 : \
1323 (pci_resource_end((dev), (bar)) - \
1324 pci_resource_start((dev), (bar)) + 1))
1326 /* Similar to the helpers above, these manipulate per-pci_dev
1327 * driver-specific data. They are really just a wrapper around
1328 * the generic device structure functions of these calls.
1330 static inline void *pci_get_drvdata(struct pci_dev *pdev)
1332 return dev_get_drvdata(&pdev->dev);
1335 static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1337 dev_set_drvdata(&pdev->dev, data);
1340 /* If you want to know what to call your pci_dev, ask this function.
1341 * Again, it's a wrapper around the generic device.
1343 static inline const char *pci_name(const struct pci_dev *pdev)
1345 return dev_name(&pdev->dev);
1349 /* Some archs don't want to expose struct resource to userland as-is
1350 * in sysfs and /proc
1352 #ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1353 static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
1354 const struct resource *rsrc, resource_size_t *start,
1355 resource_size_t *end)
1357 *start = rsrc->start;
1358 *end = rsrc->end;
1360 #endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1364 * The world is not perfect and supplies us with broken PCI devices.
1365 * For at least a part of these bugs we need a work-around, so both
1366 * generic (drivers/pci/quirks.c) and per-architecture code can define
1367 * fixup hooks to be called for particular buggy devices.
1370 struct pci_fixup {
1371 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1372 void (*hook)(struct pci_dev *dev);
1375 enum pci_fixup_pass {
1376 pci_fixup_early, /* Before probing BARs */
1377 pci_fixup_header, /* After reading configuration header */
1378 pci_fixup_final, /* Final phase of device fixups */
1379 pci_fixup_enable, /* pci_enable_device() time */
1380 pci_fixup_resume, /* pci_device_resume() */
1381 pci_fixup_suspend, /* pci_device_suspend */
1382 pci_fixup_resume_early, /* pci_device_resume_early() */
1385 /* Anonymous variables would be nice... */
1386 #define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
1387 static const struct pci_fixup __pci_fixup_##name __used \
1388 __attribute__((__section__(#section))) = { vendor, device, hook };
1389 #define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1390 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1391 vendor##device##hook, vendor, device, hook)
1392 #define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1393 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1394 vendor##device##hook, vendor, device, hook)
1395 #define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1396 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1397 vendor##device##hook, vendor, device, hook)
1398 #define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1399 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1400 vendor##device##hook, vendor, device, hook)
1401 #define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1402 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1403 resume##vendor##device##hook, vendor, device, hook)
1404 #define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1405 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1406 resume_early##vendor##device##hook, vendor, device, hook)
1407 #define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1408 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1409 suspend##vendor##device##hook, vendor, device, hook)
1411 #ifdef CONFIG_PCI_QUIRKS
1412 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1413 #else
1414 static inline void pci_fixup_device(enum pci_fixup_pass pass,
1415 struct pci_dev *dev) {}
1416 #endif
1418 void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
1419 void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
1420 void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
1421 int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
1422 int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1423 const char *name);
1424 void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
1426 extern int pci_pci_problems;
1427 #define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1428 #define PCIPCI_TRITON 2
1429 #define PCIPCI_NATOMA 4
1430 #define PCIPCI_VIAETBF 8
1431 #define PCIPCI_VSFX 16
1432 #define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1433 #define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1435 extern unsigned long pci_cardbus_io_size;
1436 extern unsigned long pci_cardbus_mem_size;
1437 extern u8 __devinitdata pci_dfl_cache_line_size;
1438 extern u8 pci_cache_line_size;
1440 extern unsigned long pci_hotplug_io_size;
1441 extern unsigned long pci_hotplug_mem_size;
1443 int pcibios_add_platform_entries(struct pci_dev *dev);
1444 void pcibios_disable_device(struct pci_dev *dev);
1445 int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1446 enum pcie_reset_state state);
1448 #ifdef CONFIG_PCI_MMCONFIG
1449 extern void __init pci_mmcfg_early_init(void);
1450 extern void __init pci_mmcfg_late_init(void);
1451 #else
1452 static inline void pci_mmcfg_early_init(void) { }
1453 static inline void pci_mmcfg_late_init(void) { }
1454 #endif
1456 int pci_ext_cfg_avail(struct pci_dev *dev);
1458 void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
1460 #ifdef CONFIG_PCI_IOV
1461 extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1462 extern void pci_disable_sriov(struct pci_dev *dev);
1463 extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
1464 extern int pci_num_vf(struct pci_dev *dev);
1465 #else
1466 static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1468 return -ENODEV;
1470 static inline void pci_disable_sriov(struct pci_dev *dev)
1473 static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1475 return IRQ_NONE;
1477 static inline int pci_num_vf(struct pci_dev *dev)
1479 return 0;
1481 #endif
1483 #if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1484 extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1485 extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1486 #endif
1489 * pci_pcie_cap - get the saved PCIe capability offset
1490 * @dev: PCI device
1492 * PCIe capability offset is calculated at PCI device initialization
1493 * time and saved in the data structure. This function returns saved
1494 * PCIe capability offset. Using this instead of pci_find_capability()
1495 * reduces unnecessary search in the PCI configuration space. If you
1496 * need to calculate PCIe capability offset from raw device for some
1497 * reasons, please use pci_find_capability() instead.
1499 static inline int pci_pcie_cap(struct pci_dev *dev)
1501 return dev->pcie_cap;
1505 * pci_is_pcie - check if the PCI device is PCI Express capable
1506 * @dev: PCI device
1508 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1510 static inline bool pci_is_pcie(struct pci_dev *dev)
1512 return !!pci_pcie_cap(dev);
1515 void pci_request_acs(void);
1518 #define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1519 #define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1521 /* Large Resource Data Type Tag Item Names */
1522 #define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1523 #define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1524 #define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1526 #define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1527 #define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1528 #define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1530 /* Small Resource Data Type Tag Item Names */
1531 #define PCI_VPD_STIN_END 0x78 /* End */
1533 #define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1535 #define PCI_VPD_SRDT_TIN_MASK 0x78
1536 #define PCI_VPD_SRDT_LEN_MASK 0x07
1538 #define PCI_VPD_LRDT_TAG_SIZE 3
1539 #define PCI_VPD_SRDT_TAG_SIZE 1
1541 #define PCI_VPD_INFO_FLD_HDR_SIZE 3
1543 #define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1544 #define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1545 #define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
1546 #define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
1549 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1550 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1552 * Returns the extracted Large Resource Data Type length.
1554 static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1556 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1560 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1561 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1563 * Returns the extracted Small Resource Data Type length.
1565 static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1567 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1571 * pci_vpd_info_field_size - Extracts the information field length
1572 * @lrdt: Pointer to the beginning of an information field header
1574 * Returns the extracted information field length.
1576 static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1578 return info_field[2];
1582 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1583 * @buf: Pointer to buffered vpd data
1584 * @off: The offset into the buffer at which to begin the search
1585 * @len: The length of the vpd buffer
1586 * @rdt: The Resource Data Type to search for
1588 * Returns the index where the Resource Data Type was found or
1589 * -ENOENT otherwise.
1591 int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1594 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1595 * @buf: Pointer to buffered vpd data
1596 * @off: The offset into the buffer at which to begin the search
1597 * @len: The length of the buffer area, relative to off, in which to search
1598 * @kw: The keyword to search for
1600 * Returns the index where the information field keyword was found or
1601 * -ENOENT otherwise.
1603 int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1604 unsigned int len, const char *kw);
1606 /* PCI <-> OF binding helpers */
1607 #ifdef CONFIG_OF
1608 struct device_node;
1609 extern void pci_set_of_node(struct pci_dev *dev);
1610 extern void pci_release_of_node(struct pci_dev *dev);
1611 extern void pci_set_bus_of_node(struct pci_bus *bus);
1612 extern void pci_release_bus_of_node(struct pci_bus *bus);
1614 /* Arch may override this (weak) */
1615 extern struct device_node * __weak pcibios_get_phb_of_node(struct pci_bus *bus);
1617 static inline struct device_node *pci_device_to_OF_node(struct pci_dev *pdev)
1619 return pdev ? pdev->dev.of_node : NULL;
1622 static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1624 return bus ? bus->dev.of_node : NULL;
1627 #else /* CONFIG_OF */
1628 static inline void pci_set_of_node(struct pci_dev *dev) { }
1629 static inline void pci_release_of_node(struct pci_dev *dev) { }
1630 static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1631 static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1632 #endif /* CONFIG_OF */
1635 * pci_find_upstream_pcie_bridge - find upstream PCIe-to-PCI bridge of a device
1636 * @pdev: the PCI device
1638 * if the device is PCIE, return NULL
1639 * if the device isn't connected to a PCIe bridge (that is its parent is a
1640 * legacy PCI bridge and the bridge is directly connected to bus 0), return its
1641 * parent
1643 struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
1645 #endif /* __KERNEL__ */
1646 #endif /* LINUX_PCI_H */