2 * Freescale MPC85xx/MPC86xx RapidIO support
4 * Copyright 2009 Sysgo AG
5 * Thomas Moll <thomas.moll@sysgo.com>
6 * - fixed maintenance access routines, check for aligned access
8 * Copyright 2009 Integrated Device Technology, Inc.
9 * Alex Bounine <alexandre.bounine@idt.com>
10 * - Added Port-Write message handling
11 * - Added Machine Check exception handling
13 * Copyright (C) 2007, 2008, 2010 Freescale Semiconductor, Inc.
14 * Zhang Wei <wei.zhang@freescale.com>
16 * Copyright 2005 MontaVista Software, Inc.
17 * Matt Porter <mporter@kernel.crashing.org>
19 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
25 #include <linux/init.h>
26 #include <linux/export.h>
27 #include <linux/types.h>
28 #include <linux/dma-mapping.h>
29 #include <linux/interrupt.h>
30 #include <linux/device.h>
31 #include <linux/rio.h>
32 #include <linux/rio_drv.h>
33 #include <linux/of_platform.h>
34 #include <linux/delay.h>
35 #include <linux/slab.h>
36 #include <linux/kfifo.h>
39 #include <asm/machdep.h>
40 #include <asm/uaccess.h>
42 #undef DEBUG_PW /* Port-Write debugging */
44 /* RapidIO definition irq, which read from OF-tree */
45 #define IRQ_RIO_BELL(m) (((struct rio_priv *)(m->priv))->bellirq)
46 #define IRQ_RIO_TX(m) (((struct rio_priv *)(m->priv))->txirq)
47 #define IRQ_RIO_RX(m) (((struct rio_priv *)(m->priv))->rxirq)
48 #define IRQ_RIO_PW(m) (((struct rio_priv *)(m->priv))->pwirq)
50 #define IPWSR_CLEAR 0x98
51 #define OMSR_CLEAR 0x1cb3
52 #define IMSR_CLEAR 0x491
53 #define IDSR_CLEAR 0x91
54 #define ODSR_CLEAR 0x1c00
55 #define LTLEECSR_ENABLE_ALL 0xFFC000FC
56 #define ESCSR_CLEAR 0x07120204
57 #define IECSR_CLEAR 0x80000000
59 #define RIO_PORT1_EDCSR 0x0640
60 #define RIO_PORT2_EDCSR 0x0680
61 #define RIO_PORT1_IECSR 0x10130
62 #define RIO_PORT2_IECSR 0x101B0
63 #define RIO_IM0SR 0x13064
64 #define RIO_IM1SR 0x13164
65 #define RIO_OM0SR 0x13004
66 #define RIO_OM1SR 0x13104
68 #define RIO_ATMU_REGS_OFFSET 0x10c00
69 #define RIO_P_MSG_REGS_OFFSET 0x11000
70 #define RIO_S_MSG_REGS_OFFSET 0x13000
71 #define RIO_GCCSR 0x13c
72 #define RIO_ESCSR 0x158
73 #define RIO_PORT2_ESCSR 0x178
74 #define RIO_CCSR 0x15c
75 #define RIO_LTLEDCSR 0x0608
76 #define RIO_LTLEDCSR_IER 0x80000000
77 #define RIO_LTLEDCSR_PRT 0x01000000
78 #define RIO_LTLEECSR 0x060c
79 #define RIO_EPWISR 0x10010
80 #define RIO_ISR_AACR 0x10120
81 #define RIO_ISR_AACR_AA 0x1 /* Accept All ID */
82 #define RIO_MAINT_WIN_SIZE 0x400000
83 #define RIO_DBELL_WIN_SIZE 0x1000
85 #define RIO_MSG_OMR_MUI 0x00000002
86 #define RIO_MSG_OSR_TE 0x00000080
87 #define RIO_MSG_OSR_QOI 0x00000020
88 #define RIO_MSG_OSR_QFI 0x00000010
89 #define RIO_MSG_OSR_MUB 0x00000004
90 #define RIO_MSG_OSR_EOMI 0x00000002
91 #define RIO_MSG_OSR_QEI 0x00000001
93 #define RIO_MSG_IMR_MI 0x00000002
94 #define RIO_MSG_ISR_TE 0x00000080
95 #define RIO_MSG_ISR_QFI 0x00000010
96 #define RIO_MSG_ISR_DIQI 0x00000001
98 #define RIO_IPWMR_SEN 0x00100000
99 #define RIO_IPWMR_QFIE 0x00000100
100 #define RIO_IPWMR_EIE 0x00000020
101 #define RIO_IPWMR_CQ 0x00000002
102 #define RIO_IPWMR_PWE 0x00000001
104 #define RIO_IPWSR_QF 0x00100000
105 #define RIO_IPWSR_TE 0x00000080
106 #define RIO_IPWSR_QFI 0x00000010
107 #define RIO_IPWSR_PWD 0x00000008
108 #define RIO_IPWSR_PWB 0x00000004
110 /* EPWISR Error match value */
111 #define RIO_EPWISR_PINT1 0x80000000
112 #define RIO_EPWISR_PINT2 0x40000000
113 #define RIO_EPWISR_MU 0x00000002
114 #define RIO_EPWISR_PW 0x00000001
116 #define RIO_MSG_DESC_SIZE 32
117 #define RIO_MSG_BUFFER_SIZE 4096
118 #define RIO_MIN_TX_RING_SIZE 2
119 #define RIO_MAX_TX_RING_SIZE 2048
120 #define RIO_MIN_RX_RING_SIZE 2
121 #define RIO_MAX_RX_RING_SIZE 2048
123 #define DOORBELL_DMR_DI 0x00000002
124 #define DOORBELL_DSR_TE 0x00000080
125 #define DOORBELL_DSR_QFI 0x00000010
126 #define DOORBELL_DSR_DIQI 0x00000001
127 #define DOORBELL_TID_OFFSET 0x02
128 #define DOORBELL_SID_OFFSET 0x04
129 #define DOORBELL_INFO_OFFSET 0x06
131 #define DOORBELL_MESSAGE_SIZE 0x08
132 #define DBELL_SID(x) (*(u16 *)(x + DOORBELL_SID_OFFSET))
133 #define DBELL_TID(x) (*(u16 *)(x + DOORBELL_TID_OFFSET))
134 #define DBELL_INF(x) (*(u16 *)(x + DOORBELL_INFO_OFFSET))
136 struct rio_atmu_regs
{
145 struct rio_msg_regs
{
146 u32 omr
; /* 0xD_3000 - Outbound message 0 mode register */
147 u32 osr
; /* 0xD_3004 - Outbound message 0 status register */
149 u32 odqdpar
; /* 0xD_300C - Outbound message 0 descriptor queue
150 dequeue pointer address register */
152 u32 osar
; /* 0xD_3014 - Outbound message 0 source address
154 u32 odpr
; /* 0xD_3018 - Outbound message 0 destination port
156 u32 odatr
; /* 0xD_301C - Outbound message 0 destination attributes
158 u32 odcr
; /* 0xD_3020 - Outbound message 0 double-word count
161 u32 odqepar
; /* 0xD_3028 - Outbound message 0 descriptor queue
162 enqueue pointer address register */
164 u32 imr
; /* 0xD_3060 - Inbound message 0 mode register */
165 u32 isr
; /* 0xD_3064 - Inbound message 0 status register */
167 u32 ifqdpar
; /* 0xD_306C - Inbound message 0 frame queue dequeue
168 pointer address register*/
170 u32 ifqepar
; /* 0xD_3074 - Inbound message 0 frame queue enqueue
171 pointer address register */
173 u32 odmr
; /* 0xD_3400 - Outbound doorbell mode register */
174 u32 odsr
; /* 0xD_3404 - Outbound doorbell status register */
176 u32 oddpr
; /* 0xD_3418 - Outbound doorbell destination port
178 u32 oddatr
; /* 0xD_341c - Outbound doorbell destination attributes
181 u32 odretcr
; /* 0xD_342C - Outbound doorbell retry error threshold
182 configuration register */
184 u32 dmr
; /* 0xD_3460 - Inbound doorbell mode register */
185 u32 dsr
; /* 0xD_3464 - Inbound doorbell status register */
187 u32 dqdpar
; /* 0xD_346C - Inbound doorbell queue dequeue Pointer
190 u32 dqepar
; /* 0xD_3474 - Inbound doorbell Queue enqueue pointer
193 u32 pwmr
; /* 0xD_34E0 - Inbound port-write mode register */
194 u32 pwsr
; /* 0xD_34E4 - Inbound port-write status register */
195 u32 epwqbar
; /* 0xD_34E8 - Extended Port-Write Queue Base Address
197 u32 pwqbar
; /* 0xD_34EC - Inbound port-write queue base address
212 struct rio_dbell_ring
{
217 struct rio_msg_tx_ring
{
220 void *virt_buffer
[RIO_MAX_TX_RING_SIZE
];
221 dma_addr_t phys_buffer
[RIO_MAX_TX_RING_SIZE
];
227 struct rio_msg_rx_ring
{
230 void *virt_buffer
[RIO_MAX_RX_RING_SIZE
];
236 struct rio_port_write_msg
{
246 void __iomem
*regs_win
;
247 struct rio_atmu_regs __iomem
*atmu_regs
;
248 struct rio_atmu_regs __iomem
*maint_atmu_regs
;
249 struct rio_atmu_regs __iomem
*dbell_atmu_regs
;
250 void __iomem
*dbell_win
;
251 void __iomem
*maint_win
;
252 struct rio_msg_regs __iomem
*msg_regs
;
253 struct rio_dbell_ring dbell_ring
;
254 struct rio_msg_tx_ring msg_tx_ring
;
255 struct rio_msg_rx_ring msg_rx_ring
;
256 struct rio_port_write_msg port_write_msg
;
261 struct work_struct pw_work
;
262 struct kfifo pw_fifo
;
263 spinlock_t pw_fifo_lock
;
266 #define __fsl_read_rio_config(x, addr, err, op) \
267 __asm__ __volatile__( \
268 "1: "op" %1,0(%2)\n" \
271 ".section .fixup,\"ax\"\n" \
275 ".section __ex_table,\"a\"\n" \
279 : "=r" (err), "=r" (x) \
280 : "b" (addr), "i" (-EFAULT), "0" (err))
282 static void __iomem
*rio_regs_win
;
285 int fsl_rio_mcheck_exception(struct pt_regs
*regs
)
287 const struct exception_table_entry
*entry
;
288 unsigned long reason
;
293 reason
= in_be32((u32
*)(rio_regs_win
+ RIO_LTLEDCSR
));
294 if (reason
& (RIO_LTLEDCSR_IER
| RIO_LTLEDCSR_PRT
)) {
295 /* Check if we are prepared to handle this fault */
296 entry
= search_exception_tables(regs
->nip
);
298 pr_debug("RIO: %s - MC Exception handled\n",
300 out_be32((u32
*)(rio_regs_win
+ RIO_LTLEDCSR
),
303 regs
->nip
= entry
->fixup
;
310 EXPORT_SYMBOL_GPL(fsl_rio_mcheck_exception
);
314 * fsl_rio_doorbell_send - Send a MPC85xx doorbell message
315 * @mport: RapidIO master port info
316 * @index: ID of RapidIO interface
317 * @destid: Destination ID of target device
318 * @data: 16-bit info field of RapidIO doorbell message
320 * Sends a MPC85xx doorbell message. Returns %0 on success or
321 * %-EINVAL on failure.
323 static int fsl_rio_doorbell_send(struct rio_mport
*mport
,
324 int index
, u16 destid
, u16 data
)
326 struct rio_priv
*priv
= mport
->priv
;
327 pr_debug("fsl_doorbell_send: index %d destid %4.4x data %4.4x\n",
328 index
, destid
, data
);
329 switch (mport
->phy_type
) {
330 case RIO_PHY_PARALLEL
:
331 out_be32(&priv
->dbell_atmu_regs
->rowtar
, destid
<< 22);
332 out_be16(priv
->dbell_win
, data
);
335 /* In the serial version silicons, such as MPC8548, MPC8641,
336 * below operations is must be.
338 out_be32(&priv
->msg_regs
->odmr
, 0x00000000);
339 out_be32(&priv
->msg_regs
->odretcr
, 0x00000004);
340 out_be32(&priv
->msg_regs
->oddpr
, destid
<< 16);
341 out_be32(&priv
->msg_regs
->oddatr
, data
);
342 out_be32(&priv
->msg_regs
->odmr
, 0x00000001);
350 * fsl_local_config_read - Generate a MPC85xx local config space read
351 * @mport: RapidIO master port info
352 * @index: ID of RapdiIO interface
353 * @offset: Offset into configuration space
354 * @len: Length (in bytes) of the maintenance transaction
355 * @data: Value to be read into
357 * Generates a MPC85xx local configuration space read. Returns %0 on
358 * success or %-EINVAL on failure.
360 static int fsl_local_config_read(struct rio_mport
*mport
,
361 int index
, u32 offset
, int len
, u32
*data
)
363 struct rio_priv
*priv
= mport
->priv
;
364 pr_debug("fsl_local_config_read: index %d offset %8.8x\n", index
,
366 *data
= in_be32(priv
->regs_win
+ offset
);
372 * fsl_local_config_write - Generate a MPC85xx local config space write
373 * @mport: RapidIO master port info
374 * @index: ID of RapdiIO interface
375 * @offset: Offset into configuration space
376 * @len: Length (in bytes) of the maintenance transaction
377 * @data: Value to be written
379 * Generates a MPC85xx local configuration space write. Returns %0 on
380 * success or %-EINVAL on failure.
382 static int fsl_local_config_write(struct rio_mport
*mport
,
383 int index
, u32 offset
, int len
, u32 data
)
385 struct rio_priv
*priv
= mport
->priv
;
387 ("fsl_local_config_write: index %d offset %8.8x data %8.8x\n",
388 index
, offset
, data
);
389 out_be32(priv
->regs_win
+ offset
, data
);
395 * fsl_rio_config_read - Generate a MPC85xx read maintenance transaction
396 * @mport: RapidIO master port info
397 * @index: ID of RapdiIO interface
398 * @destid: Destination ID of transaction
399 * @hopcount: Number of hops to target device
400 * @offset: Offset into configuration space
401 * @len: Length (in bytes) of the maintenance transaction
402 * @val: Location to be read into
404 * Generates a MPC85xx read maintenance transaction. Returns %0 on
405 * success or %-EINVAL on failure.
408 fsl_rio_config_read(struct rio_mport
*mport
, int index
, u16 destid
,
409 u8 hopcount
, u32 offset
, int len
, u32
*val
)
411 struct rio_priv
*priv
= mport
->priv
;
416 ("fsl_rio_config_read: index %d destid %d hopcount %d offset %8.8x len %d\n",
417 index
, destid
, hopcount
, offset
, len
);
419 /* 16MB maintenance window possible */
420 /* allow only aligned access to maintenance registers */
421 if (offset
> (0x1000000 - len
) || !IS_ALIGNED(offset
, len
))
424 out_be32(&priv
->maint_atmu_regs
->rowtar
,
425 (destid
<< 22) | (hopcount
<< 12) | (offset
>> 12));
426 out_be32(&priv
->maint_atmu_regs
->rowtear
, (destid
>> 10));
428 data
= (u8
*) priv
->maint_win
+ (offset
& (RIO_MAINT_WIN_SIZE
- 1));
431 __fsl_read_rio_config(rval
, data
, err
, "lbz");
434 __fsl_read_rio_config(rval
, data
, err
, "lhz");
437 __fsl_read_rio_config(rval
, data
, err
, "lwz");
444 pr_debug("RIO: cfg_read error %d for %x:%x:%x\n",
445 err
, destid
, hopcount
, offset
);
454 * fsl_rio_config_write - Generate a MPC85xx write maintenance transaction
455 * @mport: RapidIO master port info
456 * @index: ID of RapdiIO interface
457 * @destid: Destination ID of transaction
458 * @hopcount: Number of hops to target device
459 * @offset: Offset into configuration space
460 * @len: Length (in bytes) of the maintenance transaction
461 * @val: Value to be written
463 * Generates an MPC85xx write maintenance transaction. Returns %0 on
464 * success or %-EINVAL on failure.
467 fsl_rio_config_write(struct rio_mport
*mport
, int index
, u16 destid
,
468 u8 hopcount
, u32 offset
, int len
, u32 val
)
470 struct rio_priv
*priv
= mport
->priv
;
473 ("fsl_rio_config_write: index %d destid %d hopcount %d offset %8.8x len %d val %8.8x\n",
474 index
, destid
, hopcount
, offset
, len
, val
);
476 /* 16MB maintenance windows possible */
477 /* allow only aligned access to maintenance registers */
478 if (offset
> (0x1000000 - len
) || !IS_ALIGNED(offset
, len
))
481 out_be32(&priv
->maint_atmu_regs
->rowtar
,
482 (destid
<< 22) | (hopcount
<< 12) | (offset
>> 12));
483 out_be32(&priv
->maint_atmu_regs
->rowtear
, (destid
>> 10));
485 data
= (u8
*) priv
->maint_win
+ (offset
& (RIO_MAINT_WIN_SIZE
- 1));
488 out_8((u8
*) data
, val
);
491 out_be16((u16
*) data
, val
);
494 out_be32((u32
*) data
, val
);
504 * fsl_add_outb_message - Add message to the MPC85xx outbound message queue
505 * @mport: Master port with outbound message queue
506 * @rdev: Target of outbound message
507 * @mbox: Outbound mailbox
508 * @buffer: Message to add to outbound queue
509 * @len: Length of message
511 * Adds the @buffer message to the MPC85xx outbound message queue. Returns
512 * %0 on success or %-EINVAL on failure.
515 fsl_add_outb_message(struct rio_mport
*mport
, struct rio_dev
*rdev
, int mbox
,
516 void *buffer
, size_t len
)
518 struct rio_priv
*priv
= mport
->priv
;
520 struct rio_tx_desc
*desc
= (struct rio_tx_desc
*)priv
->msg_tx_ring
.virt
521 + priv
->msg_tx_ring
.tx_slot
;
524 pr_debug("RIO: fsl_add_outb_message(): destid %4.4x mbox %d buffer " \
525 "%8.8x len %8.8x\n", rdev
->destid
, mbox
, (int)buffer
, len
);
527 if ((len
< 8) || (len
> RIO_MAX_MSG_SIZE
)) {
532 /* Copy and clear rest of buffer */
533 memcpy(priv
->msg_tx_ring
.virt_buffer
[priv
->msg_tx_ring
.tx_slot
], buffer
,
535 if (len
< (RIO_MAX_MSG_SIZE
- 4))
536 memset(priv
->msg_tx_ring
.virt_buffer
[priv
->msg_tx_ring
.tx_slot
]
537 + len
, 0, RIO_MAX_MSG_SIZE
- len
);
539 switch (mport
->phy_type
) {
540 case RIO_PHY_PARALLEL
:
541 /* Set mbox field for message */
542 desc
->dport
= mbox
& 0x3;
544 /* Enable EOMI interrupt, set priority, and set destid */
545 desc
->dattr
= 0x28000000 | (rdev
->destid
<< 2);
548 /* Set mbox field for message, and set destid */
549 desc
->dport
= (rdev
->destid
<< 16) | (mbox
& 0x3);
551 /* Enable EOMI interrupt and priority */
552 desc
->dattr
= 0x28000000;
556 /* Set transfer size aligned to next power of 2 (in double words) */
557 desc
->dwcnt
= is_power_of_2(len
) ? len
: 1 << get_bitmask_order(len
);
559 /* Set snooping and source buffer address */
560 desc
->saddr
= 0x00000004
561 | priv
->msg_tx_ring
.phys_buffer
[priv
->msg_tx_ring
.tx_slot
];
563 /* Increment enqueue pointer */
564 omr
= in_be32(&priv
->msg_regs
->omr
);
565 out_be32(&priv
->msg_regs
->omr
, omr
| RIO_MSG_OMR_MUI
);
567 /* Go to next descriptor */
568 if (++priv
->msg_tx_ring
.tx_slot
== priv
->msg_tx_ring
.size
)
569 priv
->msg_tx_ring
.tx_slot
= 0;
576 * fsl_rio_tx_handler - MPC85xx outbound message interrupt handler
577 * @irq: Linux interrupt number
578 * @dev_instance: Pointer to interrupt-specific data
580 * Handles outbound message interrupts. Executes a register outbound
581 * mailbox event handler and acks the interrupt occurrence.
584 fsl_rio_tx_handler(int irq
, void *dev_instance
)
587 struct rio_mport
*port
= (struct rio_mport
*)dev_instance
;
588 struct rio_priv
*priv
= port
->priv
;
590 osr
= in_be32(&priv
->msg_regs
->osr
);
592 if (osr
& RIO_MSG_OSR_TE
) {
593 pr_info("RIO: outbound message transmission error\n");
594 out_be32(&priv
->msg_regs
->osr
, RIO_MSG_OSR_TE
);
598 if (osr
& RIO_MSG_OSR_QOI
) {
599 pr_info("RIO: outbound message queue overflow\n");
600 out_be32(&priv
->msg_regs
->osr
, RIO_MSG_OSR_QOI
);
604 if (osr
& RIO_MSG_OSR_EOMI
) {
605 u32 dqp
= in_be32(&priv
->msg_regs
->odqdpar
);
606 int slot
= (dqp
- priv
->msg_tx_ring
.phys
) >> 5;
607 port
->outb_msg
[0].mcback(port
, priv
->msg_tx_ring
.dev_id
, -1,
610 /* Ack the end-of-message interrupt */
611 out_be32(&priv
->msg_regs
->osr
, RIO_MSG_OSR_EOMI
);
619 * fsl_open_outb_mbox - Initialize MPC85xx outbound mailbox
620 * @mport: Master port implementing the outbound message unit
621 * @dev_id: Device specific pointer to pass on event
622 * @mbox: Mailbox to open
623 * @entries: Number of entries in the outbound mailbox ring
625 * Initializes buffer ring, request the outbound message interrupt,
626 * and enables the outbound message unit. Returns %0 on success and
627 * %-EINVAL or %-ENOMEM on failure.
630 fsl_open_outb_mbox(struct rio_mport
*mport
, void *dev_id
, int mbox
, int entries
)
633 struct rio_priv
*priv
= mport
->priv
;
635 if ((entries
< RIO_MIN_TX_RING_SIZE
) ||
636 (entries
> RIO_MAX_TX_RING_SIZE
) || (!is_power_of_2(entries
))) {
641 /* Initialize shadow copy ring */
642 priv
->msg_tx_ring
.dev_id
= dev_id
;
643 priv
->msg_tx_ring
.size
= entries
;
645 for (i
= 0; i
< priv
->msg_tx_ring
.size
; i
++) {
646 priv
->msg_tx_ring
.virt_buffer
[i
] =
647 dma_alloc_coherent(priv
->dev
, RIO_MSG_BUFFER_SIZE
,
648 &priv
->msg_tx_ring
.phys_buffer
[i
], GFP_KERNEL
);
649 if (!priv
->msg_tx_ring
.virt_buffer
[i
]) {
651 for (j
= 0; j
< priv
->msg_tx_ring
.size
; j
++)
652 if (priv
->msg_tx_ring
.virt_buffer
[j
])
653 dma_free_coherent(priv
->dev
,
663 /* Initialize outbound message descriptor ring */
664 priv
->msg_tx_ring
.virt
= dma_alloc_coherent(priv
->dev
,
665 priv
->msg_tx_ring
.size
* RIO_MSG_DESC_SIZE
,
666 &priv
->msg_tx_ring
.phys
, GFP_KERNEL
);
667 if (!priv
->msg_tx_ring
.virt
) {
671 memset(priv
->msg_tx_ring
.virt
, 0,
672 priv
->msg_tx_ring
.size
* RIO_MSG_DESC_SIZE
);
673 priv
->msg_tx_ring
.tx_slot
= 0;
675 /* Point dequeue/enqueue pointers at first entry in ring */
676 out_be32(&priv
->msg_regs
->odqdpar
, priv
->msg_tx_ring
.phys
);
677 out_be32(&priv
->msg_regs
->odqepar
, priv
->msg_tx_ring
.phys
);
679 /* Configure for snooping */
680 out_be32(&priv
->msg_regs
->osar
, 0x00000004);
682 /* Clear interrupt status */
683 out_be32(&priv
->msg_regs
->osr
, 0x000000b3);
685 /* Hook up outbound message handler */
686 rc
= request_irq(IRQ_RIO_TX(mport
), fsl_rio_tx_handler
, 0,
687 "msg_tx", (void *)mport
);
692 * Configure outbound message unit
694 * Interrupts (all enabled, except QEIE)
698 out_be32(&priv
->msg_regs
->omr
, 0x00100220);
700 /* Set number of entries */
701 out_be32(&priv
->msg_regs
->omr
,
702 in_be32(&priv
->msg_regs
->omr
) |
703 ((get_bitmask_order(entries
) - 2) << 12));
705 /* Now enable the unit */
706 out_be32(&priv
->msg_regs
->omr
, in_be32(&priv
->msg_regs
->omr
) | 0x1);
712 dma_free_coherent(priv
->dev
,
713 priv
->msg_tx_ring
.size
* RIO_MSG_DESC_SIZE
,
714 priv
->msg_tx_ring
.virt
, priv
->msg_tx_ring
.phys
);
717 for (i
= 0; i
< priv
->msg_tx_ring
.size
; i
++)
718 dma_free_coherent(priv
->dev
, RIO_MSG_BUFFER_SIZE
,
719 priv
->msg_tx_ring
.virt_buffer
[i
],
720 priv
->msg_tx_ring
.phys_buffer
[i
]);
726 * fsl_close_outb_mbox - Shut down MPC85xx outbound mailbox
727 * @mport: Master port implementing the outbound message unit
728 * @mbox: Mailbox to close
730 * Disables the outbound message unit, free all buffers, and
731 * frees the outbound message interrupt.
733 static void fsl_close_outb_mbox(struct rio_mport
*mport
, int mbox
)
735 struct rio_priv
*priv
= mport
->priv
;
736 /* Disable inbound message unit */
737 out_be32(&priv
->msg_regs
->omr
, 0);
740 dma_free_coherent(priv
->dev
,
741 priv
->msg_tx_ring
.size
* RIO_MSG_DESC_SIZE
,
742 priv
->msg_tx_ring
.virt
, priv
->msg_tx_ring
.phys
);
745 free_irq(IRQ_RIO_TX(mport
), (void *)mport
);
749 * fsl_rio_rx_handler - MPC85xx inbound message interrupt handler
750 * @irq: Linux interrupt number
751 * @dev_instance: Pointer to interrupt-specific data
753 * Handles inbound message interrupts. Executes a registered inbound
754 * mailbox event handler and acks the interrupt occurrence.
757 fsl_rio_rx_handler(int irq
, void *dev_instance
)
760 struct rio_mport
*port
= (struct rio_mport
*)dev_instance
;
761 struct rio_priv
*priv
= port
->priv
;
763 isr
= in_be32(&priv
->msg_regs
->isr
);
765 if (isr
& RIO_MSG_ISR_TE
) {
766 pr_info("RIO: inbound message reception error\n");
767 out_be32((void *)&priv
->msg_regs
->isr
, RIO_MSG_ISR_TE
);
771 /* XXX Need to check/dispatch until queue empty */
772 if (isr
& RIO_MSG_ISR_DIQI
) {
774 * We implement *only* mailbox 0, but can receive messages
775 * for any mailbox/letter to that mailbox destination. So,
776 * make the callback with an unknown/invalid mailbox number
779 port
->inb_msg
[0].mcback(port
, priv
->msg_rx_ring
.dev_id
, -1, -1);
781 /* Ack the queueing interrupt */
782 out_be32(&priv
->msg_regs
->isr
, RIO_MSG_ISR_DIQI
);
790 * fsl_open_inb_mbox - Initialize MPC85xx inbound mailbox
791 * @mport: Master port implementing the inbound message unit
792 * @dev_id: Device specific pointer to pass on event
793 * @mbox: Mailbox to open
794 * @entries: Number of entries in the inbound mailbox ring
796 * Initializes buffer ring, request the inbound message interrupt,
797 * and enables the inbound message unit. Returns %0 on success
798 * and %-EINVAL or %-ENOMEM on failure.
801 fsl_open_inb_mbox(struct rio_mport
*mport
, void *dev_id
, int mbox
, int entries
)
804 struct rio_priv
*priv
= mport
->priv
;
806 if ((entries
< RIO_MIN_RX_RING_SIZE
) ||
807 (entries
> RIO_MAX_RX_RING_SIZE
) || (!is_power_of_2(entries
))) {
812 /* Initialize client buffer ring */
813 priv
->msg_rx_ring
.dev_id
= dev_id
;
814 priv
->msg_rx_ring
.size
= entries
;
815 priv
->msg_rx_ring
.rx_slot
= 0;
816 for (i
= 0; i
< priv
->msg_rx_ring
.size
; i
++)
817 priv
->msg_rx_ring
.virt_buffer
[i
] = NULL
;
819 /* Initialize inbound message ring */
820 priv
->msg_rx_ring
.virt
= dma_alloc_coherent(priv
->dev
,
821 priv
->msg_rx_ring
.size
* RIO_MAX_MSG_SIZE
,
822 &priv
->msg_rx_ring
.phys
, GFP_KERNEL
);
823 if (!priv
->msg_rx_ring
.virt
) {
828 /* Point dequeue/enqueue pointers at first entry in ring */
829 out_be32(&priv
->msg_regs
->ifqdpar
, (u32
) priv
->msg_rx_ring
.phys
);
830 out_be32(&priv
->msg_regs
->ifqepar
, (u32
) priv
->msg_rx_ring
.phys
);
832 /* Clear interrupt status */
833 out_be32(&priv
->msg_regs
->isr
, 0x00000091);
835 /* Hook up inbound message handler */
836 rc
= request_irq(IRQ_RIO_RX(mport
), fsl_rio_rx_handler
, 0,
837 "msg_rx", (void *)mport
);
839 dma_free_coherent(priv
->dev
, RIO_MSG_BUFFER_SIZE
,
840 priv
->msg_tx_ring
.virt_buffer
[i
],
841 priv
->msg_tx_ring
.phys_buffer
[i
]);
846 * Configure inbound message unit:
848 * 4KB max message size
849 * Unmask all interrupt sources
852 out_be32(&priv
->msg_regs
->imr
, 0x001b0060);
854 /* Set number of queue entries */
855 setbits32(&priv
->msg_regs
->imr
, (get_bitmask_order(entries
) - 2) << 12);
857 /* Now enable the unit */
858 setbits32(&priv
->msg_regs
->imr
, 0x1);
865 * fsl_close_inb_mbox - Shut down MPC85xx inbound mailbox
866 * @mport: Master port implementing the inbound message unit
867 * @mbox: Mailbox to close
869 * Disables the inbound message unit, free all buffers, and
870 * frees the inbound message interrupt.
872 static void fsl_close_inb_mbox(struct rio_mport
*mport
, int mbox
)
874 struct rio_priv
*priv
= mport
->priv
;
875 /* Disable inbound message unit */
876 out_be32(&priv
->msg_regs
->imr
, 0);
879 dma_free_coherent(priv
->dev
, priv
->msg_rx_ring
.size
* RIO_MAX_MSG_SIZE
,
880 priv
->msg_rx_ring
.virt
, priv
->msg_rx_ring
.phys
);
883 free_irq(IRQ_RIO_RX(mport
), (void *)mport
);
887 * fsl_add_inb_buffer - Add buffer to the MPC85xx inbound message queue
888 * @mport: Master port implementing the inbound message unit
889 * @mbox: Inbound mailbox number
890 * @buf: Buffer to add to inbound queue
892 * Adds the @buf buffer to the MPC85xx inbound message queue. Returns
893 * %0 on success or %-EINVAL on failure.
895 static int fsl_add_inb_buffer(struct rio_mport
*mport
, int mbox
, void *buf
)
898 struct rio_priv
*priv
= mport
->priv
;
900 pr_debug("RIO: fsl_add_inb_buffer(), msg_rx_ring.rx_slot %d\n",
901 priv
->msg_rx_ring
.rx_slot
);
903 if (priv
->msg_rx_ring
.virt_buffer
[priv
->msg_rx_ring
.rx_slot
]) {
905 "RIO: error adding inbound buffer %d, buffer exists\n",
906 priv
->msg_rx_ring
.rx_slot
);
911 priv
->msg_rx_ring
.virt_buffer
[priv
->msg_rx_ring
.rx_slot
] = buf
;
912 if (++priv
->msg_rx_ring
.rx_slot
== priv
->msg_rx_ring
.size
)
913 priv
->msg_rx_ring
.rx_slot
= 0;
920 * fsl_get_inb_message - Fetch inbound message from the MPC85xx message unit
921 * @mport: Master port implementing the inbound message unit
922 * @mbox: Inbound mailbox number
924 * Gets the next available inbound message from the inbound message queue.
925 * A pointer to the message is returned on success or NULL on failure.
927 static void *fsl_get_inb_message(struct rio_mport
*mport
, int mbox
)
929 struct rio_priv
*priv
= mport
->priv
;
930 u32 phys_buf
, virt_buf
;
934 phys_buf
= in_be32(&priv
->msg_regs
->ifqdpar
);
936 /* If no more messages, then bail out */
937 if (phys_buf
== in_be32(&priv
->msg_regs
->ifqepar
))
940 virt_buf
= (u32
) priv
->msg_rx_ring
.virt
+ (phys_buf
941 - priv
->msg_rx_ring
.phys
);
942 buf_idx
= (phys_buf
- priv
->msg_rx_ring
.phys
) / RIO_MAX_MSG_SIZE
;
943 buf
= priv
->msg_rx_ring
.virt_buffer
[buf_idx
];
947 "RIO: inbound message copy failed, no buffers\n");
951 /* Copy max message size, caller is expected to allocate that big */
952 memcpy(buf
, (void *)virt_buf
, RIO_MAX_MSG_SIZE
);
954 /* Clear the available buffer */
955 priv
->msg_rx_ring
.virt_buffer
[buf_idx
] = NULL
;
958 setbits32(&priv
->msg_regs
->imr
, RIO_MSG_IMR_MI
);
965 * fsl_rio_dbell_handler - MPC85xx doorbell interrupt handler
966 * @irq: Linux interrupt number
967 * @dev_instance: Pointer to interrupt-specific data
969 * Handles doorbell interrupts. Parses a list of registered
970 * doorbell event handlers and executes a matching event handler.
973 fsl_rio_dbell_handler(int irq
, void *dev_instance
)
976 struct rio_mport
*port
= (struct rio_mport
*)dev_instance
;
977 struct rio_priv
*priv
= port
->priv
;
979 dsr
= in_be32(&priv
->msg_regs
->dsr
);
981 if (dsr
& DOORBELL_DSR_TE
) {
982 pr_info("RIO: doorbell reception error\n");
983 out_be32(&priv
->msg_regs
->dsr
, DOORBELL_DSR_TE
);
987 if (dsr
& DOORBELL_DSR_QFI
) {
988 pr_info("RIO: doorbell queue full\n");
989 out_be32(&priv
->msg_regs
->dsr
, DOORBELL_DSR_QFI
);
992 /* XXX Need to check/dispatch until queue empty */
993 if (dsr
& DOORBELL_DSR_DIQI
) {
995 (u32
) priv
->dbell_ring
.virt
+
996 (in_be32(&priv
->msg_regs
->dqdpar
) & 0xfff);
997 struct rio_dbell
*dbell
;
1001 ("RIO: processing doorbell, sid %2.2x tid %2.2x info %4.4x\n",
1002 DBELL_SID(dmsg
), DBELL_TID(dmsg
), DBELL_INF(dmsg
));
1004 list_for_each_entry(dbell
, &port
->dbells
, node
) {
1005 if ((dbell
->res
->start
<= DBELL_INF(dmsg
)) &&
1006 (dbell
->res
->end
>= DBELL_INF(dmsg
))) {
1012 dbell
->dinb(port
, dbell
->dev_id
, DBELL_SID(dmsg
), DBELL_TID(dmsg
),
1016 ("RIO: spurious doorbell, sid %2.2x tid %2.2x info %4.4x\n",
1017 DBELL_SID(dmsg
), DBELL_TID(dmsg
), DBELL_INF(dmsg
));
1019 setbits32(&priv
->msg_regs
->dmr
, DOORBELL_DMR_DI
);
1020 out_be32(&priv
->msg_regs
->dsr
, DOORBELL_DSR_DIQI
);
1028 * fsl_rio_doorbell_init - MPC85xx doorbell interface init
1029 * @mport: Master port implementing the inbound doorbell unit
1031 * Initializes doorbell unit hardware and inbound DMA buffer
1032 * ring. Called from fsl_rio_setup(). Returns %0 on success
1033 * or %-ENOMEM on failure.
1035 static int fsl_rio_doorbell_init(struct rio_mport
*mport
)
1037 struct rio_priv
*priv
= mport
->priv
;
1040 /* Map outbound doorbell window immediately after maintenance window */
1041 priv
->dbell_win
= ioremap(mport
->iores
.start
+ RIO_MAINT_WIN_SIZE
,
1042 RIO_DBELL_WIN_SIZE
);
1043 if (!priv
->dbell_win
) {
1045 "RIO: unable to map outbound doorbell window\n");
1050 /* Initialize inbound doorbells */
1051 priv
->dbell_ring
.virt
= dma_alloc_coherent(priv
->dev
, 512 *
1052 DOORBELL_MESSAGE_SIZE
, &priv
->dbell_ring
.phys
, GFP_KERNEL
);
1053 if (!priv
->dbell_ring
.virt
) {
1054 printk(KERN_ERR
"RIO: unable allocate inbound doorbell ring\n");
1056 iounmap(priv
->dbell_win
);
1060 /* Point dequeue/enqueue pointers at first entry in ring */
1061 out_be32(&priv
->msg_regs
->dqdpar
, (u32
) priv
->dbell_ring
.phys
);
1062 out_be32(&priv
->msg_regs
->dqepar
, (u32
) priv
->dbell_ring
.phys
);
1064 /* Clear interrupt status */
1065 out_be32(&priv
->msg_regs
->dsr
, 0x00000091);
1067 /* Hook up doorbell handler */
1068 rc
= request_irq(IRQ_RIO_BELL(mport
), fsl_rio_dbell_handler
, 0,
1069 "dbell_rx", (void *)mport
);
1071 iounmap(priv
->dbell_win
);
1072 dma_free_coherent(priv
->dev
, 512 * DOORBELL_MESSAGE_SIZE
,
1073 priv
->dbell_ring
.virt
, priv
->dbell_ring
.phys
);
1075 "MPC85xx RIO: unable to request inbound doorbell irq");
1079 /* Configure doorbells for snooping, 512 entries, and enable */
1080 out_be32(&priv
->msg_regs
->dmr
, 0x00108161);
1086 static void port_error_handler(struct rio_mport
*port
, int offset
)
1088 /*XXX: Error recovery is not implemented, we just clear errors */
1089 out_be32((u32
*)(rio_regs_win
+ RIO_LTLEDCSR
), 0);
1092 out_be32((u32
*)(rio_regs_win
+ RIO_PORT1_EDCSR
), 0);
1093 out_be32((u32
*)(rio_regs_win
+ RIO_PORT1_IECSR
), IECSR_CLEAR
);
1094 out_be32((u32
*)(rio_regs_win
+ RIO_ESCSR
), ESCSR_CLEAR
);
1096 out_be32((u32
*)(rio_regs_win
+ RIO_PORT2_EDCSR
), 0);
1097 out_be32((u32
*)(rio_regs_win
+ RIO_PORT2_IECSR
), IECSR_CLEAR
);
1098 out_be32((u32
*)(rio_regs_win
+ RIO_PORT2_ESCSR
), ESCSR_CLEAR
);
1102 static void msg_unit_error_handler(struct rio_mport
*port
)
1104 struct rio_priv
*priv
= port
->priv
;
1106 /*XXX: Error recovery is not implemented, we just clear errors */
1107 out_be32((u32
*)(rio_regs_win
+ RIO_LTLEDCSR
), 0);
1109 out_be32((u32
*)(rio_regs_win
+ RIO_IM0SR
), IMSR_CLEAR
);
1110 out_be32((u32
*)(rio_regs_win
+ RIO_IM1SR
), IMSR_CLEAR
);
1111 out_be32((u32
*)(rio_regs_win
+ RIO_OM0SR
), OMSR_CLEAR
);
1112 out_be32((u32
*)(rio_regs_win
+ RIO_OM1SR
), OMSR_CLEAR
);
1114 out_be32(&priv
->msg_regs
->odsr
, ODSR_CLEAR
);
1115 out_be32(&priv
->msg_regs
->dsr
, IDSR_CLEAR
);
1117 out_be32(&priv
->msg_regs
->pwsr
, IPWSR_CLEAR
);
1121 * fsl_rio_port_write_handler - MPC85xx port write interrupt handler
1122 * @irq: Linux interrupt number
1123 * @dev_instance: Pointer to interrupt-specific data
1125 * Handles port write interrupts. Parses a list of registered
1126 * port write event handlers and executes a matching event handler.
1129 fsl_rio_port_write_handler(int irq
, void *dev_instance
)
1132 struct rio_mport
*port
= (struct rio_mport
*)dev_instance
;
1133 struct rio_priv
*priv
= port
->priv
;
1136 epwisr
= in_be32(priv
->regs_win
+ RIO_EPWISR
);
1137 if (!(epwisr
& RIO_EPWISR_PW
))
1140 ipwmr
= in_be32(&priv
->msg_regs
->pwmr
);
1141 ipwsr
= in_be32(&priv
->msg_regs
->pwsr
);
1144 pr_debug("PW Int->IPWMR: 0x%08x IPWSR: 0x%08x (", ipwmr
, ipwsr
);
1145 if (ipwsr
& RIO_IPWSR_QF
)
1147 if (ipwsr
& RIO_IPWSR_TE
)
1149 if (ipwsr
& RIO_IPWSR_QFI
)
1151 if (ipwsr
& RIO_IPWSR_PWD
)
1153 if (ipwsr
& RIO_IPWSR_PWB
)
1157 /* Schedule deferred processing if PW was received */
1158 if (ipwsr
& RIO_IPWSR_QFI
) {
1159 /* Save PW message (if there is room in FIFO),
1160 * otherwise discard it.
1162 if (kfifo_avail(&priv
->pw_fifo
) >= RIO_PW_MSG_SIZE
) {
1163 priv
->port_write_msg
.msg_count
++;
1164 kfifo_in(&priv
->pw_fifo
, priv
->port_write_msg
.virt
,
1167 priv
->port_write_msg
.discard_count
++;
1168 pr_debug("RIO: ISR Discarded Port-Write Msg(s) (%d)\n",
1169 priv
->port_write_msg
.discard_count
);
1171 /* Clear interrupt and issue Clear Queue command. This allows
1172 * another port-write to be received.
1174 out_be32(&priv
->msg_regs
->pwsr
, RIO_IPWSR_QFI
);
1175 out_be32(&priv
->msg_regs
->pwmr
, ipwmr
| RIO_IPWMR_CQ
);
1177 schedule_work(&priv
->pw_work
);
1180 if ((ipwmr
& RIO_IPWMR_EIE
) && (ipwsr
& RIO_IPWSR_TE
)) {
1181 priv
->port_write_msg
.err_count
++;
1182 pr_debug("RIO: Port-Write Transaction Err (%d)\n",
1183 priv
->port_write_msg
.err_count
);
1184 /* Clear Transaction Error: port-write controller should be
1185 * disabled when clearing this error
1187 out_be32(&priv
->msg_regs
->pwmr
, ipwmr
& ~RIO_IPWMR_PWE
);
1188 out_be32(&priv
->msg_regs
->pwsr
, RIO_IPWSR_TE
);
1189 out_be32(&priv
->msg_regs
->pwmr
, ipwmr
);
1192 if (ipwsr
& RIO_IPWSR_PWD
) {
1193 priv
->port_write_msg
.discard_count
++;
1194 pr_debug("RIO: Port Discarded Port-Write Msg(s) (%d)\n",
1195 priv
->port_write_msg
.discard_count
);
1196 out_be32(&priv
->msg_regs
->pwsr
, RIO_IPWSR_PWD
);
1200 if (epwisr
& RIO_EPWISR_PINT1
) {
1201 tmp
= in_be32(priv
->regs_win
+ RIO_LTLEDCSR
);
1202 pr_debug("RIO_LTLEDCSR = 0x%x\n", tmp
);
1203 port_error_handler(port
, 0);
1206 if (epwisr
& RIO_EPWISR_PINT2
) {
1207 tmp
= in_be32(priv
->regs_win
+ RIO_LTLEDCSR
);
1208 pr_debug("RIO_LTLEDCSR = 0x%x\n", tmp
);
1209 port_error_handler(port
, 1);
1212 if (epwisr
& RIO_EPWISR_MU
) {
1213 tmp
= in_be32(priv
->regs_win
+ RIO_LTLEDCSR
);
1214 pr_debug("RIO_LTLEDCSR = 0x%x\n", tmp
);
1215 msg_unit_error_handler(port
);
1221 static void fsl_pw_dpc(struct work_struct
*work
)
1223 struct rio_priv
*priv
= container_of(work
, struct rio_priv
, pw_work
);
1224 unsigned long flags
;
1225 u32 msg_buffer
[RIO_PW_MSG_SIZE
/sizeof(u32
)];
1228 * Process port-write messages
1230 spin_lock_irqsave(&priv
->pw_fifo_lock
, flags
);
1231 while (kfifo_out(&priv
->pw_fifo
, (unsigned char *)msg_buffer
,
1233 /* Process one message */
1234 spin_unlock_irqrestore(&priv
->pw_fifo_lock
, flags
);
1238 pr_debug("%s : Port-Write Message:", __func__
);
1239 for (i
= 0; i
< RIO_PW_MSG_SIZE
/sizeof(u32
); i
++) {
1241 pr_debug("\n0x%02x: 0x%08x", i
*4,
1244 pr_debug(" 0x%08x", msg_buffer
[i
]);
1249 /* Pass the port-write message to RIO core for processing */
1250 rio_inb_pwrite_handler((union rio_pw_msg
*)msg_buffer
);
1251 spin_lock_irqsave(&priv
->pw_fifo_lock
, flags
);
1253 spin_unlock_irqrestore(&priv
->pw_fifo_lock
, flags
);
1257 * fsl_rio_pw_enable - enable/disable port-write interface init
1258 * @mport: Master port implementing the port write unit
1259 * @enable: 1=enable; 0=disable port-write message handling
1261 static int fsl_rio_pw_enable(struct rio_mport
*mport
, int enable
)
1263 struct rio_priv
*priv
= mport
->priv
;
1266 rval
= in_be32(&priv
->msg_regs
->pwmr
);
1269 rval
|= RIO_IPWMR_PWE
;
1271 rval
&= ~RIO_IPWMR_PWE
;
1273 out_be32(&priv
->msg_regs
->pwmr
, rval
);
1279 * fsl_rio_port_write_init - MPC85xx port write interface init
1280 * @mport: Master port implementing the port write unit
1282 * Initializes port write unit hardware and DMA buffer
1283 * ring. Called from fsl_rio_setup(). Returns %0 on success
1284 * or %-ENOMEM on failure.
1286 static int fsl_rio_port_write_init(struct rio_mport
*mport
)
1288 struct rio_priv
*priv
= mport
->priv
;
1291 /* Following configurations require a disabled port write controller */
1292 out_be32(&priv
->msg_regs
->pwmr
,
1293 in_be32(&priv
->msg_regs
->pwmr
) & ~RIO_IPWMR_PWE
);
1295 /* Initialize port write */
1296 priv
->port_write_msg
.virt
= dma_alloc_coherent(priv
->dev
,
1298 &priv
->port_write_msg
.phys
, GFP_KERNEL
);
1299 if (!priv
->port_write_msg
.virt
) {
1300 pr_err("RIO: unable allocate port write queue\n");
1304 priv
->port_write_msg
.err_count
= 0;
1305 priv
->port_write_msg
.discard_count
= 0;
1307 /* Point dequeue/enqueue pointers at first entry */
1308 out_be32(&priv
->msg_regs
->epwqbar
, 0);
1309 out_be32(&priv
->msg_regs
->pwqbar
, (u32
) priv
->port_write_msg
.phys
);
1311 pr_debug("EIPWQBAR: 0x%08x IPWQBAR: 0x%08x\n",
1312 in_be32(&priv
->msg_regs
->epwqbar
),
1313 in_be32(&priv
->msg_regs
->pwqbar
));
1315 /* Clear interrupt status IPWSR */
1316 out_be32(&priv
->msg_regs
->pwsr
,
1317 (RIO_IPWSR_TE
| RIO_IPWSR_QFI
| RIO_IPWSR_PWD
));
1319 /* Configure port write contoller for snooping enable all reporting,
1321 out_be32(&priv
->msg_regs
->pwmr
,
1322 RIO_IPWMR_SEN
| RIO_IPWMR_QFIE
| RIO_IPWMR_EIE
| RIO_IPWMR_CQ
);
1325 /* Hook up port-write handler */
1326 rc
= request_irq(IRQ_RIO_PW(mport
), fsl_rio_port_write_handler
,
1327 IRQF_SHARED
, "port-write", (void *)mport
);
1329 pr_err("MPC85xx RIO: unable to request inbound doorbell irq");
1332 /* Enable Error Interrupt */
1333 out_be32((u32
*)(rio_regs_win
+ RIO_LTLEECSR
), LTLEECSR_ENABLE_ALL
);
1335 INIT_WORK(&priv
->pw_work
, fsl_pw_dpc
);
1336 spin_lock_init(&priv
->pw_fifo_lock
);
1337 if (kfifo_alloc(&priv
->pw_fifo
, RIO_PW_MSG_SIZE
* 32, GFP_KERNEL
)) {
1338 pr_err("FIFO allocation failed\n");
1343 pr_debug("IPWMR: 0x%08x IPWSR: 0x%08x\n",
1344 in_be32(&priv
->msg_regs
->pwmr
),
1345 in_be32(&priv
->msg_regs
->pwsr
));
1350 free_irq(IRQ_RIO_PW(mport
), (void *)mport
);
1352 dma_free_coherent(priv
->dev
, RIO_PW_MSG_SIZE
,
1353 priv
->port_write_msg
.virt
,
1354 priv
->port_write_msg
.phys
);
1358 static inline void fsl_rio_info(struct device
*dev
, u32 ccsr
)
1363 switch (ccsr
>> 30) {
1374 dev_info(dev
, "Hardware port width: %s\n", str
);
1376 switch ((ccsr
>> 27) & 7) {
1378 str
= "Single-lane 0";
1381 str
= "Single-lane 2";
1390 dev_info(dev
, "Training connection status: %s\n", str
);
1393 if (!(ccsr
& 0x80000000))
1394 dev_info(dev
, "Output port operating in 8-bit mode\n");
1395 if (!(ccsr
& 0x08000000))
1396 dev_info(dev
, "Input port operating in 8-bit mode\n");
1401 * fsl_rio_setup - Setup Freescale PowerPC RapidIO interface
1402 * @dev: platform_device pointer
1404 * Initializes MPC85xx RapidIO hardware interface, configures
1405 * master port with system-specific info, and registers the
1406 * master port with the RapidIO subsystem.
1408 int fsl_rio_setup(struct platform_device
*dev
)
1410 struct rio_ops
*ops
;
1411 struct rio_mport
*port
;
1412 struct rio_priv
*priv
;
1414 const u32
*dt_range
, *cell
;
1415 struct resource regs
;
1418 u64 law_start
, law_size
;
1421 if (!dev
->dev
.of_node
) {
1422 dev_err(&dev
->dev
, "Device OF-Node is NULL");
1426 rc
= of_address_to_resource(dev
->dev
.of_node
, 0, ®s
);
1428 dev_err(&dev
->dev
, "Can't get %s property 'reg'\n",
1429 dev
->dev
.of_node
->full_name
);
1432 dev_info(&dev
->dev
, "Of-device full name %s\n", dev
->dev
.of_node
->full_name
);
1433 dev_info(&dev
->dev
, "Regs: %pR\n", ®s
);
1435 dt_range
= of_get_property(dev
->dev
.of_node
, "ranges", &rlen
);
1437 dev_err(&dev
->dev
, "Can't get %s property 'ranges'\n",
1438 dev
->dev
.of_node
->full_name
);
1442 /* Get node address wide */
1443 cell
= of_get_property(dev
->dev
.of_node
, "#address-cells", NULL
);
1447 aw
= of_n_addr_cells(dev
->dev
.of_node
);
1448 /* Get node size wide */
1449 cell
= of_get_property(dev
->dev
.of_node
, "#size-cells", NULL
);
1453 sw
= of_n_size_cells(dev
->dev
.of_node
);
1454 /* Get parent address wide wide */
1455 paw
= of_n_addr_cells(dev
->dev
.of_node
);
1457 law_start
= of_read_number(dt_range
+ aw
, paw
);
1458 law_size
= of_read_number(dt_range
+ aw
+ paw
, sw
);
1460 dev_info(&dev
->dev
, "LAW start 0x%016llx, size 0x%016llx.\n",
1461 law_start
, law_size
);
1463 ops
= kzalloc(sizeof(struct rio_ops
), GFP_KERNEL
);
1468 ops
->lcread
= fsl_local_config_read
;
1469 ops
->lcwrite
= fsl_local_config_write
;
1470 ops
->cread
= fsl_rio_config_read
;
1471 ops
->cwrite
= fsl_rio_config_write
;
1472 ops
->dsend
= fsl_rio_doorbell_send
;
1473 ops
->pwenable
= fsl_rio_pw_enable
;
1474 ops
->open_outb_mbox
= fsl_open_outb_mbox
;
1475 ops
->open_inb_mbox
= fsl_open_inb_mbox
;
1476 ops
->close_outb_mbox
= fsl_close_outb_mbox
;
1477 ops
->close_inb_mbox
= fsl_close_inb_mbox
;
1478 ops
->add_outb_message
= fsl_add_outb_message
;
1479 ops
->add_inb_buffer
= fsl_add_inb_buffer
;
1480 ops
->get_inb_message
= fsl_get_inb_message
;
1482 port
= kzalloc(sizeof(struct rio_mport
), GFP_KERNEL
);
1489 priv
= kzalloc(sizeof(struct rio_priv
), GFP_KERNEL
);
1491 printk(KERN_ERR
"Can't alloc memory for 'priv'\n");
1496 INIT_LIST_HEAD(&port
->dbells
);
1497 port
->iores
.start
= law_start
;
1498 port
->iores
.end
= law_start
+ law_size
- 1;
1499 port
->iores
.flags
= IORESOURCE_MEM
;
1500 port
->iores
.name
= "rio_io_win";
1502 if (request_resource(&iomem_resource
, &port
->iores
) < 0) {
1503 dev_err(&dev
->dev
, "RIO: Error requesting master port region"
1504 " 0x%016llx-0x%016llx\n",
1505 (u64
)port
->iores
.start
, (u64
)port
->iores
.end
);
1510 priv
->pwirq
= irq_of_parse_and_map(dev
->dev
.of_node
, 0);
1511 priv
->bellirq
= irq_of_parse_and_map(dev
->dev
.of_node
, 2);
1512 priv
->txirq
= irq_of_parse_and_map(dev
->dev
.of_node
, 3);
1513 priv
->rxirq
= irq_of_parse_and_map(dev
->dev
.of_node
, 4);
1514 dev_info(&dev
->dev
, "pwirq: %d, bellirq: %d, txirq: %d, rxirq %d\n",
1515 priv
->pwirq
, priv
->bellirq
, priv
->txirq
, priv
->rxirq
);
1517 rio_init_dbell_res(&port
->riores
[RIO_DOORBELL_RESOURCE
], 0, 0xffff);
1518 rio_init_mbox_res(&port
->riores
[RIO_INB_MBOX_RESOURCE
], 0, 0);
1519 rio_init_mbox_res(&port
->riores
[RIO_OUTB_MBOX_RESOURCE
], 0, 0);
1520 strcpy(port
->name
, "RIO0 mport");
1522 priv
->dev
= &dev
->dev
;
1526 port
->phys_efptr
= 0x100;
1528 priv
->regs_win
= ioremap(regs
.start
, resource_size(®s
));
1529 rio_regs_win
= priv
->regs_win
;
1531 /* Probe the master port phy type */
1532 ccsr
= in_be32(priv
->regs_win
+ RIO_CCSR
);
1533 port
->phy_type
= (ccsr
& 1) ? RIO_PHY_SERIAL
: RIO_PHY_PARALLEL
;
1534 dev_info(&dev
->dev
, "RapidIO PHY type: %s\n",
1535 (port
->phy_type
== RIO_PHY_PARALLEL
) ? "parallel" :
1536 ((port
->phy_type
== RIO_PHY_SERIAL
) ? "serial" :
1538 /* Checking the port training status */
1539 if (in_be32((priv
->regs_win
+ RIO_ESCSR
)) & 1) {
1540 dev_err(&dev
->dev
, "Port is not ready. "
1541 "Try to restart connection...\n");
1542 switch (port
->phy_type
) {
1543 case RIO_PHY_SERIAL
:
1545 out_be32(priv
->regs_win
+ RIO_CCSR
, 0);
1547 setbits32(priv
->regs_win
+ RIO_CCSR
, 0x02000000);
1549 setbits32(priv
->regs_win
+ RIO_CCSR
, 0x00600000);
1551 case RIO_PHY_PARALLEL
:
1553 out_be32(priv
->regs_win
+ RIO_CCSR
, 0x22000000);
1555 out_be32(priv
->regs_win
+ RIO_CCSR
, 0x44000000);
1559 if (in_be32((priv
->regs_win
+ RIO_ESCSR
)) & 1) {
1560 dev_err(&dev
->dev
, "Port restart failed.\n");
1564 dev_info(&dev
->dev
, "Port restart success!\n");
1566 fsl_rio_info(&dev
->dev
, ccsr
);
1568 port
->sys_size
= (in_be32((priv
->regs_win
+ RIO_PEF_CAR
))
1569 & RIO_PEF_CTLS
) >> 4;
1570 dev_info(&dev
->dev
, "RapidIO Common Transport System size: %d\n",
1571 port
->sys_size
? 65536 : 256);
1573 if (rio_register_mport(port
))
1576 if (port
->host_deviceid
>= 0)
1577 out_be32(priv
->regs_win
+ RIO_GCCSR
, RIO_PORT_GEN_HOST
|
1578 RIO_PORT_GEN_MASTER
| RIO_PORT_GEN_DISCOVERED
);
1580 out_be32(priv
->regs_win
+ RIO_GCCSR
, 0x00000000);
1582 priv
->atmu_regs
= (struct rio_atmu_regs
*)(priv
->regs_win
1583 + RIO_ATMU_REGS_OFFSET
);
1584 priv
->maint_atmu_regs
= priv
->atmu_regs
+ 1;
1585 priv
->dbell_atmu_regs
= priv
->atmu_regs
+ 2;
1586 priv
->msg_regs
= (struct rio_msg_regs
*)(priv
->regs_win
+
1587 ((port
->phy_type
== RIO_PHY_SERIAL
) ?
1588 RIO_S_MSG_REGS_OFFSET
: RIO_P_MSG_REGS_OFFSET
));
1590 /* Set to receive any dist ID for serial RapidIO controller. */
1591 if (port
->phy_type
== RIO_PHY_SERIAL
)
1592 out_be32((priv
->regs_win
+ RIO_ISR_AACR
), RIO_ISR_AACR_AA
);
1594 /* Configure maintenance transaction window */
1595 out_be32(&priv
->maint_atmu_regs
->rowbar
, law_start
>> 12);
1596 out_be32(&priv
->maint_atmu_regs
->rowar
,
1597 0x80077000 | (ilog2(RIO_MAINT_WIN_SIZE
) - 1));
1599 priv
->maint_win
= ioremap(law_start
, RIO_MAINT_WIN_SIZE
);
1601 /* Configure outbound doorbell window */
1602 out_be32(&priv
->dbell_atmu_regs
->rowbar
,
1603 (law_start
+ RIO_MAINT_WIN_SIZE
) >> 12);
1604 out_be32(&priv
->dbell_atmu_regs
->rowar
, 0x8004200b); /* 4k */
1605 fsl_rio_doorbell_init(port
);
1606 fsl_rio_port_write_init(port
);
1610 iounmap(priv
->regs_win
);
1611 release_resource(&port
->iores
);
1622 /* The probe function for RapidIO peer-to-peer network.
1624 static int __devinit
fsl_of_rio_rpn_probe(struct platform_device
*dev
)
1626 printk(KERN_INFO
"Setting up RapidIO peer-to-peer network %s\n",
1627 dev
->dev
.of_node
->full_name
);
1629 return fsl_rio_setup(dev
);
1632 static const struct of_device_id fsl_of_rio_rpn_ids
[] = {
1634 .compatible
= "fsl,rapidio-delta",
1639 static struct platform_driver fsl_of_rio_rpn_driver
= {
1641 .name
= "fsl-of-rio",
1642 .owner
= THIS_MODULE
,
1643 .of_match_table
= fsl_of_rio_rpn_ids
,
1645 .probe
= fsl_of_rio_rpn_probe
,
1648 static __init
int fsl_of_rio_rpn_init(void)
1650 return platform_driver_register(&fsl_of_rio_rpn_driver
);
1653 subsys_initcall(fsl_of_rio_rpn_init
);