1 #ifndef __ASM_SH_DMA_MAPPING_H
2 #define __ASM_SH_DMA_MAPPING_H
5 #include <linux/scatterlist.h>
6 #include <asm/cacheflush.h>
9 extern struct bus_type pci_bus_type
;
11 /* arch/sh/mm/consistent.c */
12 extern void *consistent_alloc(gfp_t gfp
, size_t size
, dma_addr_t
*handle
);
13 extern void consistent_free(void *vaddr
, size_t size
);
14 extern void consistent_sync(void *vaddr
, size_t size
, int direction
);
16 #define dma_supported(dev, mask) (1)
18 static inline int dma_set_mask(struct device
*dev
, u64 mask
)
20 if (!dev
->dma_mask
|| !dma_supported(dev
, mask
))
23 *dev
->dma_mask
= mask
;
28 static inline void *dma_alloc_coherent(struct device
*dev
, size_t size
,
29 dma_addr_t
*dma_handle
, gfp_t flag
)
31 if (sh_mv
.mv_consistent_alloc
) {
34 ret
= sh_mv
.mv_consistent_alloc(dev
, size
, dma_handle
, flag
);
39 return consistent_alloc(flag
, size
, dma_handle
);
42 static inline void dma_free_coherent(struct device
*dev
, size_t size
,
43 void *vaddr
, dma_addr_t dma_handle
)
45 if (sh_mv
.mv_consistent_free
) {
48 ret
= sh_mv
.mv_consistent_free(dev
, size
, vaddr
, dma_handle
);
53 consistent_free(vaddr
, size
);
56 #define dma_alloc_noncoherent(d, s, h, f) dma_alloc_coherent(d, s, h, f)
57 #define dma_free_noncoherent(d, s, v, h) dma_free_coherent(d, s, v, h)
58 #define dma_is_consistent(d, h) (1)
60 static inline void dma_cache_sync(struct device
*dev
, void *vaddr
, size_t size
,
61 enum dma_data_direction dir
)
63 consistent_sync(vaddr
, size
, (int)dir
);
66 static inline dma_addr_t
dma_map_single(struct device
*dev
,
67 void *ptr
, size_t size
,
68 enum dma_data_direction dir
)
70 #if defined(CONFIG_PCI) && !defined(CONFIG_SH_PCIDMA_NONCOHERENT)
71 if (dev
->bus
== &pci_bus_type
)
72 return virt_to_phys(ptr
);
74 dma_cache_sync(dev
, ptr
, size
, dir
);
76 return virt_to_phys(ptr
);
79 #define dma_unmap_single(dev, addr, size, dir) do { } while (0)
81 static inline int dma_map_sg(struct device
*dev
, struct scatterlist
*sg
,
82 int nents
, enum dma_data_direction dir
)
86 for (i
= 0; i
< nents
; i
++) {
87 #if !defined(CONFIG_PCI) || defined(CONFIG_SH_PCIDMA_NONCOHERENT)
88 dma_cache_sync(dev
, sg_virt(&sg
[i
]), sg
[i
].length
, dir
);
90 sg
[i
].dma_address
= sg_phys(&sg
[i
]);
96 #define dma_unmap_sg(dev, sg, nents, dir) do { } while (0)
98 static inline dma_addr_t
dma_map_page(struct device
*dev
, struct page
*page
,
99 unsigned long offset
, size_t size
,
100 enum dma_data_direction dir
)
102 return dma_map_single(dev
, page_address(page
) + offset
, size
, dir
);
105 static inline void dma_unmap_page(struct device
*dev
, dma_addr_t dma_address
,
106 size_t size
, enum dma_data_direction dir
)
108 dma_unmap_single(dev
, dma_address
, size
, dir
);
111 static inline void dma_sync_single(struct device
*dev
, dma_addr_t dma_handle
,
112 size_t size
, enum dma_data_direction dir
)
114 #if defined(CONFIG_PCI) && !defined(CONFIG_SH_PCIDMA_NONCOHERENT)
115 if (dev
->bus
== &pci_bus_type
)
118 dma_cache_sync(dev
, phys_to_virt(dma_handle
), size
, dir
);
121 static inline void dma_sync_single_range(struct device
*dev
,
122 dma_addr_t dma_handle
,
123 unsigned long offset
, size_t size
,
124 enum dma_data_direction dir
)
126 #if defined(CONFIG_PCI) && !defined(CONFIG_SH_PCIDMA_NONCOHERENT)
127 if (dev
->bus
== &pci_bus_type
)
130 dma_cache_sync(dev
, phys_to_virt(dma_handle
) + offset
, size
, dir
);
133 static inline void dma_sync_sg(struct device
*dev
, struct scatterlist
*sg
,
134 int nelems
, enum dma_data_direction dir
)
138 for (i
= 0; i
< nelems
; i
++) {
139 #if !defined(CONFIG_PCI) || defined(CONFIG_SH_PCIDMA_NONCOHERENT)
140 dma_cache_sync(dev
, sg_virt(&sg
[i
]), sg
[i
].length
, dir
);
142 sg
[i
].dma_address
= sg_phys(&sg
[i
]);
146 static inline void dma_sync_single_for_cpu(struct device
*dev
,
147 dma_addr_t dma_handle
, size_t size
,
148 enum dma_data_direction dir
)
150 dma_sync_single(dev
, dma_handle
, size
, dir
);
153 static inline void dma_sync_single_for_device(struct device
*dev
,
154 dma_addr_t dma_handle
,
156 enum dma_data_direction dir
)
158 dma_sync_single(dev
, dma_handle
, size
, dir
);
161 static inline void dma_sync_single_range_for_cpu(struct device
*dev
,
162 dma_addr_t dma_handle
,
163 unsigned long offset
,
165 enum dma_data_direction direction
)
167 dma_sync_single_for_cpu(dev
, dma_handle
+offset
, size
, direction
);
170 static inline void dma_sync_single_range_for_device(struct device
*dev
,
171 dma_addr_t dma_handle
,
172 unsigned long offset
,
174 enum dma_data_direction direction
)
176 dma_sync_single_for_device(dev
, dma_handle
+offset
, size
, direction
);
180 static inline void dma_sync_sg_for_cpu(struct device
*dev
,
181 struct scatterlist
*sg
, int nelems
,
182 enum dma_data_direction dir
)
184 dma_sync_sg(dev
, sg
, nelems
, dir
);
187 static inline void dma_sync_sg_for_device(struct device
*dev
,
188 struct scatterlist
*sg
, int nelems
,
189 enum dma_data_direction dir
)
191 dma_sync_sg(dev
, sg
, nelems
, dir
);
195 static inline int dma_get_cache_alignment(void)
198 * Each processor family will define its own L1_CACHE_SHIFT,
199 * L1_CACHE_BYTES wraps to this, so this is always safe.
201 return L1_CACHE_BYTES
;
204 static inline int dma_mapping_error(dma_addr_t dma_addr
)
206 return dma_addr
== 0;
208 #endif /* __ASM_SH_DMA_MAPPING_H */