2 * Ricoh RP5C01 RTC Driver
4 * Copyright 2009 Geert Uytterhoeven
6 * Based on the A3000 TOD code in arch/m68k/amiga/config.c
7 * Copyright (C) 1993 Hamish Macdonald
11 #include <linux/kernel.h>
12 #include <linux/module.h>
13 #include <linux/platform_device.h>
14 #include <linux/rtc.h>
15 #include <linux/slab.h>
19 RP5C01_1_SECOND
= 0x0, /* MODE 00 */
20 RP5C01_10_SECOND
= 0x1, /* MODE 00 */
21 RP5C01_1_MINUTE
= 0x2, /* MODE 00 and MODE 01 */
22 RP5C01_10_MINUTE
= 0x3, /* MODE 00 and MODE 01 */
23 RP5C01_1_HOUR
= 0x4, /* MODE 00 and MODE 01 */
24 RP5C01_10_HOUR
= 0x5, /* MODE 00 and MODE 01 */
25 RP5C01_DAY_OF_WEEK
= 0x6, /* MODE 00 and MODE 01 */
26 RP5C01_1_DAY
= 0x7, /* MODE 00 and MODE 01 */
27 RP5C01_10_DAY
= 0x8, /* MODE 00 and MODE 01 */
28 RP5C01_1_MONTH
= 0x9, /* MODE 00 */
29 RP5C01_10_MONTH
= 0xa, /* MODE 00 */
30 RP5C01_1_YEAR
= 0xb, /* MODE 00 */
31 RP5C01_10_YEAR
= 0xc, /* MODE 00 */
33 RP5C01_12_24_SELECT
= 0xa, /* MODE 01 */
34 RP5C01_LEAP_YEAR
= 0xb, /* MODE 01 */
36 RP5C01_MODE
= 0xd, /* all modes */
37 RP5C01_TEST
= 0xe, /* all modes */
38 RP5C01_RESET
= 0xf, /* all modes */
41 #define RP5C01_12_24_SELECT_12 (0 << 0)
42 #define RP5C01_12_24_SELECT_24 (1 << 0)
44 #define RP5C01_10_HOUR_AM (0 << 1)
45 #define RP5C01_10_HOUR_PM (1 << 1)
47 #define RP5C01_MODE_TIMER_EN (1 << 3) /* timer enable */
48 #define RP5C01_MODE_ALARM_EN (1 << 2) /* alarm enable */
50 #define RP5C01_MODE_MODE_MASK (3 << 0)
51 #define RP5C01_MODE_MODE00 (0 << 0) /* time */
52 #define RP5C01_MODE_MODE01 (1 << 0) /* alarm, 12h/24h, leap year */
53 #define RP5C01_MODE_RAM_BLOCK10 (2 << 0) /* RAM 4 bits x 13 */
54 #define RP5C01_MODE_RAM_BLOCK11 (3 << 0) /* RAM 4 bits x 13 */
56 #define RP5C01_RESET_1HZ_PULSE (1 << 3)
57 #define RP5C01_RESET_16HZ_PULSE (1 << 2)
58 #define RP5C01_RESET_SECOND (1 << 1) /* reset divider stages for */
59 /* seconds or smaller units */
60 #define RP5C01_RESET_ALARM (1 << 0) /* reset all alarm registers */
65 struct rtc_device
*rtc
;
66 spinlock_t lock
; /* against concurrent RTC/NVRAM access */
67 struct bin_attribute nvram_attr
;
70 static inline unsigned int rp5c01_read(struct rp5c01_priv
*priv
,
73 return __raw_readl(&priv
->regs
[reg
]) & 0xf;
76 static inline void rp5c01_write(struct rp5c01_priv
*priv
, unsigned int val
,
79 __raw_writel(val
, &priv
->regs
[reg
]);
82 static void rp5c01_lock(struct rp5c01_priv
*priv
)
84 rp5c01_write(priv
, RP5C01_MODE_MODE00
, RP5C01_MODE
);
87 static void rp5c01_unlock(struct rp5c01_priv
*priv
)
89 rp5c01_write(priv
, RP5C01_MODE_TIMER_EN
| RP5C01_MODE_MODE01
,
93 static int rp5c01_read_time(struct device
*dev
, struct rtc_time
*tm
)
95 struct rp5c01_priv
*priv
= dev_get_drvdata(dev
);
97 spin_lock_irq(&priv
->lock
);
100 tm
->tm_sec
= rp5c01_read(priv
, RP5C01_10_SECOND
) * 10 +
101 rp5c01_read(priv
, RP5C01_1_SECOND
);
102 tm
->tm_min
= rp5c01_read(priv
, RP5C01_10_MINUTE
) * 10 +
103 rp5c01_read(priv
, RP5C01_1_MINUTE
);
104 tm
->tm_hour
= rp5c01_read(priv
, RP5C01_10_HOUR
) * 10 +
105 rp5c01_read(priv
, RP5C01_1_HOUR
);
106 tm
->tm_mday
= rp5c01_read(priv
, RP5C01_10_DAY
) * 10 +
107 rp5c01_read(priv
, RP5C01_1_DAY
);
108 tm
->tm_wday
= rp5c01_read(priv
, RP5C01_DAY_OF_WEEK
);
109 tm
->tm_mon
= rp5c01_read(priv
, RP5C01_10_MONTH
) * 10 +
110 rp5c01_read(priv
, RP5C01_1_MONTH
) - 1;
111 tm
->tm_year
= rp5c01_read(priv
, RP5C01_10_YEAR
) * 10 +
112 rp5c01_read(priv
, RP5C01_1_YEAR
);
113 if (tm
->tm_year
<= 69)
117 spin_unlock_irq(&priv
->lock
);
119 return rtc_valid_tm(tm
);
122 static int rp5c01_set_time(struct device
*dev
, struct rtc_time
*tm
)
124 struct rp5c01_priv
*priv
= dev_get_drvdata(dev
);
126 spin_lock_irq(&priv
->lock
);
129 rp5c01_write(priv
, tm
->tm_sec
/ 10, RP5C01_10_SECOND
);
130 rp5c01_write(priv
, tm
->tm_sec
% 10, RP5C01_1_SECOND
);
131 rp5c01_write(priv
, tm
->tm_min
/ 10, RP5C01_10_MINUTE
);
132 rp5c01_write(priv
, tm
->tm_min
% 10, RP5C01_1_MINUTE
);
133 rp5c01_write(priv
, tm
->tm_hour
/ 10, RP5C01_10_HOUR
);
134 rp5c01_write(priv
, tm
->tm_hour
% 10, RP5C01_1_HOUR
);
135 rp5c01_write(priv
, tm
->tm_mday
/ 10, RP5C01_10_DAY
);
136 rp5c01_write(priv
, tm
->tm_mday
% 10, RP5C01_1_DAY
);
137 if (tm
->tm_wday
!= -1)
138 rp5c01_write(priv
, tm
->tm_wday
, RP5C01_DAY_OF_WEEK
);
139 rp5c01_write(priv
, (tm
->tm_mon
+ 1) / 10, RP5C01_10_MONTH
);
140 rp5c01_write(priv
, (tm
->tm_mon
+ 1) % 10, RP5C01_1_MONTH
);
141 if (tm
->tm_year
>= 100)
143 rp5c01_write(priv
, tm
->tm_year
/ 10, RP5C01_10_YEAR
);
144 rp5c01_write(priv
, tm
->tm_year
% 10, RP5C01_1_YEAR
);
147 spin_unlock_irq(&priv
->lock
);
151 static const struct rtc_class_ops rp5c01_rtc_ops
= {
152 .read_time
= rp5c01_read_time
,
153 .set_time
= rp5c01_set_time
,
158 * The NVRAM is organized as 2 blocks of 13 nibbles of 4 bits.
159 * We provide access to them like AmigaOS does: the high nibble of each 8-bit
160 * byte is stored in BLOCK10, the low nibble in BLOCK11.
163 static ssize_t
rp5c01_nvram_read(struct file
*filp
, struct kobject
*kobj
,
164 struct bin_attribute
*bin_attr
,
165 char *buf
, loff_t pos
, size_t size
)
167 struct device
*dev
= container_of(kobj
, struct device
, kobj
);
168 struct rp5c01_priv
*priv
= dev_get_drvdata(dev
);
171 spin_lock_irq(&priv
->lock
);
173 for (count
= 0; size
> 0 && pos
< RP5C01_MODE
; count
++, size
--) {
177 RP5C01_MODE_TIMER_EN
| RP5C01_MODE_RAM_BLOCK10
,
179 data
= rp5c01_read(priv
, pos
) << 4;
181 RP5C01_MODE_TIMER_EN
| RP5C01_MODE_RAM_BLOCK11
,
183 data
|= rp5c01_read(priv
, pos
++);
184 rp5c01_write(priv
, RP5C01_MODE_TIMER_EN
| RP5C01_MODE_MODE01
,
189 spin_unlock_irq(&priv
->lock
);
193 static ssize_t
rp5c01_nvram_write(struct file
*filp
, struct kobject
*kobj
,
194 struct bin_attribute
*bin_attr
,
195 char *buf
, loff_t pos
, size_t size
)
197 struct device
*dev
= container_of(kobj
, struct device
, kobj
);
198 struct rp5c01_priv
*priv
= dev_get_drvdata(dev
);
201 spin_lock_irq(&priv
->lock
);
203 for (count
= 0; size
> 0 && pos
< RP5C01_MODE
; count
++, size
--) {
207 RP5C01_MODE_TIMER_EN
| RP5C01_MODE_RAM_BLOCK10
,
209 rp5c01_write(priv
, data
>> 4, pos
);
211 RP5C01_MODE_TIMER_EN
| RP5C01_MODE_RAM_BLOCK11
,
213 rp5c01_write(priv
, data
& 0xf, pos
++);
214 rp5c01_write(priv
, RP5C01_MODE_TIMER_EN
| RP5C01_MODE_MODE01
,
218 spin_unlock_irq(&priv
->lock
);
222 static int __init
rp5c01_rtc_probe(struct platform_device
*dev
)
224 struct resource
*res
;
225 struct rp5c01_priv
*priv
;
226 struct rtc_device
*rtc
;
229 res
= platform_get_resource(dev
, IORESOURCE_MEM
, 0);
233 priv
= kzalloc(sizeof(*priv
), GFP_KERNEL
);
237 priv
->regs
= ioremap(res
->start
, resource_size(res
));
243 sysfs_bin_attr_init(&priv
->nvram_attr
);
244 priv
->nvram_attr
.attr
.name
= "nvram";
245 priv
->nvram_attr
.attr
.mode
= S_IRUGO
| S_IWUSR
;
246 priv
->nvram_attr
.read
= rp5c01_nvram_read
;
247 priv
->nvram_attr
.write
= rp5c01_nvram_write
;
248 priv
->nvram_attr
.size
= RP5C01_MODE
;
250 spin_lock_init(&priv
->lock
);
252 platform_set_drvdata(dev
, priv
);
254 rtc
= rtc_device_register("rtc-rp5c01", &dev
->dev
, &rp5c01_rtc_ops
,
257 error
= PTR_ERR(rtc
);
262 error
= sysfs_create_bin_file(&dev
->dev
.kobj
, &priv
->nvram_attr
);
269 rtc_device_unregister(rtc
);
271 platform_set_drvdata(dev
, NULL
);
278 static int __exit
rp5c01_rtc_remove(struct platform_device
*dev
)
280 struct rp5c01_priv
*priv
= platform_get_drvdata(dev
);
282 sysfs_remove_bin_file(&dev
->dev
.kobj
, &priv
->nvram_attr
);
283 rtc_device_unregister(priv
->rtc
);
289 static struct platform_driver rp5c01_rtc_driver
= {
291 .name
= "rtc-rp5c01",
292 .owner
= THIS_MODULE
,
294 .remove
= __exit_p(rp5c01_rtc_remove
),
297 static int __init
rp5c01_rtc_init(void)
299 return platform_driver_probe(&rp5c01_rtc_driver
, rp5c01_rtc_probe
);
302 static void __exit
rp5c01_rtc_fini(void)
304 platform_driver_unregister(&rp5c01_rtc_driver
);
307 module_init(rp5c01_rtc_init
);
308 module_exit(rp5c01_rtc_fini
);
310 MODULE_AUTHOR("Geert Uytterhoeven <geert@linux-m68k.org>");
311 MODULE_LICENSE("GPL");
312 MODULE_DESCRIPTION("Ricoh RP5C01 RTC driver");
313 MODULE_ALIAS("platform:rtc-rp5c01");