x86, cpu: mv display_cacheinfo -> cpu_detect_cache_sizes
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / x86 / kernel / cpu / common.c
blob9bf845dc8055911445731e7f0f270d8811ee26d8
1 #include <linux/bootmem.h>
2 #include <linux/linkage.h>
3 #include <linux/bitops.h>
4 #include <linux/kernel.h>
5 #include <linux/module.h>
6 #include <linux/percpu.h>
7 #include <linux/string.h>
8 #include <linux/delay.h>
9 #include <linux/sched.h>
10 #include <linux/init.h>
11 #include <linux/kgdb.h>
12 #include <linux/smp.h>
13 #include <linux/io.h>
15 #include <asm/stackprotector.h>
16 #include <asm/perf_event.h>
17 #include <asm/mmu_context.h>
18 #include <asm/hypervisor.h>
19 #include <asm/processor.h>
20 #include <asm/sections.h>
21 #include <linux/topology.h>
22 #include <linux/cpumask.h>
23 #include <asm/pgtable.h>
24 #include <asm/atomic.h>
25 #include <asm/proto.h>
26 #include <asm/setup.h>
27 #include <asm/apic.h>
28 #include <asm/desc.h>
29 #include <asm/i387.h>
30 #include <asm/mtrr.h>
31 #include <linux/numa.h>
32 #include <asm/asm.h>
33 #include <asm/cpu.h>
34 #include <asm/mce.h>
35 #include <asm/msr.h>
36 #include <asm/pat.h>
38 #ifdef CONFIG_X86_LOCAL_APIC
39 #include <asm/uv/uv.h>
40 #endif
42 #include "cpu.h"
44 /* all of these masks are initialized in setup_cpu_local_masks() */
45 cpumask_var_t cpu_initialized_mask;
46 cpumask_var_t cpu_callout_mask;
47 cpumask_var_t cpu_callin_mask;
49 /* representing cpus for which sibling maps can be computed */
50 cpumask_var_t cpu_sibling_setup_mask;
52 /* correctly size the local cpu masks */
53 void __init setup_cpu_local_masks(void)
55 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
56 alloc_bootmem_cpumask_var(&cpu_callin_mask);
57 alloc_bootmem_cpumask_var(&cpu_callout_mask);
58 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
61 static void __cpuinit default_init(struct cpuinfo_x86 *c)
63 #ifdef CONFIG_X86_64
64 cpu_detect_cache_sizes(c);
65 #else
66 /* Not much we can do here... */
67 /* Check if at least it has cpuid */
68 if (c->cpuid_level == -1) {
69 /* No cpuid. It must be an ancient CPU */
70 if (c->x86 == 4)
71 strcpy(c->x86_model_id, "486");
72 else if (c->x86 == 3)
73 strcpy(c->x86_model_id, "386");
75 #endif
78 static const struct cpu_dev __cpuinitconst default_cpu = {
79 .c_init = default_init,
80 .c_vendor = "Unknown",
81 .c_x86_vendor = X86_VENDOR_UNKNOWN,
84 static const struct cpu_dev *this_cpu __cpuinitdata = &default_cpu;
86 DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
87 #ifdef CONFIG_X86_64
89 * We need valid kernel segments for data and code in long mode too
90 * IRET will check the segment types kkeil 2000/10/28
91 * Also sysret mandates a special GDT layout
93 * TLS descriptors are currently at a different place compared to i386.
94 * Hopefully nobody expects them at a fixed place (Wine?)
96 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
97 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
98 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
99 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
100 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
101 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
102 #else
103 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
104 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
105 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
106 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
108 * Segments used for calling PnP BIOS have byte granularity.
109 * They code segments and data segments have fixed 64k limits,
110 * the transfer segment sizes are set at run time.
112 /* 32-bit code */
113 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
114 /* 16-bit code */
115 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
116 /* 16-bit data */
117 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
118 /* 16-bit data */
119 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
120 /* 16-bit data */
121 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
123 * The APM segments have byte granularity and their bases
124 * are set at run time. All have 64k limits.
126 /* 32-bit code */
127 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
128 /* 16-bit code */
129 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
130 /* data */
131 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
133 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
134 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
135 GDT_STACK_CANARY_INIT
136 #endif
137 } };
138 EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
140 static int __init x86_xsave_setup(char *s)
142 setup_clear_cpu_cap(X86_FEATURE_XSAVE);
143 return 1;
145 __setup("noxsave", x86_xsave_setup);
147 #ifdef CONFIG_X86_32
148 static int cachesize_override __cpuinitdata = -1;
149 static int disable_x86_serial_nr __cpuinitdata = 1;
151 static int __init cachesize_setup(char *str)
153 get_option(&str, &cachesize_override);
154 return 1;
156 __setup("cachesize=", cachesize_setup);
158 static int __init x86_fxsr_setup(char *s)
160 setup_clear_cpu_cap(X86_FEATURE_FXSR);
161 setup_clear_cpu_cap(X86_FEATURE_XMM);
162 return 1;
164 __setup("nofxsr", x86_fxsr_setup);
166 static int __init x86_sep_setup(char *s)
168 setup_clear_cpu_cap(X86_FEATURE_SEP);
169 return 1;
171 __setup("nosep", x86_sep_setup);
173 /* Standard macro to see if a specific flag is changeable */
174 static inline int flag_is_changeable_p(u32 flag)
176 u32 f1, f2;
179 * Cyrix and IDT cpus allow disabling of CPUID
180 * so the code below may return different results
181 * when it is executed before and after enabling
182 * the CPUID. Add "volatile" to not allow gcc to
183 * optimize the subsequent calls to this function.
185 asm volatile ("pushfl \n\t"
186 "pushfl \n\t"
187 "popl %0 \n\t"
188 "movl %0, %1 \n\t"
189 "xorl %2, %0 \n\t"
190 "pushl %0 \n\t"
191 "popfl \n\t"
192 "pushfl \n\t"
193 "popl %0 \n\t"
194 "popfl \n\t"
196 : "=&r" (f1), "=&r" (f2)
197 : "ir" (flag));
199 return ((f1^f2) & flag) != 0;
202 /* Probe for the CPUID instruction */
203 static int __cpuinit have_cpuid_p(void)
205 return flag_is_changeable_p(X86_EFLAGS_ID);
208 static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
210 unsigned long lo, hi;
212 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
213 return;
215 /* Disable processor serial number: */
217 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
218 lo |= 0x200000;
219 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
221 printk(KERN_NOTICE "CPU serial number disabled.\n");
222 clear_cpu_cap(c, X86_FEATURE_PN);
224 /* Disabling the serial number may affect the cpuid level */
225 c->cpuid_level = cpuid_eax(0);
228 static int __init x86_serial_nr_setup(char *s)
230 disable_x86_serial_nr = 0;
231 return 1;
233 __setup("serialnumber", x86_serial_nr_setup);
234 #else
235 static inline int flag_is_changeable_p(u32 flag)
237 return 1;
239 /* Probe for the CPUID instruction */
240 static inline int have_cpuid_p(void)
242 return 1;
244 static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
247 #endif
250 * Some CPU features depend on higher CPUID levels, which may not always
251 * be available due to CPUID level capping or broken virtualization
252 * software. Add those features to this table to auto-disable them.
254 struct cpuid_dependent_feature {
255 u32 feature;
256 u32 level;
259 static const struct cpuid_dependent_feature __cpuinitconst
260 cpuid_dependent_features[] = {
261 { X86_FEATURE_MWAIT, 0x00000005 },
262 { X86_FEATURE_DCA, 0x00000009 },
263 { X86_FEATURE_XSAVE, 0x0000000d },
264 { 0, 0 }
267 static void __cpuinit filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
269 const struct cpuid_dependent_feature *df;
271 for (df = cpuid_dependent_features; df->feature; df++) {
273 if (!cpu_has(c, df->feature))
274 continue;
276 * Note: cpuid_level is set to -1 if unavailable, but
277 * extended_extended_level is set to 0 if unavailable
278 * and the legitimate extended levels are all negative
279 * when signed; hence the weird messing around with
280 * signs here...
282 if (!((s32)df->level < 0 ?
283 (u32)df->level > (u32)c->extended_cpuid_level :
284 (s32)df->level > (s32)c->cpuid_level))
285 continue;
287 clear_cpu_cap(c, df->feature);
288 if (!warn)
289 continue;
291 printk(KERN_WARNING
292 "CPU: CPU feature %s disabled, no CPUID level 0x%x\n",
293 x86_cap_flags[df->feature], df->level);
298 * Naming convention should be: <Name> [(<Codename>)]
299 * This table only is used unless init_<vendor>() below doesn't set it;
300 * in particular, if CPUID levels 0x80000002..4 are supported, this
301 * isn't used
304 /* Look up CPU names by table lookup. */
305 static const char *__cpuinit table_lookup_model(struct cpuinfo_x86 *c)
307 const struct cpu_model_info *info;
309 if (c->x86_model >= 16)
310 return NULL; /* Range check */
312 if (!this_cpu)
313 return NULL;
315 info = this_cpu->c_models;
317 while (info && info->family) {
318 if (info->family == c->x86)
319 return info->model_names[c->x86_model];
320 info++;
322 return NULL; /* Not found */
325 __u32 cpu_caps_cleared[NCAPINTS] __cpuinitdata;
326 __u32 cpu_caps_set[NCAPINTS] __cpuinitdata;
328 void load_percpu_segment(int cpu)
330 #ifdef CONFIG_X86_32
331 loadsegment(fs, __KERNEL_PERCPU);
332 #else
333 loadsegment(gs, 0);
334 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
335 #endif
336 load_stack_canary_segment();
340 * Current gdt points %fs at the "master" per-cpu area: after this,
341 * it's on the real one.
343 void switch_to_new_gdt(int cpu)
345 struct desc_ptr gdt_descr;
347 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
348 gdt_descr.size = GDT_SIZE - 1;
349 load_gdt(&gdt_descr);
350 /* Reload the per-cpu base */
352 load_percpu_segment(cpu);
355 static const struct cpu_dev *__cpuinitdata cpu_devs[X86_VENDOR_NUM] = {};
357 static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
359 unsigned int *v;
360 char *p, *q;
362 if (c->extended_cpuid_level < 0x80000004)
363 return;
365 v = (unsigned int *)c->x86_model_id;
366 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
367 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
368 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
369 c->x86_model_id[48] = 0;
372 * Intel chips right-justify this string for some dumb reason;
373 * undo that brain damage:
375 p = q = &c->x86_model_id[0];
376 while (*p == ' ')
377 p++;
378 if (p != q) {
379 while (*p)
380 *q++ = *p++;
381 while (q <= &c->x86_model_id[48])
382 *q++ = '\0'; /* Zero-pad the rest */
386 void __cpuinit cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
388 unsigned int n, dummy, ebx, ecx, edx, l2size;
390 n = c->extended_cpuid_level;
392 if (n >= 0x80000005) {
393 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
394 c->x86_cache_size = (ecx>>24) + (edx>>24);
395 #ifdef CONFIG_X86_64
396 /* On K8 L1 TLB is inclusive, so don't count it */
397 c->x86_tlbsize = 0;
398 #endif
401 if (n < 0x80000006) /* Some chips just has a large L1. */
402 return;
404 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
405 l2size = ecx >> 16;
407 #ifdef CONFIG_X86_64
408 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
409 #else
410 /* do processor-specific cache resizing */
411 if (this_cpu->c_size_cache)
412 l2size = this_cpu->c_size_cache(c, l2size);
414 /* Allow user to override all this if necessary. */
415 if (cachesize_override != -1)
416 l2size = cachesize_override;
418 if (l2size == 0)
419 return; /* Again, no L2 cache is possible */
420 #endif
422 c->x86_cache_size = l2size;
425 void __cpuinit detect_ht(struct cpuinfo_x86 *c)
427 #ifdef CONFIG_X86_HT
428 u32 eax, ebx, ecx, edx;
429 int index_msb, core_bits;
431 if (!cpu_has(c, X86_FEATURE_HT))
432 return;
434 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
435 goto out;
437 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
438 return;
440 cpuid(1, &eax, &ebx, &ecx, &edx);
442 smp_num_siblings = (ebx & 0xff0000) >> 16;
444 if (smp_num_siblings == 1) {
445 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
446 goto out;
449 if (smp_num_siblings <= 1)
450 goto out;
452 if (smp_num_siblings > nr_cpu_ids) {
453 pr_warning("CPU: Unsupported number of siblings %d",
454 smp_num_siblings);
455 smp_num_siblings = 1;
456 return;
459 index_msb = get_count_order(smp_num_siblings);
460 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
462 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
464 index_msb = get_count_order(smp_num_siblings);
466 core_bits = get_count_order(c->x86_max_cores);
468 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
469 ((1 << core_bits) - 1);
471 out:
472 if ((c->x86_max_cores * smp_num_siblings) > 1) {
473 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
474 c->phys_proc_id);
475 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
476 c->cpu_core_id);
478 #endif
481 static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
483 char *v = c->x86_vendor_id;
484 int i;
486 for (i = 0; i < X86_VENDOR_NUM; i++) {
487 if (!cpu_devs[i])
488 break;
490 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
491 (cpu_devs[i]->c_ident[1] &&
492 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
494 this_cpu = cpu_devs[i];
495 c->x86_vendor = this_cpu->c_x86_vendor;
496 return;
500 printk_once(KERN_ERR
501 "CPU: vendor_id '%s' unknown, using generic init.\n" \
502 "CPU: Your system may be unstable.\n", v);
504 c->x86_vendor = X86_VENDOR_UNKNOWN;
505 this_cpu = &default_cpu;
508 void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
510 /* Get vendor name */
511 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
512 (unsigned int *)&c->x86_vendor_id[0],
513 (unsigned int *)&c->x86_vendor_id[8],
514 (unsigned int *)&c->x86_vendor_id[4]);
516 c->x86 = 4;
517 /* Intel-defined flags: level 0x00000001 */
518 if (c->cpuid_level >= 0x00000001) {
519 u32 junk, tfms, cap0, misc;
521 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
522 c->x86 = (tfms >> 8) & 0xf;
523 c->x86_model = (tfms >> 4) & 0xf;
524 c->x86_mask = tfms & 0xf;
526 if (c->x86 == 0xf)
527 c->x86 += (tfms >> 20) & 0xff;
528 if (c->x86 >= 0x6)
529 c->x86_model += ((tfms >> 16) & 0xf) << 4;
531 if (cap0 & (1<<19)) {
532 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
533 c->x86_cache_alignment = c->x86_clflush_size;
538 static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
540 u32 tfms, xlvl;
541 u32 ebx;
543 /* Intel-defined flags: level 0x00000001 */
544 if (c->cpuid_level >= 0x00000001) {
545 u32 capability, excap;
547 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
548 c->x86_capability[0] = capability;
549 c->x86_capability[4] = excap;
552 /* AMD-defined flags: level 0x80000001 */
553 xlvl = cpuid_eax(0x80000000);
554 c->extended_cpuid_level = xlvl;
556 if ((xlvl & 0xffff0000) == 0x80000000) {
557 if (xlvl >= 0x80000001) {
558 c->x86_capability[1] = cpuid_edx(0x80000001);
559 c->x86_capability[6] = cpuid_ecx(0x80000001);
563 if (c->extended_cpuid_level >= 0x80000008) {
564 u32 eax = cpuid_eax(0x80000008);
566 c->x86_virt_bits = (eax >> 8) & 0xff;
567 c->x86_phys_bits = eax & 0xff;
569 #ifdef CONFIG_X86_32
570 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
571 c->x86_phys_bits = 36;
572 #endif
574 if (c->extended_cpuid_level >= 0x80000007)
575 c->x86_power = cpuid_edx(0x80000007);
579 static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
581 #ifdef CONFIG_X86_32
582 int i;
585 * First of all, decide if this is a 486 or higher
586 * It's a 486 if we can modify the AC flag
588 if (flag_is_changeable_p(X86_EFLAGS_AC))
589 c->x86 = 4;
590 else
591 c->x86 = 3;
593 for (i = 0; i < X86_VENDOR_NUM; i++)
594 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
595 c->x86_vendor_id[0] = 0;
596 cpu_devs[i]->c_identify(c);
597 if (c->x86_vendor_id[0]) {
598 get_cpu_vendor(c);
599 break;
602 #endif
606 * Do minimum CPU detection early.
607 * Fields really needed: vendor, cpuid_level, family, model, mask,
608 * cache alignment.
609 * The others are not touched to avoid unwanted side effects.
611 * WARNING: this function is only called on the BP. Don't add code here
612 * that is supposed to run on all CPUs.
614 static void __init early_identify_cpu(struct cpuinfo_x86 *c)
616 #ifdef CONFIG_X86_64
617 c->x86_clflush_size = 64;
618 c->x86_phys_bits = 36;
619 c->x86_virt_bits = 48;
620 #else
621 c->x86_clflush_size = 32;
622 c->x86_phys_bits = 32;
623 c->x86_virt_bits = 32;
624 #endif
625 c->x86_cache_alignment = c->x86_clflush_size;
627 memset(&c->x86_capability, 0, sizeof c->x86_capability);
628 c->extended_cpuid_level = 0;
630 if (!have_cpuid_p())
631 identify_cpu_without_cpuid(c);
633 /* cyrix could have cpuid enabled via c_identify()*/
634 if (!have_cpuid_p())
635 return;
637 cpu_detect(c);
639 get_cpu_vendor(c);
641 get_cpu_cap(c);
643 if (this_cpu->c_early_init)
644 this_cpu->c_early_init(c);
646 #ifdef CONFIG_SMP
647 c->cpu_index = boot_cpu_id;
648 #endif
649 filter_cpuid_features(c, false);
652 void __init early_cpu_init(void)
654 const struct cpu_dev *const *cdev;
655 int count = 0;
657 #ifdef PROCESSOR_SELECT
658 printk(KERN_INFO "KERNEL supported cpus:\n");
659 #endif
661 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
662 const struct cpu_dev *cpudev = *cdev;
664 if (count >= X86_VENDOR_NUM)
665 break;
666 cpu_devs[count] = cpudev;
667 count++;
669 #ifdef PROCESSOR_SELECT
671 unsigned int j;
673 for (j = 0; j < 2; j++) {
674 if (!cpudev->c_ident[j])
675 continue;
676 printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
677 cpudev->c_ident[j]);
680 #endif
682 early_identify_cpu(&boot_cpu_data);
686 * The NOPL instruction is supposed to exist on all CPUs with
687 * family >= 6; unfortunately, that's not true in practice because
688 * of early VIA chips and (more importantly) broken virtualizers that
689 * are not easy to detect. In the latter case it doesn't even *fail*
690 * reliably, so probing for it doesn't even work. Disable it completely
691 * unless we can find a reliable way to detect all the broken cases.
693 static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
695 clear_cpu_cap(c, X86_FEATURE_NOPL);
698 static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
700 c->extended_cpuid_level = 0;
702 if (!have_cpuid_p())
703 identify_cpu_without_cpuid(c);
705 /* cyrix could have cpuid enabled via c_identify()*/
706 if (!have_cpuid_p())
707 return;
709 cpu_detect(c);
711 get_cpu_vendor(c);
713 get_cpu_cap(c);
715 if (c->cpuid_level >= 0x00000001) {
716 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
717 #ifdef CONFIG_X86_32
718 # ifdef CONFIG_X86_HT
719 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
720 # else
721 c->apicid = c->initial_apicid;
722 # endif
723 #endif
725 #ifdef CONFIG_X86_HT
726 c->phys_proc_id = c->initial_apicid;
727 #endif
730 get_model_name(c); /* Default name */
732 init_scattered_cpuid_features(c);
733 detect_nopl(c);
737 * This does the hard work of actually picking apart the CPU stuff...
739 static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
741 int i;
743 c->loops_per_jiffy = loops_per_jiffy;
744 c->x86_cache_size = -1;
745 c->x86_vendor = X86_VENDOR_UNKNOWN;
746 c->x86_model = c->x86_mask = 0; /* So far unknown... */
747 c->x86_vendor_id[0] = '\0'; /* Unset */
748 c->x86_model_id[0] = '\0'; /* Unset */
749 c->x86_max_cores = 1;
750 c->x86_coreid_bits = 0;
751 #ifdef CONFIG_X86_64
752 c->x86_clflush_size = 64;
753 c->x86_phys_bits = 36;
754 c->x86_virt_bits = 48;
755 #else
756 c->cpuid_level = -1; /* CPUID not detected */
757 c->x86_clflush_size = 32;
758 c->x86_phys_bits = 32;
759 c->x86_virt_bits = 32;
760 #endif
761 c->x86_cache_alignment = c->x86_clflush_size;
762 memset(&c->x86_capability, 0, sizeof c->x86_capability);
764 generic_identify(c);
766 if (this_cpu->c_identify)
767 this_cpu->c_identify(c);
769 /* Clear/Set all flags overriden by options, after probe */
770 for (i = 0; i < NCAPINTS; i++) {
771 c->x86_capability[i] &= ~cpu_caps_cleared[i];
772 c->x86_capability[i] |= cpu_caps_set[i];
775 #ifdef CONFIG_X86_64
776 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
777 #endif
780 * Vendor-specific initialization. In this section we
781 * canonicalize the feature flags, meaning if there are
782 * features a certain CPU supports which CPUID doesn't
783 * tell us, CPUID claiming incorrect flags, or other bugs,
784 * we handle them here.
786 * At the end of this section, c->x86_capability better
787 * indicate the features this CPU genuinely supports!
789 if (this_cpu->c_init)
790 this_cpu->c_init(c);
792 /* Disable the PN if appropriate */
793 squash_the_stupid_serial_number(c);
796 * The vendor-specific functions might have changed features.
797 * Now we do "generic changes."
800 /* Filter out anything that depends on CPUID levels we don't have */
801 filter_cpuid_features(c, true);
803 /* If the model name is still unset, do table lookup. */
804 if (!c->x86_model_id[0]) {
805 const char *p;
806 p = table_lookup_model(c);
807 if (p)
808 strcpy(c->x86_model_id, p);
809 else
810 /* Last resort... */
811 sprintf(c->x86_model_id, "%02x/%02x",
812 c->x86, c->x86_model);
815 #ifdef CONFIG_X86_64
816 detect_ht(c);
817 #endif
819 init_hypervisor(c);
822 * Clear/Set all flags overriden by options, need do it
823 * before following smp all cpus cap AND.
825 for (i = 0; i < NCAPINTS; i++) {
826 c->x86_capability[i] &= ~cpu_caps_cleared[i];
827 c->x86_capability[i] |= cpu_caps_set[i];
831 * On SMP, boot_cpu_data holds the common feature set between
832 * all CPUs; so make sure that we indicate which features are
833 * common between the CPUs. The first time this routine gets
834 * executed, c == &boot_cpu_data.
836 if (c != &boot_cpu_data) {
837 /* AND the already accumulated flags with these */
838 for (i = 0; i < NCAPINTS; i++)
839 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
842 #ifdef CONFIG_X86_MCE
843 /* Init Machine Check Exception if available. */
844 mcheck_init(c);
845 #endif
847 select_idle_routine(c);
849 #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
850 numa_add_cpu(smp_processor_id());
851 #endif
854 #ifdef CONFIG_X86_64
855 static void vgetcpu_set_mode(void)
857 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
858 vgetcpu_mode = VGETCPU_RDTSCP;
859 else
860 vgetcpu_mode = VGETCPU_LSL;
862 #endif
864 void __init identify_boot_cpu(void)
866 identify_cpu(&boot_cpu_data);
867 init_c1e_mask();
868 #ifdef CONFIG_X86_32
869 sysenter_setup();
870 enable_sep_cpu();
871 #else
872 vgetcpu_set_mode();
873 #endif
874 init_hw_perf_events();
877 void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
879 BUG_ON(c == &boot_cpu_data);
880 identify_cpu(c);
881 #ifdef CONFIG_X86_32
882 enable_sep_cpu();
883 #endif
884 mtrr_ap_init();
887 struct msr_range {
888 unsigned min;
889 unsigned max;
892 static const struct msr_range msr_range_array[] __cpuinitconst = {
893 { 0x00000000, 0x00000418},
894 { 0xc0000000, 0xc000040b},
895 { 0xc0010000, 0xc0010142},
896 { 0xc0011000, 0xc001103b},
899 static void __cpuinit print_cpu_msr(void)
901 unsigned index_min, index_max;
902 unsigned index;
903 u64 val;
904 int i;
906 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
907 index_min = msr_range_array[i].min;
908 index_max = msr_range_array[i].max;
910 for (index = index_min; index < index_max; index++) {
911 if (rdmsrl_amd_safe(index, &val))
912 continue;
913 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
918 static int show_msr __cpuinitdata;
920 static __init int setup_show_msr(char *arg)
922 int num;
924 get_option(&arg, &num);
926 if (num > 0)
927 show_msr = num;
928 return 1;
930 __setup("show_msr=", setup_show_msr);
932 static __init int setup_noclflush(char *arg)
934 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
935 return 1;
937 __setup("noclflush", setup_noclflush);
939 void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
941 const char *vendor = NULL;
943 if (c->x86_vendor < X86_VENDOR_NUM) {
944 vendor = this_cpu->c_vendor;
945 } else {
946 if (c->cpuid_level >= 0)
947 vendor = c->x86_vendor_id;
950 if (vendor && !strstr(c->x86_model_id, vendor))
951 printk(KERN_CONT "%s ", vendor);
953 if (c->x86_model_id[0])
954 printk(KERN_CONT "%s", c->x86_model_id);
955 else
956 printk(KERN_CONT "%d86", c->x86);
958 if (c->x86_mask || c->cpuid_level >= 0)
959 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
960 else
961 printk(KERN_CONT "\n");
963 #ifdef CONFIG_SMP
964 if (c->cpu_index < show_msr)
965 print_cpu_msr();
966 #else
967 if (show_msr)
968 print_cpu_msr();
969 #endif
972 static __init int setup_disablecpuid(char *arg)
974 int bit;
976 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
977 setup_clear_cpu_cap(bit);
978 else
979 return 0;
981 return 1;
983 __setup("clearcpuid=", setup_disablecpuid);
985 #ifdef CONFIG_X86_64
986 struct desc_ptr idt_descr = { NR_VECTORS * 16 - 1, (unsigned long) idt_table };
988 DEFINE_PER_CPU_FIRST(union irq_stack_union,
989 irq_stack_union) __aligned(PAGE_SIZE);
992 * The following four percpu variables are hot. Align current_task to
993 * cacheline size such that all four fall in the same cacheline.
995 DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
996 &init_task;
997 EXPORT_PER_CPU_SYMBOL(current_task);
999 DEFINE_PER_CPU(unsigned long, kernel_stack) =
1000 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
1001 EXPORT_PER_CPU_SYMBOL(kernel_stack);
1003 DEFINE_PER_CPU(char *, irq_stack_ptr) =
1004 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
1006 DEFINE_PER_CPU(unsigned int, irq_count) = -1;
1009 * Special IST stacks which the CPU switches to when it calls
1010 * an IST-marked descriptor entry. Up to 7 stacks (hardware
1011 * limit), all of them are 4K, except the debug stack which
1012 * is 8K.
1014 static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
1015 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1016 [DEBUG_STACK - 1] = DEBUG_STKSZ
1019 static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
1020 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
1022 /* May not be marked __init: used by software suspend */
1023 void syscall_init(void)
1026 * LSTAR and STAR live in a bit strange symbiosis.
1027 * They both write to the same internal register. STAR allows to
1028 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
1030 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
1031 wrmsrl(MSR_LSTAR, system_call);
1032 wrmsrl(MSR_CSTAR, ignore_sysret);
1034 #ifdef CONFIG_IA32_EMULATION
1035 syscall32_cpu_init();
1036 #endif
1038 /* Flags to clear on syscall */
1039 wrmsrl(MSR_SYSCALL_MASK,
1040 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
1043 unsigned long kernel_eflags;
1046 * Copies of the original ist values from the tss are only accessed during
1047 * debugging, no special alignment required.
1049 DEFINE_PER_CPU(struct orig_ist, orig_ist);
1051 #else /* CONFIG_X86_64 */
1053 DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1054 EXPORT_PER_CPU_SYMBOL(current_task);
1056 #ifdef CONFIG_CC_STACKPROTECTOR
1057 DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
1058 #endif
1060 /* Make sure %fs and %gs are initialized properly in idle threads */
1061 struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
1063 memset(regs, 0, sizeof(struct pt_regs));
1064 regs->fs = __KERNEL_PERCPU;
1065 regs->gs = __KERNEL_STACK_CANARY;
1067 return regs;
1069 #endif /* CONFIG_X86_64 */
1072 * Clear all 6 debug registers:
1074 static void clear_all_debug_regs(void)
1076 int i;
1078 for (i = 0; i < 8; i++) {
1079 /* Ignore db4, db5 */
1080 if ((i == 4) || (i == 5))
1081 continue;
1083 set_debugreg(0, i);
1088 * cpu_init() initializes state that is per-CPU. Some data is already
1089 * initialized (naturally) in the bootstrap process, such as the GDT
1090 * and IDT. We reload them nevertheless, this function acts as a
1091 * 'CPU state barrier', nothing should get across.
1092 * A lot of state is already set up in PDA init for 64 bit
1094 #ifdef CONFIG_X86_64
1096 void __cpuinit cpu_init(void)
1098 struct orig_ist *orig_ist;
1099 struct task_struct *me;
1100 struct tss_struct *t;
1101 unsigned long v;
1102 int cpu;
1103 int i;
1105 cpu = stack_smp_processor_id();
1106 t = &per_cpu(init_tss, cpu);
1107 orig_ist = &per_cpu(orig_ist, cpu);
1109 #ifdef CONFIG_NUMA
1110 if (cpu != 0 && percpu_read(node_number) == 0 &&
1111 cpu_to_node(cpu) != NUMA_NO_NODE)
1112 percpu_write(node_number, cpu_to_node(cpu));
1113 #endif
1115 me = current;
1117 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
1118 panic("CPU#%d already initialized!\n", cpu);
1120 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1122 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1125 * Initialize the per-CPU GDT with the boot GDT,
1126 * and set up the GDT descriptor:
1129 switch_to_new_gdt(cpu);
1130 loadsegment(fs, 0);
1132 load_idt((const struct desc_ptr *)&idt_descr);
1134 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1135 syscall_init();
1137 wrmsrl(MSR_FS_BASE, 0);
1138 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1139 barrier();
1141 check_efer();
1142 if (cpu != 0)
1143 enable_x2apic();
1146 * set up and load the per-CPU TSS
1148 if (!orig_ist->ist[0]) {
1149 char *estacks = per_cpu(exception_stacks, cpu);
1151 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
1152 estacks += exception_stack_sizes[v];
1153 orig_ist->ist[v] = t->x86_tss.ist[v] =
1154 (unsigned long)estacks;
1158 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1161 * <= is required because the CPU will access up to
1162 * 8 bits beyond the end of the IO permission bitmap.
1164 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1165 t->io_bitmap[i] = ~0UL;
1167 atomic_inc(&init_mm.mm_count);
1168 me->active_mm = &init_mm;
1169 BUG_ON(me->mm);
1170 enter_lazy_tlb(&init_mm, me);
1172 load_sp0(t, &current->thread);
1173 set_tss_desc(cpu, t);
1174 load_TR_desc();
1175 load_LDT(&init_mm.context);
1177 #ifdef CONFIG_KGDB
1179 * If the kgdb is connected no debug regs should be altered. This
1180 * is only applicable when KGDB and a KGDB I/O module are built
1181 * into the kernel and you are using early debugging with
1182 * kgdbwait. KGDB will control the kernel HW breakpoint registers.
1184 if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
1185 arch_kgdb_ops.correct_hw_break();
1186 else
1187 #endif
1188 clear_all_debug_regs();
1190 fpu_init();
1192 raw_local_save_flags(kernel_eflags);
1194 if (is_uv_system())
1195 uv_cpu_init();
1198 #else
1200 void __cpuinit cpu_init(void)
1202 int cpu = smp_processor_id();
1203 struct task_struct *curr = current;
1204 struct tss_struct *t = &per_cpu(init_tss, cpu);
1205 struct thread_struct *thread = &curr->thread;
1207 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
1208 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
1209 for (;;)
1210 local_irq_enable();
1213 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1215 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1216 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1218 load_idt(&idt_descr);
1219 switch_to_new_gdt(cpu);
1222 * Set up and load the per-CPU TSS and LDT
1224 atomic_inc(&init_mm.mm_count);
1225 curr->active_mm = &init_mm;
1226 BUG_ON(curr->mm);
1227 enter_lazy_tlb(&init_mm, curr);
1229 load_sp0(t, thread);
1230 set_tss_desc(cpu, t);
1231 load_TR_desc();
1232 load_LDT(&init_mm.context);
1234 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1236 #ifdef CONFIG_DOUBLEFAULT
1237 /* Set up doublefault TSS pointer in the GDT */
1238 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
1239 #endif
1241 clear_all_debug_regs();
1244 * Force FPU initialization:
1246 if (cpu_has_xsave)
1247 current_thread_info()->status = TS_XSAVE;
1248 else
1249 current_thread_info()->status = 0;
1250 clear_used_math();
1251 mxcsr_feature_mask_init();
1254 * Boot processor to setup the FP and extended state context info.
1256 if (smp_processor_id() == boot_cpu_id)
1257 init_thread_xstate();
1259 xsave_init();
1261 #endif