5 #define VUSBHS_MAX_PORTS 8
7 #define DQH_ALIGNMENT 2048
8 #define DTD_ALIGNMENT 64
9 #define DMA_BOUNDARY 4096
14 #define DMA_ADDR_INVALID (~(dma_addr_t)0)
16 #define EP0_MAX_PKT_SIZE 64
17 /* ep0 transfer state */
18 #define WAIT_FOR_SETUP 0
19 #define DATA_STATE_XMIT 1
20 #define DATA_STATE_NEED_ZLP 2
21 #define WAIT_FOR_OUT_STATUS 3
22 #define DATA_STATE_RECV 4
24 #define CAPLENGTH_MASK (0xff)
25 #define DCCPARAMS_DEN_MASK (0x1f)
27 #define HCSPARAMS_PPC (0x10)
29 /* Frame Index Register Bit Masks */
30 #define USB_FRINDEX_MASKS 0x3fff
32 /* Command Register Bit Masks */
33 #define USBCMD_RUN_STOP (0x00000001)
34 #define USBCMD_CTRL_RESET (0x00000002)
35 #define USBCMD_SETUP_TRIPWIRE_SET (0x00002000)
36 #define USBCMD_SETUP_TRIPWIRE_CLEAR (~USBCMD_SETUP_TRIPWIRE_SET)
38 #define USBCMD_ATDTW_TRIPWIRE_SET (0x00004000)
39 #define USBCMD_ATDTW_TRIPWIRE_CLEAR (~USBCMD_ATDTW_TRIPWIRE_SET)
41 /* bit 15,3,2 are for frame list size */
42 #define USBCMD_FRAME_SIZE_1024 (0x00000000) /* 000 */
43 #define USBCMD_FRAME_SIZE_512 (0x00000004) /* 001 */
44 #define USBCMD_FRAME_SIZE_256 (0x00000008) /* 010 */
45 #define USBCMD_FRAME_SIZE_128 (0x0000000C) /* 011 */
46 #define USBCMD_FRAME_SIZE_64 (0x00008000) /* 100 */
47 #define USBCMD_FRAME_SIZE_32 (0x00008004) /* 101 */
48 #define USBCMD_FRAME_SIZE_16 (0x00008008) /* 110 */
49 #define USBCMD_FRAME_SIZE_8 (0x0000800C) /* 111 */
51 #define EPCTRL_TX_ALL_MASK (0xFFFF0000)
52 #define EPCTRL_RX_ALL_MASK (0x0000FFFF)
54 #define EPCTRL_TX_DATA_TOGGLE_RST (0x00400000)
55 #define EPCTRL_TX_EP_STALL (0x00010000)
56 #define EPCTRL_RX_EP_STALL (0x00000001)
57 #define EPCTRL_RX_DATA_TOGGLE_RST (0x00000040)
58 #define EPCTRL_RX_ENABLE (0x00000080)
59 #define EPCTRL_TX_ENABLE (0x00800000)
60 #define EPCTRL_CONTROL (0x00000000)
61 #define EPCTRL_ISOCHRONOUS (0x00040000)
62 #define EPCTRL_BULK (0x00080000)
63 #define EPCTRL_INT (0x000C0000)
64 #define EPCTRL_TX_TYPE (0x000C0000)
65 #define EPCTRL_RX_TYPE (0x0000000C)
66 #define EPCTRL_DATA_TOGGLE_INHIBIT (0x00000020)
67 #define EPCTRL_TX_EP_TYPE_SHIFT (18)
68 #define EPCTRL_RX_EP_TYPE_SHIFT (2)
70 #define EPCOMPLETE_MAX_ENDPOINTS (16)
72 /* endpoint list address bit masks */
73 #define USB_EP_LIST_ADDRESS_MASK 0xfffff800
75 #define PORTSCX_W1C_BITS 0x2a
76 #define PORTSCX_PORT_RESET 0x00000100
77 #define PORTSCX_PORT_POWER 0x00001000
78 #define PORTSCX_FORCE_FULL_SPEED_CONNECT 0x01000000
79 #define PORTSCX_PAR_XCVR_SELECT 0xC0000000
80 #define PORTSCX_PORT_FORCE_RESUME 0x00000040
81 #define PORTSCX_PORT_SUSPEND 0x00000080
82 #define PORTSCX_PORT_SPEED_FULL 0x00000000
83 #define PORTSCX_PORT_SPEED_LOW 0x04000000
84 #define PORTSCX_PORT_SPEED_HIGH 0x08000000
85 #define PORTSCX_PORT_SPEED_MASK 0x0C000000
87 /* USB MODE Register Bit Masks */
88 #define USBMODE_CTRL_MODE_IDLE 0x00000000
89 #define USBMODE_CTRL_MODE_DEVICE 0x00000002
90 #define USBMODE_CTRL_MODE_HOST 0x00000003
91 #define USBMODE_CTRL_MODE_RSV 0x00000001
92 #define USBMODE_SETUP_LOCK_OFF 0x00000008
93 #define USBMODE_STREAM_DISABLE 0x00000010
95 /* USB STS Register Bit Masks */
96 #define USBSTS_INT 0x00000001
97 #define USBSTS_ERR 0x00000002
98 #define USBSTS_PORT_CHANGE 0x00000004
99 #define USBSTS_FRM_LST_ROLL 0x00000008
100 #define USBSTS_SYS_ERR 0x00000010
101 #define USBSTS_IAA 0x00000020
102 #define USBSTS_RESET 0x00000040
103 #define USBSTS_SOF 0x00000080
104 #define USBSTS_SUSPEND 0x00000100
105 #define USBSTS_HC_HALTED 0x00001000
106 #define USBSTS_RCL 0x00002000
107 #define USBSTS_PERIODIC_SCHEDULE 0x00004000
108 #define USBSTS_ASYNC_SCHEDULE 0x00008000
111 /* Interrupt Enable Register Bit Masks */
112 #define USBINTR_INT_EN (0x00000001)
113 #define USBINTR_ERR_INT_EN (0x00000002)
114 #define USBINTR_PORT_CHANGE_DETECT_EN (0x00000004)
116 #define USBINTR_ASYNC_ADV_AAE (0x00000020)
117 #define USBINTR_ASYNC_ADV_AAE_ENABLE (0x00000020)
118 #define USBINTR_ASYNC_ADV_AAE_DISABLE (0xFFFFFFDF)
120 #define USBINTR_RESET_EN (0x00000040)
121 #define USBINTR_SOF_UFRAME_EN (0x00000080)
122 #define USBINTR_DEVICE_SUSPEND (0x00000100)
124 #define USB_DEVICE_ADDRESS_MASK (0xfe000000)
125 #define USB_DEVICE_ADDRESS_BIT_SHIFT (25)
128 u32 caplength_hciversion
;
129 u32 hcsparams
; /* HC structural parameters */
130 u32 hccparams
; /* HC Capability Parameters*/
132 u32 dciversion
; /* DC version number and reserved 16 bits */
133 u32 dccparams
; /* DC Capability Parameters */
137 u32 usbcmd
; /* Command register */
138 u32 usbsts
; /* Status register */
139 u32 usbintr
; /* Interrupt enable */
140 u32 frindex
; /* Frame index */
142 u32 deviceaddr
; /* Device Address */
143 u32 eplistaddr
; /* Endpoint List Address */
144 u32 ttctrl
; /* HOST TT status and control */
145 u32 burstsize
; /* Programmable Burst Size */
146 u32 txfilltuning
; /* Host Transmit Pre-Buffer Packet Tuning */
148 u32 epnak
; /* Endpoint NAK */
149 u32 epnaken
; /* Endpoint NAK Enable */
150 u32 configflag
; /* Configured Flag register */
151 u32 portsc
[VUSBHS_MAX_PORTS
]; /* Port Status/Control x, x = 1..8 */
153 u32 usbmode
; /* USB Host/Device mode */
154 u32 epsetupstat
; /* Endpoint Setup Status */
155 u32 epprime
; /* Endpoint Initialize */
156 u32 epflush
; /* Endpoint De-initialize */
157 u32 epstatus
; /* Endpoint Status */
158 u32 epcomplete
; /* Endpoint Interrupt On Complete */
159 u32 epctrlx
[16]; /* Endpoint Control, where x = 0.. 15 */
160 u32 mcr
; /* Mux Control */
161 u32 isr
; /* Interrupt Status */
162 u32 ier
; /* Interrupt Enable */
166 struct usb_gadget gadget
;
167 struct usb_gadget_driver
*driver
;
169 struct completion
*done
;
170 struct platform_device
*dev
;
173 struct mv_cap_regs __iomem
*cap_regs
;
174 struct mv_op_regs __iomem
*op_regs
;
175 unsigned int phy_regs
;
176 unsigned int max_eps
;
177 struct mv_dqh
*ep_dqh
;
179 dma_addr_t ep_dqh_dma
;
181 struct dma_pool
*dtd_pool
;
184 struct mv_dtd
*dtd_head
;
185 struct mv_dtd
*dtd_tail
;
186 unsigned int dtd_entries
;
188 struct mv_req
*status_req
;
189 struct usb_ctrlrequest local_setup_buff
;
191 unsigned int resume_state
; /* USB state to resume */
192 unsigned int usb_state
; /* USB current state */
193 unsigned int ep0_state
; /* Endpoint zero state */
194 unsigned int ep0_dir
;
196 unsigned int dev_addr
;
199 unsigned softconnect
:1,
207 /* endpoint data structure */
211 struct list_head queue
;
213 const struct usb_endpoint_descriptor
*desc
;
222 /* request data structure */
224 struct usb_request req
;
225 struct mv_dtd
*dtd
, *head
, *tail
;
227 struct list_head queue
;
232 #define EP_QUEUE_HEAD_MULT_POS 30
233 #define EP_QUEUE_HEAD_ZLT_SEL 0x20000000
234 #define EP_QUEUE_HEAD_MAX_PKT_LEN_POS 16
235 #define EP_QUEUE_HEAD_MAX_PKT_LEN(ep_info) (((ep_info)>>16)&0x07ff)
236 #define EP_QUEUE_HEAD_IOS 0x00008000
237 #define EP_QUEUE_HEAD_NEXT_TERMINATE 0x00000001
238 #define EP_QUEUE_HEAD_IOC 0x00008000
239 #define EP_QUEUE_HEAD_MULTO 0x00000C00
240 #define EP_QUEUE_HEAD_STATUS_HALT 0x00000040
241 #define EP_QUEUE_HEAD_STATUS_ACTIVE 0x00000080
242 #define EP_QUEUE_CURRENT_OFFSET_MASK 0x00000FFF
243 #define EP_QUEUE_HEAD_NEXT_POINTER_MASK 0xFFFFFFE0
244 #define EP_QUEUE_FRINDEX_MASK 0x000007FF
245 #define EP_MAX_LENGTH_TRANSFER 0x4000
248 /* Bits 16..26 Bit 15 is Interrupt On Setup */
249 u32 max_packet_length
;
250 u32 curr_dtd_ptr
; /* Current dTD Pointer */
251 u32 next_dtd_ptr
; /* Next dTD Pointer */
252 /* Total bytes (16..30), IOC (15), INT (8), STS (0-7) */
253 u32 size_ioc_int_sts
;
254 u32 buff_ptr0
; /* Buffer pointer Page 0 (12-31) */
255 u32 buff_ptr1
; /* Buffer pointer Page 1 (12-31) */
256 u32 buff_ptr2
; /* Buffer pointer Page 2 (12-31) */
257 u32 buff_ptr3
; /* Buffer pointer Page 3 (12-31) */
258 u32 buff_ptr4
; /* Buffer pointer Page 4 (12-31) */
260 /* 8 bytes of setup data that follows the Setup PID */
266 #define DTD_NEXT_TERMINATE (0x00000001)
267 #define DTD_IOC (0x00008000)
268 #define DTD_STATUS_ACTIVE (0x00000080)
269 #define DTD_STATUS_HALTED (0x00000040)
270 #define DTD_STATUS_DATA_BUFF_ERR (0x00000020)
271 #define DTD_STATUS_TRANSACTION_ERR (0x00000008)
272 #define DTD_RESERVED_FIELDS (0x00007F00)
273 #define DTD_ERROR_MASK (0x68)
274 #define DTD_ADDR_MASK (0xFFFFFFE0)
275 #define DTD_PACKET_SIZE 0x7FFF0000
276 #define DTD_LENGTH_BIT_POS (16)
281 u32 buff_ptr0
; /* Buffer pointer Page 0 */
282 u32 buff_ptr1
; /* Buffer pointer Page 1 */
283 u32 buff_ptr2
; /* Buffer pointer Page 2 */
284 u32 buff_ptr3
; /* Buffer pointer Page 3 */
285 u32 buff_ptr4
; /* Buffer pointer Page 4 */
288 dma_addr_t td_dma
; /* dma address for this td */
289 struct mv_dtd
*next_dtd_virt
;
292 extern int mv_udc_phy_init(unsigned int base
);