2 * Microchip ENC28J60 ethernet driver (MAC + PHY)
4 * Copyright (C) 2007 Eurek srl
5 * Author: Claudio Lanconelli <lanconelli.claudio@eptar.com>
6 * based on enc28j60.c written by David Anders for 2.4 kernel version
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * $Id: enc28j60.c,v 1.22 2007/12/20 10:47:01 claudio Exp $
16 #include <linux/module.h>
17 #include <linux/kernel.h>
18 #include <linux/types.h>
19 #include <linux/fcntl.h>
20 #include <linux/interrupt.h>
21 #include <linux/slab.h>
22 #include <linux/string.h>
23 #include <linux/errno.h>
24 #include <linux/init.h>
25 #include <linux/netdevice.h>
26 #include <linux/etherdevice.h>
27 #include <linux/ethtool.h>
28 #include <linux/tcp.h>
29 #include <linux/skbuff.h>
30 #include <linux/delay.h>
31 #include <linux/spi/spi.h>
33 #include "enc28j60_hw.h"
35 #define DRV_NAME "enc28j60"
36 #define DRV_VERSION "1.01"
40 #define ENC28J60_MSG_DEFAULT \
41 (NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_LINK)
43 /* Buffer size required for the largest SPI transfer (i.e., reading a
45 #define SPI_TRANSFER_BUF_LEN (4 + MAX_FRAMELEN)
47 #define TX_TIMEOUT (4 * HZ)
49 /* Max TX retries in case of collision as suggested by errata datasheet */
50 #define MAX_TX_RETRYCOUNT 16
58 /* Driver local data */
60 struct net_device
*netdev
;
61 struct spi_device
*spi
;
63 struct sk_buff
*tx_skb
;
64 struct work_struct tx_work
;
65 struct work_struct irq_work
;
66 struct work_struct setrx_work
;
67 struct work_struct restart_work
;
68 u8 bank
; /* current register bank selected */
69 u16 next_pk_ptr
; /* next packet pointer within FIFO */
70 u16 max_pk_counter
; /* statistics: max packet counter */
76 u8 spi_transfer_buf
[SPI_TRANSFER_BUF_LEN
];
79 /* use ethtool to change the level for any given device */
86 * wait for the SPI transfer and copy received data to destination
89 spi_read_buf(struct enc28j60_net
*priv
, int len
, u8
*data
)
91 u8
*rx_buf
= priv
->spi_transfer_buf
+ 4;
92 u8
*tx_buf
= priv
->spi_transfer_buf
;
93 struct spi_transfer t
= {
96 .len
= SPI_OPLEN
+ len
,
98 struct spi_message msg
;
101 tx_buf
[0] = ENC28J60_READ_BUF_MEM
;
102 tx_buf
[1] = tx_buf
[2] = tx_buf
[3] = 0; /* don't care */
104 spi_message_init(&msg
);
105 spi_message_add_tail(&t
, &msg
);
106 ret
= spi_sync(priv
->spi
, &msg
);
108 memcpy(data
, &rx_buf
[SPI_OPLEN
], len
);
111 if (ret
&& netif_msg_drv(priv
))
112 printk(KERN_DEBUG DRV_NAME
": %s() failed: ret = %d\n",
121 static int spi_write_buf(struct enc28j60_net
*priv
, int len
,
126 if (len
> SPI_TRANSFER_BUF_LEN
- 1 || len
<= 0)
129 priv
->spi_transfer_buf
[0] = ENC28J60_WRITE_BUF_MEM
;
130 memcpy(&priv
->spi_transfer_buf
[1], data
, len
);
131 ret
= spi_write(priv
->spi
, priv
->spi_transfer_buf
, len
+ 1);
132 if (ret
&& netif_msg_drv(priv
))
133 printk(KERN_DEBUG DRV_NAME
": %s() failed: ret = %d\n",
140 * basic SPI read operation
142 static u8
spi_read_op(struct enc28j60_net
*priv
, u8 op
,
149 int slen
= SPI_OPLEN
;
151 /* do dummy read if needed */
152 if (addr
& SPRD_MASK
)
155 tx_buf
[0] = op
| (addr
& ADDR_MASK
);
156 ret
= spi_write_then_read(priv
->spi
, tx_buf
, 1, rx_buf
, slen
);
158 printk(KERN_DEBUG DRV_NAME
": %s() failed: ret = %d\n",
161 val
= rx_buf
[slen
- 1];
167 * basic SPI write operation
169 static int spi_write_op(struct enc28j60_net
*priv
, u8 op
,
174 priv
->spi_transfer_buf
[0] = op
| (addr
& ADDR_MASK
);
175 priv
->spi_transfer_buf
[1] = val
;
176 ret
= spi_write(priv
->spi
, priv
->spi_transfer_buf
, 2);
177 if (ret
&& netif_msg_drv(priv
))
178 printk(KERN_DEBUG DRV_NAME
": %s() failed: ret = %d\n",
183 static void enc28j60_soft_reset(struct enc28j60_net
*priv
)
185 if (netif_msg_hw(priv
))
186 printk(KERN_DEBUG DRV_NAME
": %s() enter\n", __FUNCTION__
);
188 spi_write_op(priv
, ENC28J60_SOFT_RESET
, 0, ENC28J60_SOFT_RESET
);
189 /* Errata workaround #1, CLKRDY check is unreliable,
190 * delay at least 1 mS instead */
195 * select the current register bank if necessary
197 static void enc28j60_set_bank(struct enc28j60_net
*priv
, u8 addr
)
199 if ((addr
& BANK_MASK
) != priv
->bank
) {
200 u8 b
= (addr
& BANK_MASK
) >> 5;
202 if (b
!= (ECON1_BSEL1
| ECON1_BSEL0
))
203 spi_write_op(priv
, ENC28J60_BIT_FIELD_CLR
, ECON1
,
204 ECON1_BSEL1
| ECON1_BSEL0
);
206 spi_write_op(priv
, ENC28J60_BIT_FIELD_SET
, ECON1
, b
);
207 priv
->bank
= (addr
& BANK_MASK
);
212 * Register access routines through the SPI bus.
213 * Every register access comes in two flavours:
214 * - nolock_xxx: caller needs to invoke mutex_lock, usually to access
215 * atomically more than one register
216 * - locked_xxx: caller doesn't need to invoke mutex_lock, single access
218 * Some registers can be accessed through the bit field clear and
219 * bit field set to avoid a read modify write cycle.
223 * Register bit field Set
225 static void nolock_reg_bfset(struct enc28j60_net
*priv
,
228 enc28j60_set_bank(priv
, addr
);
229 spi_write_op(priv
, ENC28J60_BIT_FIELD_SET
, addr
, mask
);
232 static void locked_reg_bfset(struct enc28j60_net
*priv
,
235 mutex_lock(&priv
->lock
);
236 nolock_reg_bfset(priv
, addr
, mask
);
237 mutex_unlock(&priv
->lock
);
241 * Register bit field Clear
243 static void nolock_reg_bfclr(struct enc28j60_net
*priv
,
246 enc28j60_set_bank(priv
, addr
);
247 spi_write_op(priv
, ENC28J60_BIT_FIELD_CLR
, addr
, mask
);
250 static void locked_reg_bfclr(struct enc28j60_net
*priv
,
253 mutex_lock(&priv
->lock
);
254 nolock_reg_bfclr(priv
, addr
, mask
);
255 mutex_unlock(&priv
->lock
);
261 static int nolock_regb_read(struct enc28j60_net
*priv
,
264 enc28j60_set_bank(priv
, address
);
265 return spi_read_op(priv
, ENC28J60_READ_CTRL_REG
, address
);
268 static int locked_regb_read(struct enc28j60_net
*priv
,
273 mutex_lock(&priv
->lock
);
274 ret
= nolock_regb_read(priv
, address
);
275 mutex_unlock(&priv
->lock
);
283 static int nolock_regw_read(struct enc28j60_net
*priv
,
288 enc28j60_set_bank(priv
, address
);
289 rl
= spi_read_op(priv
, ENC28J60_READ_CTRL_REG
, address
);
290 rh
= spi_read_op(priv
, ENC28J60_READ_CTRL_REG
, address
+ 1);
292 return (rh
<< 8) | rl
;
295 static int locked_regw_read(struct enc28j60_net
*priv
,
300 mutex_lock(&priv
->lock
);
301 ret
= nolock_regw_read(priv
, address
);
302 mutex_unlock(&priv
->lock
);
308 * Register byte write
310 static void nolock_regb_write(struct enc28j60_net
*priv
,
313 enc28j60_set_bank(priv
, address
);
314 spi_write_op(priv
, ENC28J60_WRITE_CTRL_REG
, address
, data
);
317 static void locked_regb_write(struct enc28j60_net
*priv
,
320 mutex_lock(&priv
->lock
);
321 nolock_regb_write(priv
, address
, data
);
322 mutex_unlock(&priv
->lock
);
326 * Register word write
328 static void nolock_regw_write(struct enc28j60_net
*priv
,
329 u8 address
, u16 data
)
331 enc28j60_set_bank(priv
, address
);
332 spi_write_op(priv
, ENC28J60_WRITE_CTRL_REG
, address
, (u8
) data
);
333 spi_write_op(priv
, ENC28J60_WRITE_CTRL_REG
, address
+ 1,
337 static void locked_regw_write(struct enc28j60_net
*priv
,
338 u8 address
, u16 data
)
340 mutex_lock(&priv
->lock
);
341 nolock_regw_write(priv
, address
, data
);
342 mutex_unlock(&priv
->lock
);
347 * Select the starting address and execute a SPI buffer read
349 static void enc28j60_mem_read(struct enc28j60_net
*priv
,
350 u16 addr
, int len
, u8
*data
)
352 mutex_lock(&priv
->lock
);
353 nolock_regw_write(priv
, ERDPTL
, addr
);
354 #ifdef CONFIG_ENC28J60_WRITEVERIFY
355 if (netif_msg_drv(priv
)) {
357 reg
= nolock_regw_read(priv
, ERDPTL
);
359 printk(KERN_DEBUG DRV_NAME
": %s() error writing ERDPT "
360 "(0x%04x - 0x%04x)\n", __FUNCTION__
, reg
, addr
);
363 spi_read_buf(priv
, len
, data
);
364 mutex_unlock(&priv
->lock
);
368 * Write packet to enc28j60 TX buffer memory
371 enc28j60_packet_write(struct enc28j60_net
*priv
, int len
, const u8
*data
)
373 mutex_lock(&priv
->lock
);
374 /* Set the write pointer to start of transmit buffer area */
375 nolock_regw_write(priv
, EWRPTL
, TXSTART_INIT
);
376 #ifdef CONFIG_ENC28J60_WRITEVERIFY
377 if (netif_msg_drv(priv
)) {
379 reg
= nolock_regw_read(priv
, EWRPTL
);
380 if (reg
!= TXSTART_INIT
)
381 printk(KERN_DEBUG DRV_NAME
382 ": %s() ERWPT:0x%04x != 0x%04x\n",
383 __FUNCTION__
, reg
, TXSTART_INIT
);
386 /* Set the TXND pointer to correspond to the packet size given */
387 nolock_regw_write(priv
, ETXNDL
, TXSTART_INIT
+ len
);
388 /* write per-packet control byte */
389 spi_write_op(priv
, ENC28J60_WRITE_BUF_MEM
, 0, 0x00);
390 if (netif_msg_hw(priv
))
391 printk(KERN_DEBUG DRV_NAME
392 ": %s() after control byte ERWPT:0x%04x\n",
393 __FUNCTION__
, nolock_regw_read(priv
, EWRPTL
));
394 /* copy the packet into the transmit buffer */
395 spi_write_buf(priv
, len
, data
);
396 if (netif_msg_hw(priv
))
397 printk(KERN_DEBUG DRV_NAME
398 ": %s() after write packet ERWPT:0x%04x, len=%d\n",
399 __FUNCTION__
, nolock_regw_read(priv
, EWRPTL
), len
);
400 mutex_unlock(&priv
->lock
);
404 * Wait until the PHY operation is complete.
406 static int wait_phy_ready(struct enc28j60_net
*priv
)
408 unsigned long timeout
= jiffies
+ 20 * HZ
/ 1000;
411 /* 20 msec timeout read */
412 while (nolock_regb_read(priv
, MISTAT
) & MISTAT_BUSY
) {
413 if (time_after(jiffies
, timeout
)) {
414 if (netif_msg_drv(priv
))
415 printk(KERN_DEBUG DRV_NAME
416 ": PHY ready timeout!\n");
427 * PHY registers are not accessed directly, but through the MII
429 static u16
enc28j60_phy_read(struct enc28j60_net
*priv
, u8 address
)
433 mutex_lock(&priv
->lock
);
434 /* set the PHY register address */
435 nolock_regb_write(priv
, MIREGADR
, address
);
436 /* start the register read operation */
437 nolock_regb_write(priv
, MICMD
, MICMD_MIIRD
);
438 /* wait until the PHY read completes */
439 wait_phy_ready(priv
);
441 nolock_regb_write(priv
, MICMD
, 0x00);
442 /* return the data */
443 ret
= nolock_regw_read(priv
, MIRDL
);
444 mutex_unlock(&priv
->lock
);
449 static int enc28j60_phy_write(struct enc28j60_net
*priv
, u8 address
, u16 data
)
453 mutex_lock(&priv
->lock
);
454 /* set the PHY register address */
455 nolock_regb_write(priv
, MIREGADR
, address
);
456 /* write the PHY data */
457 nolock_regw_write(priv
, MIWRL
, data
);
458 /* wait until the PHY write completes and return */
459 ret
= wait_phy_ready(priv
);
460 mutex_unlock(&priv
->lock
);
466 * Program the hardware MAC address from dev->dev_addr.
468 static int enc28j60_set_hw_macaddr(struct net_device
*ndev
)
471 struct enc28j60_net
*priv
= netdev_priv(ndev
);
473 mutex_lock(&priv
->lock
);
474 if (!priv
->hw_enable
) {
475 if (netif_msg_drv(priv
)) {
476 DECLARE_MAC_BUF(mac
);
477 printk(KERN_INFO DRV_NAME
478 ": %s: Setting MAC address to %s\n",
479 ndev
->name
, print_mac(mac
, ndev
->dev_addr
));
481 /* NOTE: MAC address in ENC28J60 is byte-backward */
482 nolock_regb_write(priv
, MAADR5
, ndev
->dev_addr
[0]);
483 nolock_regb_write(priv
, MAADR4
, ndev
->dev_addr
[1]);
484 nolock_regb_write(priv
, MAADR3
, ndev
->dev_addr
[2]);
485 nolock_regb_write(priv
, MAADR2
, ndev
->dev_addr
[3]);
486 nolock_regb_write(priv
, MAADR1
, ndev
->dev_addr
[4]);
487 nolock_regb_write(priv
, MAADR0
, ndev
->dev_addr
[5]);
490 if (netif_msg_drv(priv
))
491 printk(KERN_DEBUG DRV_NAME
492 ": %s() Hardware must be disabled to set "
493 "Mac address\n", __FUNCTION__
);
496 mutex_unlock(&priv
->lock
);
501 * Store the new hardware address in dev->dev_addr, and update the MAC.
503 static int enc28j60_set_mac_address(struct net_device
*dev
, void *addr
)
505 struct sockaddr
*address
= addr
;
507 if (netif_running(dev
))
509 if (!is_valid_ether_addr(address
->sa_data
))
510 return -EADDRNOTAVAIL
;
512 memcpy(dev
->dev_addr
, address
->sa_data
, dev
->addr_len
);
513 return enc28j60_set_hw_macaddr(dev
);
517 * Debug routine to dump useful register contents
519 static void enc28j60_dump_regs(struct enc28j60_net
*priv
, const char *msg
)
521 mutex_lock(&priv
->lock
);
522 printk(KERN_DEBUG DRV_NAME
" %s\n"
524 "Cntrl: ECON1 ECON2 ESTAT EIR EIE\n"
525 " 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x\n"
526 "MAC : MACON1 MACON3 MACON4\n"
527 " 0x%02x 0x%02x 0x%02x\n"
528 "Rx : ERXST ERXND ERXWRPT ERXRDPT ERXFCON EPKTCNT MAMXFL\n"
529 " 0x%04x 0x%04x 0x%04x 0x%04x "
530 "0x%02x 0x%02x 0x%04x\n"
531 "Tx : ETXST ETXND MACLCON1 MACLCON2 MAPHSUP\n"
532 " 0x%04x 0x%04x 0x%02x 0x%02x 0x%02x\n",
533 msg
, nolock_regb_read(priv
, EREVID
),
534 nolock_regb_read(priv
, ECON1
), nolock_regb_read(priv
, ECON2
),
535 nolock_regb_read(priv
, ESTAT
), nolock_regb_read(priv
, EIR
),
536 nolock_regb_read(priv
, EIE
), nolock_regb_read(priv
, MACON1
),
537 nolock_regb_read(priv
, MACON3
), nolock_regb_read(priv
, MACON4
),
538 nolock_regw_read(priv
, ERXSTL
), nolock_regw_read(priv
, ERXNDL
),
539 nolock_regw_read(priv
, ERXWRPTL
),
540 nolock_regw_read(priv
, ERXRDPTL
),
541 nolock_regb_read(priv
, ERXFCON
),
542 nolock_regb_read(priv
, EPKTCNT
),
543 nolock_regw_read(priv
, MAMXFLL
), nolock_regw_read(priv
, ETXSTL
),
544 nolock_regw_read(priv
, ETXNDL
),
545 nolock_regb_read(priv
, MACLCON1
),
546 nolock_regb_read(priv
, MACLCON2
),
547 nolock_regb_read(priv
, MAPHSUP
));
548 mutex_unlock(&priv
->lock
);
552 * ERXRDPT need to be set always at odd addresses, refer to errata datasheet
554 static u16
erxrdpt_workaround(u16 next_packet_ptr
, u16 start
, u16 end
)
558 if ((next_packet_ptr
- 1 < start
) || (next_packet_ptr
- 1 > end
))
561 erxrdpt
= next_packet_ptr
- 1;
566 static void nolock_rxfifo_init(struct enc28j60_net
*priv
, u16 start
, u16 end
)
570 if (start
> 0x1FFF || end
> 0x1FFF || start
> end
) {
571 if (netif_msg_drv(priv
))
572 printk(KERN_ERR DRV_NAME
": %s(%d, %d) RXFIFO "
573 "bad parameters!\n", __FUNCTION__
, start
, end
);
576 /* set receive buffer start + end */
577 priv
->next_pk_ptr
= start
;
578 nolock_regw_write(priv
, ERXSTL
, start
);
579 erxrdpt
= erxrdpt_workaround(priv
->next_pk_ptr
, start
, end
);
580 nolock_regw_write(priv
, ERXRDPTL
, erxrdpt
);
581 nolock_regw_write(priv
, ERXNDL
, end
);
584 static void nolock_txfifo_init(struct enc28j60_net
*priv
, u16 start
, u16 end
)
586 if (start
> 0x1FFF || end
> 0x1FFF || start
> end
) {
587 if (netif_msg_drv(priv
))
588 printk(KERN_ERR DRV_NAME
": %s(%d, %d) TXFIFO "
589 "bad parameters!\n", __FUNCTION__
, start
, end
);
592 /* set transmit buffer start + end */
593 nolock_regw_write(priv
, ETXSTL
, start
);
594 nolock_regw_write(priv
, ETXNDL
, end
);
597 static int enc28j60_hw_init(struct enc28j60_net
*priv
)
601 if (netif_msg_drv(priv
))
602 printk(KERN_DEBUG DRV_NAME
": %s() - %s\n", __FUNCTION__
,
603 priv
->full_duplex
? "FullDuplex" : "HalfDuplex");
605 mutex_lock(&priv
->lock
);
606 /* first reset the chip */
607 enc28j60_soft_reset(priv
);
609 spi_write_op(priv
, ENC28J60_WRITE_CTRL_REG
, ECON1
, 0x00);
611 priv
->hw_enable
= false;
612 priv
->tx_retry_count
= 0;
613 priv
->max_pk_counter
= 0;
614 priv
->rxfilter
= RXFILTER_NORMAL
;
615 /* enable address auto increment */
616 nolock_regb_write(priv
, ECON2
, ECON2_AUTOINC
);
618 nolock_rxfifo_init(priv
, RXSTART_INIT
, RXEND_INIT
);
619 nolock_txfifo_init(priv
, TXSTART_INIT
, TXEND_INIT
);
620 mutex_unlock(&priv
->lock
);
624 * If it's 0x00 or 0xFF probably the enc28j60 is not mounted or
627 reg
= locked_regb_read(priv
, EREVID
);
628 if (netif_msg_drv(priv
))
629 printk(KERN_INFO DRV_NAME
": chip RevID: 0x%02x\n", reg
);
630 if (reg
== 0x00 || reg
== 0xff) {
631 if (netif_msg_drv(priv
))
632 printk(KERN_DEBUG DRV_NAME
": %s() Invalid RevId %d\n",
637 /* default filter mode: (unicast OR broadcast) AND crc valid */
638 locked_regb_write(priv
, ERXFCON
,
639 ERXFCON_UCEN
| ERXFCON_CRCEN
| ERXFCON_BCEN
);
641 /* enable MAC receive */
642 locked_regb_write(priv
, MACON1
,
643 MACON1_MARXEN
| MACON1_TXPAUS
| MACON1_RXPAUS
);
644 /* enable automatic padding and CRC operations */
645 if (priv
->full_duplex
) {
646 locked_regb_write(priv
, MACON3
,
647 MACON3_PADCFG0
| MACON3_TXCRCEN
|
648 MACON3_FRMLNEN
| MACON3_FULDPX
);
649 /* set inter-frame gap (non-back-to-back) */
650 locked_regb_write(priv
, MAIPGL
, 0x12);
651 /* set inter-frame gap (back-to-back) */
652 locked_regb_write(priv
, MABBIPG
, 0x15);
654 locked_regb_write(priv
, MACON3
,
655 MACON3_PADCFG0
| MACON3_TXCRCEN
|
657 locked_regb_write(priv
, MACON4
, 1 << 6); /* DEFER bit */
658 /* set inter-frame gap (non-back-to-back) */
659 locked_regw_write(priv
, MAIPGL
, 0x0C12);
660 /* set inter-frame gap (back-to-back) */
661 locked_regb_write(priv
, MABBIPG
, 0x12);
666 * Set the maximum packet size which the controller will accept
668 locked_regw_write(priv
, MAMXFLL
, MAX_FRAMELEN
);
671 if (!enc28j60_phy_write(priv
, PHLCON
, ENC28J60_LAMPS_MODE
))
674 if (priv
->full_duplex
) {
675 if (!enc28j60_phy_write(priv
, PHCON1
, PHCON1_PDPXMD
))
677 if (!enc28j60_phy_write(priv
, PHCON2
, 0x00))
680 if (!enc28j60_phy_write(priv
, PHCON1
, 0x00))
682 if (!enc28j60_phy_write(priv
, PHCON2
, PHCON2_HDLDIS
))
685 if (netif_msg_hw(priv
))
686 enc28j60_dump_regs(priv
, "Hw initialized.");
691 static void enc28j60_hw_enable(struct enc28j60_net
*priv
)
693 /* enable interrutps */
694 if (netif_msg_hw(priv
))
695 printk(KERN_DEBUG DRV_NAME
": %s() enabling interrupts.\n",
698 enc28j60_phy_write(priv
, PHIE
, PHIE_PGEIE
| PHIE_PLNKIE
);
700 mutex_lock(&priv
->lock
);
701 nolock_reg_bfclr(priv
, EIR
, EIR_DMAIF
| EIR_LINKIF
|
702 EIR_TXIF
| EIR_TXERIF
| EIR_RXERIF
| EIR_PKTIF
);
703 nolock_regb_write(priv
, EIE
, EIE_INTIE
| EIE_PKTIE
| EIE_LINKIE
|
704 EIE_TXIE
| EIE_TXERIE
| EIE_RXERIE
);
706 /* enable receive logic */
707 nolock_reg_bfset(priv
, ECON1
, ECON1_RXEN
);
708 priv
->hw_enable
= true;
709 mutex_unlock(&priv
->lock
);
712 static void enc28j60_hw_disable(struct enc28j60_net
*priv
)
714 mutex_lock(&priv
->lock
);
715 /* disable interrutps and packet reception */
716 nolock_regb_write(priv
, EIE
, 0x00);
717 nolock_reg_bfclr(priv
, ECON1
, ECON1_RXEN
);
718 priv
->hw_enable
= false;
719 mutex_unlock(&priv
->lock
);
723 enc28j60_setlink(struct net_device
*ndev
, u8 autoneg
, u16 speed
, u8 duplex
)
725 struct enc28j60_net
*priv
= netdev_priv(ndev
);
728 if (!priv
->hw_enable
) {
729 if (autoneg
== AUTONEG_DISABLE
&& speed
== SPEED_10
) {
730 priv
->full_duplex
= (duplex
== DUPLEX_FULL
);
731 if (!enc28j60_hw_init(priv
)) {
732 if (netif_msg_drv(priv
))
734 "hw_reset() failed\n");
738 if (netif_msg_link(priv
))
740 "unsupported link setting\n");
744 if (netif_msg_link(priv
))
745 dev_warn(&ndev
->dev
, "Warning: hw must be disabled "
746 "to set link mode\n");
753 * Read the Transmit Status Vector
755 static void enc28j60_read_tsv(struct enc28j60_net
*priv
, u8 tsv
[TSV_SIZE
])
759 endptr
= locked_regw_read(priv
, ETXNDL
);
760 if (netif_msg_hw(priv
))
761 printk(KERN_DEBUG DRV_NAME
": reading TSV at addr:0x%04x\n",
763 enc28j60_mem_read(priv
, endptr
+ 1, sizeof(tsv
), tsv
);
766 static void enc28j60_dump_tsv(struct enc28j60_net
*priv
, const char *msg
,
771 printk(KERN_DEBUG DRV_NAME
": %s - TSV:\n", msg
);
780 printk(KERN_DEBUG DRV_NAME
": ByteCount: %d, CollisionCount: %d,"
781 " TotByteOnWire: %d\n", tmp1
, tsv
[2] & 0x0f, tmp2
);
782 printk(KERN_DEBUG DRV_NAME
": TxDone: %d, CRCErr:%d, LenChkErr: %d,"
783 " LenOutOfRange: %d\n", TSV_GETBIT(tsv
, TSV_TXDONE
),
784 TSV_GETBIT(tsv
, TSV_TXCRCERROR
),
785 TSV_GETBIT(tsv
, TSV_TXLENCHKERROR
),
786 TSV_GETBIT(tsv
, TSV_TXLENOUTOFRANGE
));
787 printk(KERN_DEBUG DRV_NAME
": Multicast: %d, Broadcast: %d, "
788 "PacketDefer: %d, ExDefer: %d\n",
789 TSV_GETBIT(tsv
, TSV_TXMULTICAST
),
790 TSV_GETBIT(tsv
, TSV_TXBROADCAST
),
791 TSV_GETBIT(tsv
, TSV_TXPACKETDEFER
),
792 TSV_GETBIT(tsv
, TSV_TXEXDEFER
));
793 printk(KERN_DEBUG DRV_NAME
": ExCollision: %d, LateCollision: %d, "
794 "Giant: %d, Underrun: %d\n",
795 TSV_GETBIT(tsv
, TSV_TXEXCOLLISION
),
796 TSV_GETBIT(tsv
, TSV_TXLATECOLLISION
),
797 TSV_GETBIT(tsv
, TSV_TXGIANT
), TSV_GETBIT(tsv
, TSV_TXUNDERRUN
));
798 printk(KERN_DEBUG DRV_NAME
": ControlFrame: %d, PauseFrame: %d, "
799 "BackPressApp: %d, VLanTagFrame: %d\n",
800 TSV_GETBIT(tsv
, TSV_TXCONTROLFRAME
),
801 TSV_GETBIT(tsv
, TSV_TXPAUSEFRAME
),
802 TSV_GETBIT(tsv
, TSV_BACKPRESSUREAPP
),
803 TSV_GETBIT(tsv
, TSV_TXVLANTAGFRAME
));
807 * Receive Status vector
809 static void enc28j60_dump_rsv(struct enc28j60_net
*priv
, const char *msg
,
810 u16 pk_ptr
, int len
, u16 sts
)
812 printk(KERN_DEBUG DRV_NAME
": %s - NextPk: 0x%04x - RSV:\n",
814 printk(KERN_DEBUG DRV_NAME
": ByteCount: %d, DribbleNibble: %d\n", len
,
815 RSV_GETBIT(sts
, RSV_DRIBBLENIBBLE
));
816 printk(KERN_DEBUG DRV_NAME
": RxOK: %d, CRCErr:%d, LenChkErr: %d,"
817 " LenOutOfRange: %d\n", RSV_GETBIT(sts
, RSV_RXOK
),
818 RSV_GETBIT(sts
, RSV_CRCERROR
),
819 RSV_GETBIT(sts
, RSV_LENCHECKERR
),
820 RSV_GETBIT(sts
, RSV_LENOUTOFRANGE
));
821 printk(KERN_DEBUG DRV_NAME
": Multicast: %d, Broadcast: %d, "
822 "LongDropEvent: %d, CarrierEvent: %d\n",
823 RSV_GETBIT(sts
, RSV_RXMULTICAST
),
824 RSV_GETBIT(sts
, RSV_RXBROADCAST
),
825 RSV_GETBIT(sts
, RSV_RXLONGEVDROPEV
),
826 RSV_GETBIT(sts
, RSV_CARRIEREV
));
827 printk(KERN_DEBUG DRV_NAME
": ControlFrame: %d, PauseFrame: %d,"
828 " UnknownOp: %d, VLanTagFrame: %d\n",
829 RSV_GETBIT(sts
, RSV_RXCONTROLFRAME
),
830 RSV_GETBIT(sts
, RSV_RXPAUSEFRAME
),
831 RSV_GETBIT(sts
, RSV_RXUNKNOWNOPCODE
),
832 RSV_GETBIT(sts
, RSV_RXTYPEVLAN
));
835 static void dump_packet(const char *msg
, int len
, const char *data
)
837 printk(KERN_DEBUG DRV_NAME
": %s - packet len:%d\n", msg
, len
);
838 print_hex_dump(KERN_DEBUG
, "pk data: ", DUMP_PREFIX_OFFSET
, 16, 1,
843 * Hardware receive function.
844 * Read the buffer memory, update the FIFO pointer to free the buffer,
845 * check the status vector and decrement the packet counter.
847 static void enc28j60_hw_rx(struct net_device
*ndev
)
849 struct enc28j60_net
*priv
= netdev_priv(ndev
);
850 struct sk_buff
*skb
= NULL
;
851 u16 erxrdpt
, next_packet
, rxstat
;
855 if (netif_msg_rx_status(priv
))
856 printk(KERN_DEBUG DRV_NAME
": RX pk_addr:0x%04x\n",
859 if (unlikely(priv
->next_pk_ptr
> RXEND_INIT
)) {
860 if (netif_msg_rx_err(priv
))
862 "%s() Invalid packet address!! 0x%04x\n",
863 __FUNCTION__
, priv
->next_pk_ptr
);
864 /* packet address corrupted: reset RX logic */
865 mutex_lock(&priv
->lock
);
866 nolock_reg_bfclr(priv
, ECON1
, ECON1_RXEN
);
867 nolock_reg_bfset(priv
, ECON1
, ECON1_RXRST
);
868 nolock_reg_bfclr(priv
, ECON1
, ECON1_RXRST
);
869 nolock_rxfifo_init(priv
, RXSTART_INIT
, RXEND_INIT
);
870 nolock_reg_bfclr(priv
, EIR
, EIR_RXERIF
);
871 nolock_reg_bfset(priv
, ECON1
, ECON1_RXEN
);
872 mutex_unlock(&priv
->lock
);
873 ndev
->stats
.rx_errors
++;
876 /* Read next packet pointer and rx status vector */
877 enc28j60_mem_read(priv
, priv
->next_pk_ptr
, sizeof(rsv
), rsv
);
879 next_packet
= rsv
[1];
881 next_packet
|= rsv
[0];
891 if (netif_msg_rx_status(priv
))
892 enc28j60_dump_rsv(priv
, __FUNCTION__
, next_packet
, len
, rxstat
);
894 if (!RSV_GETBIT(rxstat
, RSV_RXOK
)) {
895 if (netif_msg_rx_err(priv
))
896 dev_err(&ndev
->dev
, "Rx Error (%04x)\n", rxstat
);
897 ndev
->stats
.rx_errors
++;
898 if (RSV_GETBIT(rxstat
, RSV_CRCERROR
))
899 ndev
->stats
.rx_crc_errors
++;
900 if (RSV_GETBIT(rxstat
, RSV_LENCHECKERR
))
901 ndev
->stats
.rx_frame_errors
++;
903 skb
= dev_alloc_skb(len
);
905 if (netif_msg_rx_err(priv
))
907 "out of memory for Rx'd frame\n");
908 ndev
->stats
.rx_dropped
++;
911 /* copy the packet from the receive buffer */
912 enc28j60_mem_read(priv
, priv
->next_pk_ptr
+ sizeof(rsv
),
913 len
, skb_put(skb
, len
));
914 if (netif_msg_pktdata(priv
))
915 dump_packet(__FUNCTION__
, skb
->len
, skb
->data
);
916 skb
->protocol
= eth_type_trans(skb
, ndev
);
917 /* update statistics */
918 ndev
->stats
.rx_packets
++;
919 ndev
->stats
.rx_bytes
+= len
;
920 ndev
->last_rx
= jiffies
;
925 * Move the RX read pointer to the start of the next
927 * This frees the memory we just read out
929 erxrdpt
= erxrdpt_workaround(next_packet
, RXSTART_INIT
, RXEND_INIT
);
930 if (netif_msg_hw(priv
))
931 printk(KERN_DEBUG DRV_NAME
": %s() ERXRDPT:0x%04x\n",
932 __FUNCTION__
, erxrdpt
);
934 mutex_lock(&priv
->lock
);
935 nolock_regw_write(priv
, ERXRDPTL
, erxrdpt
);
936 #ifdef CONFIG_ENC28J60_WRITEVERIFY
937 if (netif_msg_drv(priv
)) {
939 reg
= nolock_regw_read(priv
, ERXRDPTL
);
941 printk(KERN_DEBUG DRV_NAME
": %s() ERXRDPT verify "
942 "error (0x%04x - 0x%04x)\n", __FUNCTION__
,
946 priv
->next_pk_ptr
= next_packet
;
947 /* we are done with this packet, decrement the packet counter */
948 nolock_reg_bfset(priv
, ECON2
, ECON2_PKTDEC
);
949 mutex_unlock(&priv
->lock
);
953 * Calculate free space in RxFIFO
955 static int enc28j60_get_free_rxfifo(struct enc28j60_net
*priv
)
957 int epkcnt
, erxst
, erxnd
, erxwr
, erxrd
;
960 mutex_lock(&priv
->lock
);
961 epkcnt
= nolock_regb_read(priv
, EPKTCNT
);
965 erxst
= nolock_regw_read(priv
, ERXSTL
);
966 erxnd
= nolock_regw_read(priv
, ERXNDL
);
967 erxwr
= nolock_regw_read(priv
, ERXWRPTL
);
968 erxrd
= nolock_regw_read(priv
, ERXRDPTL
);
971 free_space
= (erxnd
- erxst
) - (erxwr
- erxrd
);
972 else if (erxwr
== erxrd
)
973 free_space
= (erxnd
- erxst
);
975 free_space
= erxrd
- erxwr
- 1;
977 mutex_unlock(&priv
->lock
);
978 if (netif_msg_rx_status(priv
))
979 printk(KERN_DEBUG DRV_NAME
": %s() free_space = %d\n",
980 __FUNCTION__
, free_space
);
985 * Access the PHY to determine link status
987 static void enc28j60_check_link_status(struct net_device
*ndev
)
989 struct enc28j60_net
*priv
= netdev_priv(ndev
);
993 reg
= enc28j60_phy_read(priv
, PHSTAT2
);
994 if (netif_msg_hw(priv
))
995 printk(KERN_DEBUG DRV_NAME
": %s() PHSTAT1: %04x, "
996 "PHSTAT2: %04x\n", __FUNCTION__
,
997 enc28j60_phy_read(priv
, PHSTAT1
), reg
);
998 duplex
= reg
& PHSTAT2_DPXSTAT
;
1000 if (reg
& PHSTAT2_LSTAT
) {
1001 netif_carrier_on(ndev
);
1002 if (netif_msg_ifup(priv
))
1003 dev_info(&ndev
->dev
, "link up - %s\n",
1004 duplex
? "Full duplex" : "Half duplex");
1006 if (netif_msg_ifdown(priv
))
1007 dev_info(&ndev
->dev
, "link down\n");
1008 netif_carrier_off(ndev
);
1012 static void enc28j60_tx_clear(struct net_device
*ndev
, bool err
)
1014 struct enc28j60_net
*priv
= netdev_priv(ndev
);
1017 ndev
->stats
.tx_errors
++;
1019 ndev
->stats
.tx_packets
++;
1023 ndev
->stats
.tx_bytes
+= priv
->tx_skb
->len
;
1024 dev_kfree_skb(priv
->tx_skb
);
1025 priv
->tx_skb
= NULL
;
1027 locked_reg_bfclr(priv
, ECON1
, ECON1_TXRTS
);
1028 netif_wake_queue(ndev
);
1033 * ignore PKTIF because is unreliable! (look at the errata datasheet)
1034 * check EPKTCNT is the suggested workaround.
1035 * We don't need to clear interrupt flag, automatically done when
1036 * enc28j60_hw_rx() decrements the packet counter.
1037 * Returns how many packet processed.
1039 static int enc28j60_rx_interrupt(struct net_device
*ndev
)
1041 struct enc28j60_net
*priv
= netdev_priv(ndev
);
1042 int pk_counter
, ret
;
1044 pk_counter
= locked_regb_read(priv
, EPKTCNT
);
1045 if (pk_counter
&& netif_msg_intr(priv
))
1046 printk(KERN_DEBUG DRV_NAME
": intRX, pk_cnt: %d\n", pk_counter
);
1047 if (pk_counter
> priv
->max_pk_counter
) {
1048 /* update statistics */
1049 priv
->max_pk_counter
= pk_counter
;
1050 if (netif_msg_rx_status(priv
) && priv
->max_pk_counter
> 1)
1051 printk(KERN_DEBUG DRV_NAME
": RX max_pk_cnt: %d\n",
1052 priv
->max_pk_counter
);
1055 while (pk_counter
-- > 0)
1056 enc28j60_hw_rx(ndev
);
1061 static void enc28j60_irq_work_handler(struct work_struct
*work
)
1063 struct enc28j60_net
*priv
=
1064 container_of(work
, struct enc28j60_net
, irq_work
);
1065 struct net_device
*ndev
= priv
->netdev
;
1068 if (netif_msg_intr(priv
))
1069 printk(KERN_DEBUG DRV_NAME
": %s() enter\n", __FUNCTION__
);
1070 /* disable further interrupts */
1071 locked_reg_bfclr(priv
, EIE
, EIE_INTIE
);
1075 intflags
= locked_regb_read(priv
, EIR
);
1076 /* DMA interrupt handler (not currently used) */
1077 if ((intflags
& EIR_DMAIF
) != 0) {
1079 if (netif_msg_intr(priv
))
1080 printk(KERN_DEBUG DRV_NAME
1081 ": intDMA(%d)\n", loop
);
1082 locked_reg_bfclr(priv
, EIR
, EIR_DMAIF
);
1084 /* LINK changed handler */
1085 if ((intflags
& EIR_LINKIF
) != 0) {
1087 if (netif_msg_intr(priv
))
1088 printk(KERN_DEBUG DRV_NAME
1089 ": intLINK(%d)\n", loop
);
1090 enc28j60_check_link_status(ndev
);
1091 /* read PHIR to clear the flag */
1092 enc28j60_phy_read(priv
, PHIR
);
1094 /* TX complete handler */
1095 if ((intflags
& EIR_TXIF
) != 0) {
1098 if (netif_msg_intr(priv
))
1099 printk(KERN_DEBUG DRV_NAME
1100 ": intTX(%d)\n", loop
);
1101 priv
->tx_retry_count
= 0;
1102 if (locked_regb_read(priv
, ESTAT
) & ESTAT_TXABRT
) {
1103 if (netif_msg_tx_err(priv
))
1105 "Tx Error (aborted)\n");
1108 if (netif_msg_tx_done(priv
)) {
1110 enc28j60_read_tsv(priv
, tsv
);
1111 enc28j60_dump_tsv(priv
, "Tx Done", tsv
);
1113 enc28j60_tx_clear(ndev
, err
);
1114 locked_reg_bfclr(priv
, EIR
, EIR_TXIF
);
1116 /* TX Error handler */
1117 if ((intflags
& EIR_TXERIF
) != 0) {
1121 if (netif_msg_intr(priv
))
1122 printk(KERN_DEBUG DRV_NAME
1123 ": intTXErr(%d)\n", loop
);
1124 locked_reg_bfclr(priv
, ECON1
, ECON1_TXRTS
);
1125 enc28j60_read_tsv(priv
, tsv
);
1126 if (netif_msg_tx_err(priv
))
1127 enc28j60_dump_tsv(priv
, "Tx Error", tsv
);
1128 /* Reset TX logic */
1129 mutex_lock(&priv
->lock
);
1130 nolock_reg_bfset(priv
, ECON1
, ECON1_TXRST
);
1131 nolock_reg_bfclr(priv
, ECON1
, ECON1_TXRST
);
1132 nolock_txfifo_init(priv
, TXSTART_INIT
, TXEND_INIT
);
1133 mutex_unlock(&priv
->lock
);
1134 /* Transmit Late collision check for retransmit */
1135 if (TSV_GETBIT(tsv
, TSV_TXLATECOLLISION
)) {
1136 if (netif_msg_tx_err(priv
))
1137 printk(KERN_DEBUG DRV_NAME
1138 ": LateCollision TXErr (%d)\n",
1139 priv
->tx_retry_count
);
1140 if (priv
->tx_retry_count
++ < MAX_TX_RETRYCOUNT
)
1141 locked_reg_bfset(priv
, ECON1
,
1144 enc28j60_tx_clear(ndev
, true);
1146 enc28j60_tx_clear(ndev
, true);
1147 locked_reg_bfclr(priv
, EIR
, EIR_TXERIF
);
1149 /* RX Error handler */
1150 if ((intflags
& EIR_RXERIF
) != 0) {
1152 if (netif_msg_intr(priv
))
1153 printk(KERN_DEBUG DRV_NAME
1154 ": intRXErr(%d)\n", loop
);
1155 /* Check free FIFO space to flag RX overrun */
1156 if (enc28j60_get_free_rxfifo(priv
) <= 0) {
1157 if (netif_msg_rx_err(priv
))
1158 printk(KERN_DEBUG DRV_NAME
1160 ndev
->stats
.rx_dropped
++;
1162 locked_reg_bfclr(priv
, EIR
, EIR_RXERIF
);
1165 if (enc28j60_rx_interrupt(ndev
))
1169 /* re-enable interrupts */
1170 locked_reg_bfset(priv
, EIE
, EIE_INTIE
);
1171 if (netif_msg_intr(priv
))
1172 printk(KERN_DEBUG DRV_NAME
": %s() exit\n", __FUNCTION__
);
1176 * Hardware transmit function.
1177 * Fill the buffer memory and send the contents of the transmit buffer
1180 static void enc28j60_hw_tx(struct enc28j60_net
*priv
)
1182 if (netif_msg_tx_queued(priv
))
1183 printk(KERN_DEBUG DRV_NAME
1184 ": Tx Packet Len:%d\n", priv
->tx_skb
->len
);
1186 if (netif_msg_pktdata(priv
))
1187 dump_packet(__FUNCTION__
,
1188 priv
->tx_skb
->len
, priv
->tx_skb
->data
);
1189 enc28j60_packet_write(priv
, priv
->tx_skb
->len
, priv
->tx_skb
->data
);
1191 #ifdef CONFIG_ENC28J60_WRITEVERIFY
1192 /* readback and verify written data */
1193 if (netif_msg_drv(priv
)) {
1195 u8 test_buf
[64]; /* limit the test to the first 64 bytes */
1198 test_len
= priv
->tx_skb
->len
;
1199 if (test_len
> sizeof(test_buf
))
1200 test_len
= sizeof(test_buf
);
1202 /* + 1 to skip control byte */
1203 enc28j60_mem_read(priv
, TXSTART_INIT
+ 1, test_len
, test_buf
);
1205 for (k
= 0; k
< test_len
; k
++) {
1206 if (priv
->tx_skb
->data
[k
] != test_buf
[k
]) {
1207 printk(KERN_DEBUG DRV_NAME
1208 ": Error, %d location differ: "
1209 "0x%02x-0x%02x\n", k
,
1210 priv
->tx_skb
->data
[k
], test_buf
[k
]);
1215 printk(KERN_DEBUG DRV_NAME
": Tx write buffer, "
1219 /* set TX request flag */
1220 locked_reg_bfset(priv
, ECON1
, ECON1_TXRTS
);
1223 static int enc28j60_send_packet(struct sk_buff
*skb
, struct net_device
*dev
)
1225 struct enc28j60_net
*priv
= netdev_priv(dev
);
1227 if (netif_msg_tx_queued(priv
))
1228 printk(KERN_DEBUG DRV_NAME
": %s() enter\n", __FUNCTION__
);
1230 /* If some error occurs while trying to transmit this
1231 * packet, you should return '1' from this function.
1232 * In such a case you _may not_ do anything to the
1233 * SKB, it is still owned by the network queueing
1234 * layer when an error is returned. This means you
1235 * may not modify any SKB fields, you may not free
1238 netif_stop_queue(dev
);
1240 /* save the timestamp */
1241 priv
->netdev
->trans_start
= jiffies
;
1242 /* Remember the skb for deferred processing */
1244 schedule_work(&priv
->tx_work
);
1249 static void enc28j60_tx_work_handler(struct work_struct
*work
)
1251 struct enc28j60_net
*priv
=
1252 container_of(work
, struct enc28j60_net
, tx_work
);
1254 /* actual delivery of data */
1255 enc28j60_hw_tx(priv
);
1258 static irqreturn_t
enc28j60_irq(int irq
, void *dev_id
)
1260 struct enc28j60_net
*priv
= dev_id
;
1263 * Can't do anything in interrupt context because we need to
1264 * block (spi_sync() is blocking) so fire of the interrupt
1265 * handling workqueue.
1266 * Remember that we access enc28j60 registers through SPI bus
1267 * via spi_sync() call.
1269 schedule_work(&priv
->irq_work
);
1274 static void enc28j60_tx_timeout(struct net_device
*ndev
)
1276 struct enc28j60_net
*priv
= netdev_priv(ndev
);
1278 if (netif_msg_timer(priv
))
1279 dev_err(&ndev
->dev
, DRV_NAME
" tx timeout\n");
1281 ndev
->stats
.tx_errors
++;
1282 /* can't restart safely under softirq */
1283 schedule_work(&priv
->restart_work
);
1287 * Open/initialize the board. This is called (in the current kernel)
1288 * sometime after booting when the 'ifconfig' program is run.
1290 * This routine should set everything up anew at each open, even
1291 * registers that "should" only need to be set once at boot, so that
1292 * there is non-reboot way to recover if something goes wrong.
1294 static int enc28j60_net_open(struct net_device
*dev
)
1296 struct enc28j60_net
*priv
= netdev_priv(dev
);
1298 if (netif_msg_drv(priv
))
1299 printk(KERN_DEBUG DRV_NAME
": %s() enter\n", __FUNCTION__
);
1301 if (!is_valid_ether_addr(dev
->dev_addr
)) {
1302 if (netif_msg_ifup(priv
)) {
1303 DECLARE_MAC_BUF(mac
);
1304 dev_err(&dev
->dev
, "invalid MAC address %s\n",
1305 print_mac(mac
, dev
->dev_addr
));
1307 return -EADDRNOTAVAIL
;
1309 /* Reset the hardware here */
1310 enc28j60_hw_disable(priv
);
1311 if (!enc28j60_hw_init(priv
)) {
1312 if (netif_msg_ifup(priv
))
1313 dev_err(&dev
->dev
, "hw_reset() failed\n");
1316 /* Update the MAC address (in case user has changed it) */
1317 enc28j60_set_hw_macaddr(dev
);
1318 /* Enable interrupts */
1319 enc28j60_hw_enable(priv
);
1320 /* check link status */
1321 enc28j60_check_link_status(dev
);
1322 /* We are now ready to accept transmit requests from
1323 * the queueing layer of the networking.
1325 netif_start_queue(dev
);
1330 /* The inverse routine to net_open(). */
1331 static int enc28j60_net_close(struct net_device
*dev
)
1333 struct enc28j60_net
*priv
= netdev_priv(dev
);
1335 if (netif_msg_drv(priv
))
1336 printk(KERN_DEBUG DRV_NAME
": %s() enter\n", __FUNCTION__
);
1338 enc28j60_hw_disable(priv
);
1339 netif_stop_queue(dev
);
1345 * Set or clear the multicast filter for this adapter
1346 * num_addrs == -1 Promiscuous mode, receive all packets
1347 * num_addrs == 0 Normal mode, filter out multicast packets
1348 * num_addrs > 0 Multicast mode, receive normal and MC packets
1350 static void enc28j60_set_multicast_list(struct net_device
*dev
)
1352 struct enc28j60_net
*priv
= netdev_priv(dev
);
1353 int oldfilter
= priv
->rxfilter
;
1355 if (dev
->flags
& IFF_PROMISC
) {
1356 if (netif_msg_link(priv
))
1357 dev_info(&dev
->dev
, "promiscuous mode\n");
1358 priv
->rxfilter
= RXFILTER_PROMISC
;
1359 } else if ((dev
->flags
& IFF_ALLMULTI
) || dev
->mc_count
) {
1360 if (netif_msg_link(priv
))
1361 dev_info(&dev
->dev
, "%smulticast mode\n",
1362 (dev
->flags
& IFF_ALLMULTI
) ? "all-" : "");
1363 priv
->rxfilter
= RXFILTER_MULTI
;
1365 if (netif_msg_link(priv
))
1366 dev_info(&dev
->dev
, "normal mode\n");
1367 priv
->rxfilter
= RXFILTER_NORMAL
;
1370 if (oldfilter
!= priv
->rxfilter
)
1371 schedule_work(&priv
->setrx_work
);
1374 static void enc28j60_setrx_work_handler(struct work_struct
*work
)
1376 struct enc28j60_net
*priv
=
1377 container_of(work
, struct enc28j60_net
, setrx_work
);
1379 if (priv
->rxfilter
== RXFILTER_PROMISC
) {
1380 if (netif_msg_drv(priv
))
1381 printk(KERN_DEBUG DRV_NAME
": promiscuous mode\n");
1382 locked_regb_write(priv
, ERXFCON
, 0x00);
1383 } else if (priv
->rxfilter
== RXFILTER_MULTI
) {
1384 if (netif_msg_drv(priv
))
1385 printk(KERN_DEBUG DRV_NAME
": multicast mode\n");
1386 locked_regb_write(priv
, ERXFCON
,
1387 ERXFCON_UCEN
| ERXFCON_CRCEN
|
1388 ERXFCON_BCEN
| ERXFCON_MCEN
);
1390 if (netif_msg_drv(priv
))
1391 printk(KERN_DEBUG DRV_NAME
": normal mode\n");
1392 locked_regb_write(priv
, ERXFCON
,
1393 ERXFCON_UCEN
| ERXFCON_CRCEN
|
1398 static void enc28j60_restart_work_handler(struct work_struct
*work
)
1400 struct enc28j60_net
*priv
=
1401 container_of(work
, struct enc28j60_net
, restart_work
);
1402 struct net_device
*ndev
= priv
->netdev
;
1406 if (netif_running(ndev
)) {
1407 enc28j60_net_close(ndev
);
1408 ret
= enc28j60_net_open(ndev
);
1409 if (unlikely(ret
)) {
1410 dev_info(&ndev
->dev
, " could not restart %d\n", ret
);
1417 /* ......................... ETHTOOL SUPPORT ........................... */
1420 enc28j60_get_drvinfo(struct net_device
*dev
, struct ethtool_drvinfo
*info
)
1422 strlcpy(info
->driver
, DRV_NAME
, sizeof(info
->driver
));
1423 strlcpy(info
->version
, DRV_VERSION
, sizeof(info
->version
));
1424 strlcpy(info
->bus_info
,
1425 dev
->dev
.parent
->bus_id
, sizeof(info
->bus_info
));
1429 enc28j60_get_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1431 struct enc28j60_net
*priv
= netdev_priv(dev
);
1433 cmd
->transceiver
= XCVR_INTERNAL
;
1434 cmd
->supported
= SUPPORTED_10baseT_Half
1435 | SUPPORTED_10baseT_Full
1437 cmd
->speed
= SPEED_10
;
1438 cmd
->duplex
= priv
->full_duplex
? DUPLEX_FULL
: DUPLEX_HALF
;
1439 cmd
->port
= PORT_TP
;
1440 cmd
->autoneg
= AUTONEG_DISABLE
;
1446 enc28j60_set_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1448 return enc28j60_setlink(dev
, cmd
->autoneg
, cmd
->speed
, cmd
->duplex
);
1451 static u32
enc28j60_get_msglevel(struct net_device
*dev
)
1453 struct enc28j60_net
*priv
= netdev_priv(dev
);
1454 return priv
->msg_enable
;
1457 static void enc28j60_set_msglevel(struct net_device
*dev
, u32 val
)
1459 struct enc28j60_net
*priv
= netdev_priv(dev
);
1460 priv
->msg_enable
= val
;
1463 static const struct ethtool_ops enc28j60_ethtool_ops
= {
1464 .get_settings
= enc28j60_get_settings
,
1465 .set_settings
= enc28j60_set_settings
,
1466 .get_drvinfo
= enc28j60_get_drvinfo
,
1467 .get_msglevel
= enc28j60_get_msglevel
,
1468 .set_msglevel
= enc28j60_set_msglevel
,
1471 static int enc28j60_chipset_init(struct net_device
*dev
)
1473 struct enc28j60_net
*priv
= netdev_priv(dev
);
1475 return enc28j60_hw_init(priv
);
1478 static int __devinit
enc28j60_probe(struct spi_device
*spi
)
1480 struct net_device
*dev
;
1481 struct enc28j60_net
*priv
;
1484 if (netif_msg_drv(&debug
))
1485 dev_info(&spi
->dev
, DRV_NAME
" Ethernet driver %s loaded\n",
1488 dev
= alloc_etherdev(sizeof(struct enc28j60_net
));
1490 if (netif_msg_drv(&debug
))
1491 dev_err(&spi
->dev
, DRV_NAME
1492 ": unable to alloc new ethernet\n");
1496 priv
= netdev_priv(dev
);
1498 priv
->netdev
= dev
; /* priv to netdev reference */
1499 priv
->spi
= spi
; /* priv to spi reference */
1500 priv
->msg_enable
= netif_msg_init(debug
.msg_enable
,
1501 ENC28J60_MSG_DEFAULT
);
1502 mutex_init(&priv
->lock
);
1503 INIT_WORK(&priv
->tx_work
, enc28j60_tx_work_handler
);
1504 INIT_WORK(&priv
->setrx_work
, enc28j60_setrx_work_handler
);
1505 INIT_WORK(&priv
->irq_work
, enc28j60_irq_work_handler
);
1506 INIT_WORK(&priv
->restart_work
, enc28j60_restart_work_handler
);
1507 dev_set_drvdata(&spi
->dev
, priv
); /* spi to priv reference */
1508 SET_NETDEV_DEV(dev
, &spi
->dev
);
1510 if (!enc28j60_chipset_init(dev
)) {
1511 if (netif_msg_probe(priv
))
1512 dev_info(&spi
->dev
, DRV_NAME
" chip not found\n");
1516 random_ether_addr(dev
->dev_addr
);
1517 enc28j60_set_hw_macaddr(dev
);
1519 ret
= request_irq(spi
->irq
, enc28j60_irq
, IRQF_TRIGGER_FALLING
,
1522 if (netif_msg_probe(priv
))
1523 dev_err(&spi
->dev
, DRV_NAME
": request irq %d failed "
1524 "(ret = %d)\n", spi
->irq
, ret
);
1528 dev
->if_port
= IF_PORT_10BASET
;
1529 dev
->irq
= spi
->irq
;
1530 dev
->open
= enc28j60_net_open
;
1531 dev
->stop
= enc28j60_net_close
;
1532 dev
->hard_start_xmit
= enc28j60_send_packet
;
1533 dev
->set_multicast_list
= &enc28j60_set_multicast_list
;
1534 dev
->set_mac_address
= enc28j60_set_mac_address
;
1535 dev
->tx_timeout
= &enc28j60_tx_timeout
;
1536 dev
->watchdog_timeo
= TX_TIMEOUT
;
1537 SET_ETHTOOL_OPS(dev
, &enc28j60_ethtool_ops
);
1539 ret
= register_netdev(dev
);
1541 if (netif_msg_probe(priv
))
1542 dev_err(&spi
->dev
, "register netdev " DRV_NAME
1543 " failed (ret = %d)\n", ret
);
1544 goto error_register
;
1546 dev_info(&dev
->dev
, DRV_NAME
" driver registered\n");
1551 free_irq(spi
->irq
, priv
);
1558 static int enc28j60_remove(struct spi_device
*spi
)
1560 struct enc28j60_net
*priv
= dev_get_drvdata(&spi
->dev
);
1562 if (netif_msg_drv(priv
))
1563 printk(KERN_DEBUG DRV_NAME
": remove\n");
1565 unregister_netdev(priv
->netdev
);
1566 free_irq(spi
->irq
, priv
);
1567 free_netdev(priv
->netdev
);
1572 static struct spi_driver enc28j60_driver
= {
1575 .bus
= &spi_bus_type
,
1576 .owner
= THIS_MODULE
,
1578 .probe
= enc28j60_probe
,
1579 .remove
= __devexit_p(enc28j60_remove
),
1582 static int __init
enc28j60_init(void)
1584 return spi_register_driver(&enc28j60_driver
);
1587 module_init(enc28j60_init
);
1589 static void __exit
enc28j60_exit(void)
1591 spi_unregister_driver(&enc28j60_driver
);
1594 module_exit(enc28j60_exit
);
1596 MODULE_DESCRIPTION(DRV_NAME
" ethernet driver");
1597 MODULE_AUTHOR("Claudio Lanconelli <lanconelli.claudio@eptar.com>");
1598 MODULE_LICENSE("GPL");
1599 module_param_named(debug
, debug
.msg_enable
, int, 0);
1600 MODULE_PARM_DESC(debug
, "Debug verbosity level (0=none, ..., ffff=all)");