2 * Copyright 2008 Freescale Semiconductor, Inc. All Rights Reserved.
4 * Freescale DIU Frame Buffer device driver
6 * Authors: Hongjun Chen <hong-jun.chen@freescale.com>
7 * Paul Widmer <paul.widmer@freescale.com>
8 * Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
9 * York Sun <yorksun@freescale.com>
11 * Based on imxfb.c Copyright (C) 2004 S.Hauer, Pengutronix
13 * This program is free software; you can redistribute it and/or modify it
14 * under the terms of the GNU General Public License as published by the
15 * Free Software Foundation; either version 2 of the License, or (at your
16 * option) any later version.
20 #ifndef __FSL_DIU_FB_H__
21 #define __FSL_DIU_FB_H__
23 /* Arbitrary threshold to determine the allocation method
24 * See mpc8610fb_set_par(), map_video_memory(), and unmap_video_memory()
26 #define MEM_ALLOC_THRESHOLD (1024*768*4+32)
28 #include <linux/types.h>
35 struct mfb_chroma_key
{
45 struct aoi_display_offset
{
50 #define MFB_SET_CHROMA_KEY _IOW('M', 1, struct mfb_chroma_key)
51 #define MFB_SET_BRIGHTNESS _IOW('M', 3, __u8)
53 #define MFB_SET_ALPHA 0x80014d00
54 #define MFB_GET_ALPHA 0x40014d00
55 #define MFB_SET_AOID 0x80084d04
56 #define MFB_GET_AOID 0x40084d04
57 #define MFB_SET_PIXFMT 0x80014d08
58 #define MFB_GET_PIXFMT 0x40014d08
60 #define FBIOGET_GWINFO 0x46E0
61 #define FBIOPUT_GWINFO 0x46E1
64 #include <linux/spinlock.h>
67 * These are the fields of area descriptor(in DDR memory) for every plane
70 /* Word 0(32-bit) in DDR memory */
72 /* __u16 pixel_s:2; */
73 /* __u16 pallete:1; */
75 /* __u16 green_c:2; */
77 /* __u16 alpha_c:3; */
81 __be32 pix_fmt
; /* hard coding pixel format */
83 /* Word 1(32-bit) in DDR memory */
86 /* Word 2(32-bit) in DDR memory */
87 /* __u32 delta_xs:11; */
89 /* __u32 delta_ys:11; */
91 /* __u32 g_alpha:8; */
92 __le32 src_size_g_alpha
;
94 /* Word 3(32-bit) in DDR memory */
95 /* __u32 delta_xi:11; */
97 /* __u32 delta_yi:11; */
102 /* Word 4(32-bit) in DDR memory */
103 /*__u32 offset_xi:11;
110 /* Word 5(32-bit) in DDR memory */
111 /*__u32 offset_xd:11;
118 /* Word 6(32-bit) in DDR memory */
124 /* Word 7(32-bit) in DDR memory */
131 /* Word 8(32-bit) in DDR memory */
134 /* Word 9(32-bit) in DDR memory, just for 64-bit aligned */
136 } __attribute__ ((packed
));
138 /* DIU register map */
160 } __attribute__ ((packed
));
166 __u32 mode
; /* DIU operation mode */
170 __u8 __iomem
*vaddr
; /* Virtual address */
171 dma_addr_t paddr
; /* Physical address */
177 struct diu_addr gamma
;
178 struct diu_addr pallete
;
179 struct diu_addr cursor
;
182 #define FSL_DIU_BASE_OFFSET 0x2C000 /* Offset of DIU */
183 #define INT_LCDC 64 /* DIU interrupt number */
185 #define FSL_AOI_NUM 6 /* 5 AOIs and one dummy AOI */
186 /* 1 for plane 0, 2 for plane 1&2 each */
188 /* Minimum X and Y resolutions */
192 /* HW cursor parameters */
195 /* Modes of operation of DIU */
196 #define MFB_MODE0 0 /* DIU off */
197 #define MFB_MODE1 1 /* All three planes output to display */
198 #define MFB_MODE2 2 /* Plane 1 to display, planes 2+3 written back*/
199 #define MFB_MODE3 3 /* All three planes written back to memory */
200 #define MFB_MODE4 4 /* Color bar generation */
202 /* INT_STATUS/INT_MASK field descriptions */
203 #define INT_VSYNC 0x01 /* Vsync interrupt */
204 #define INT_VSYNC_WB 0x02 /* Vsync interrupt for write back operation */
205 #define INT_UNDRUN 0x04 /* Under run exception interrupt */
206 #define INT_PARERR 0x08 /* Display parameters error interrupt */
207 #define INT_LS_BF_VS 0x10 /* Lines before vsync. interrupt */
209 /* Panels'operation modes */
210 #define MFB_TYPE_OUTPUT 0 /* Panel output to display */
211 #define MFB_TYPE_OFF 1 /* Panel off */
212 #define MFB_TYPE_WB 2 /* Panel written back to memory */
213 #define MFB_TYPE_TEST 3 /* Panel generate color bar */
215 #endif /* __KERNEL__ */
216 #endif /* __FSL_DIU_FB_H__ */