x86: apic - unify lapic_suspend
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / x86 / kernel / apic_64.c
blob13dea935b4ebf461c57870b6d3f140c6126d1b5c
1 /*
2 * Local APIC handling, local APIC timers
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
17 #include <linux/init.h>
19 #include <linux/mm.h>
20 #include <linux/delay.h>
21 #include <linux/bootmem.h>
22 #include <linux/interrupt.h>
23 #include <linux/mc146818rtc.h>
24 #include <linux/kernel_stat.h>
25 #include <linux/sysdev.h>
26 #include <linux/ioport.h>
27 #include <linux/clockchips.h>
28 #include <linux/acpi_pmtmr.h>
29 #include <linux/module.h>
30 #include <linux/dmar.h>
32 #include <asm/atomic.h>
33 #include <asm/smp.h>
34 #include <asm/mtrr.h>
35 #include <asm/mpspec.h>
36 #include <asm/hpet.h>
37 #include <asm/pgalloc.h>
38 #include <asm/nmi.h>
39 #include <asm/idle.h>
40 #include <asm/proto.h>
41 #include <asm/timex.h>
42 #include <asm/apic.h>
43 #include <asm/i8259.h>
45 #include <mach_ipi.h>
46 #include <mach_apic.h>
48 /* Disable local APIC timer from the kernel commandline or via dmi quirk */
49 static int disable_apic_timer __cpuinitdata;
50 static int apic_calibrate_pmtmr __initdata;
51 int disable_apic;
52 int disable_x2apic;
53 int x2apic;
55 /* x2apic enabled before OS handover */
56 int x2apic_preenabled;
58 /* Local APIC timer works in C2 */
59 int local_apic_timer_c2_ok;
60 EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
63 * Debug level, exported for io_apic.c
65 unsigned int apic_verbosity;
67 /* Have we found an MP table */
68 int smp_found_config;
70 static struct resource lapic_resource = {
71 .name = "Local APIC",
72 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
75 static unsigned int calibration_result;
77 static int lapic_next_event(unsigned long delta,
78 struct clock_event_device *evt);
79 static void lapic_timer_setup(enum clock_event_mode mode,
80 struct clock_event_device *evt);
81 static void lapic_timer_broadcast(cpumask_t mask);
82 static void apic_pm_activate(void);
84 static struct clock_event_device lapic_clockevent = {
85 .name = "lapic",
86 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
87 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
88 .shift = 32,
89 .set_mode = lapic_timer_setup,
90 .set_next_event = lapic_next_event,
91 .broadcast = lapic_timer_broadcast,
92 .rating = 100,
93 .irq = -1,
95 static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
97 static unsigned long apic_phys;
99 unsigned long mp_lapic_addr;
101 unsigned int __cpuinitdata maxcpus = NR_CPUS;
103 * Get the LAPIC version
105 static inline int lapic_get_version(void)
107 return GET_APIC_VERSION(apic_read(APIC_LVR));
111 * Check, if the APIC is integrated or a seperate chip
113 static inline int lapic_is_integrated(void)
115 return 1;
119 * Check, whether this is a modern or a first generation APIC
121 static int modern_apic(void)
123 /* AMD systems use old APIC versions, so check the CPU */
124 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
125 boot_cpu_data.x86 >= 0xf)
126 return 1;
127 return lapic_get_version() >= 0x14;
130 void xapic_wait_icr_idle(void)
132 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
133 cpu_relax();
136 u32 safe_xapic_wait_icr_idle(void)
138 u32 send_status;
139 int timeout;
141 timeout = 0;
142 do {
143 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
144 if (!send_status)
145 break;
146 udelay(100);
147 } while (timeout++ < 1000);
149 return send_status;
152 void xapic_icr_write(u32 low, u32 id)
154 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
155 apic_write(APIC_ICR, low);
158 u64 xapic_icr_read(void)
160 u32 icr1, icr2;
162 icr2 = apic_read(APIC_ICR2);
163 icr1 = apic_read(APIC_ICR);
165 return (icr1 | ((u64)icr2 << 32));
168 static struct apic_ops xapic_ops = {
169 .read = native_apic_mem_read,
170 .write = native_apic_mem_write,
171 .icr_read = xapic_icr_read,
172 .icr_write = xapic_icr_write,
173 .wait_icr_idle = xapic_wait_icr_idle,
174 .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
177 struct apic_ops __read_mostly *apic_ops = &xapic_ops;
179 EXPORT_SYMBOL_GPL(apic_ops);
181 static void x2apic_wait_icr_idle(void)
183 /* no need to wait for icr idle in x2apic */
184 return;
187 static u32 safe_x2apic_wait_icr_idle(void)
189 /* no need to wait for icr idle in x2apic */
190 return 0;
193 void x2apic_icr_write(u32 low, u32 id)
195 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
198 u64 x2apic_icr_read(void)
200 unsigned long val;
202 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
203 return val;
206 static struct apic_ops x2apic_ops = {
207 .read = native_apic_msr_read,
208 .write = native_apic_msr_write,
209 .icr_read = x2apic_icr_read,
210 .icr_write = x2apic_icr_write,
211 .wait_icr_idle = x2apic_wait_icr_idle,
212 .safe_wait_icr_idle = safe_x2apic_wait_icr_idle,
216 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
218 void __cpuinit enable_NMI_through_LVT0(void)
220 unsigned int v;
222 /* unmask and set to NMI */
223 v = APIC_DM_NMI;
225 /* Level triggered for 82489DX (32bit mode) */
226 if (!lapic_is_integrated())
227 v |= APIC_LVT_LEVEL_TRIGGER;
229 apic_write(APIC_LVT0, v);
233 * lapic_get_maxlvt - get the maximum number of local vector table entries
235 int lapic_get_maxlvt(void)
237 unsigned int v;
239 v = apic_read(APIC_LVR);
241 * - we always have APIC integrated on 64bit mode
242 * - 82489DXs do not report # of LVT entries
244 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
247 /* Clock divisor is set to 1 */
248 #define APIC_DIVISOR 1
251 * This function sets up the local APIC timer, with a timeout of
252 * 'clocks' APIC bus clock. During calibration we actually call
253 * this function twice on the boot CPU, once with a bogus timeout
254 * value, second time for real. The other (noncalibrating) CPUs
255 * call this function only once, with the real, calibrated value.
257 * We do reads before writes even if unnecessary, to get around the
258 * P5 APIC double write bug.
261 static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
263 unsigned int lvtt_value, tmp_value;
265 lvtt_value = LOCAL_TIMER_VECTOR;
266 if (!oneshot)
267 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
268 if (!lapic_is_integrated())
269 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
271 if (!irqen)
272 lvtt_value |= APIC_LVT_MASKED;
274 apic_write(APIC_LVTT, lvtt_value);
277 * Divide PICLK by 16
279 tmp_value = apic_read(APIC_TDCR);
280 apic_write(APIC_TDCR, (tmp_value
281 & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
282 | APIC_TDR_DIV_16);
284 if (!oneshot)
285 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
289 * Setup extended LVT, AMD specific (K8, family 10h)
291 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
292 * MCE interrupts are supported. Thus MCE offset must be set to 0.
295 #define APIC_EILVT_LVTOFF_MCE 0
296 #define APIC_EILVT_LVTOFF_IBS 1
298 static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
300 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
301 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
303 apic_write(reg, v);
306 u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
308 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
309 return APIC_EILVT_LVTOFF_MCE;
312 u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
314 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
315 return APIC_EILVT_LVTOFF_IBS;
319 * Program the next event, relative to now
321 static int lapic_next_event(unsigned long delta,
322 struct clock_event_device *evt)
324 apic_write(APIC_TMICT, delta);
325 return 0;
329 * Setup the lapic timer in periodic or oneshot mode
331 static void lapic_timer_setup(enum clock_event_mode mode,
332 struct clock_event_device *evt)
334 unsigned long flags;
335 unsigned int v;
337 /* Lapic used as dummy for broadcast ? */
338 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
339 return;
341 local_irq_save(flags);
343 switch (mode) {
344 case CLOCK_EVT_MODE_PERIODIC:
345 case CLOCK_EVT_MODE_ONESHOT:
346 __setup_APIC_LVTT(calibration_result,
347 mode != CLOCK_EVT_MODE_PERIODIC, 1);
348 break;
349 case CLOCK_EVT_MODE_UNUSED:
350 case CLOCK_EVT_MODE_SHUTDOWN:
351 v = apic_read(APIC_LVTT);
352 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
353 apic_write(APIC_LVTT, v);
354 break;
355 case CLOCK_EVT_MODE_RESUME:
356 /* Nothing to do here */
357 break;
360 local_irq_restore(flags);
364 * Local APIC timer broadcast function
366 static void lapic_timer_broadcast(cpumask_t mask)
368 #ifdef CONFIG_SMP
369 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
370 #endif
374 * Setup the local APIC timer for this CPU. Copy the initilized values
375 * of the boot CPU and register the clock event in the framework.
377 static void setup_APIC_timer(void)
379 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
381 memcpy(levt, &lapic_clockevent, sizeof(*levt));
382 levt->cpumask = cpumask_of_cpu(smp_processor_id());
384 clockevents_register_device(levt);
388 * In this function we calibrate APIC bus clocks to the external
389 * timer. Unfortunately we cannot use jiffies and the timer irq
390 * to calibrate, since some later bootup code depends on getting
391 * the first irq? Ugh.
393 * We want to do the calibration only once since we
394 * want to have local timer irqs syncron. CPUs connected
395 * by the same APIC bus have the very same bus frequency.
396 * And we want to have irqs off anyways, no accidental
397 * APIC irq that way.
400 #define TICK_COUNT 100000000
402 static int __init calibrate_APIC_clock(void)
404 unsigned apic, apic_start;
405 unsigned long tsc, tsc_start;
406 int result;
408 local_irq_disable();
411 * Put whatever arbitrary (but long enough) timeout
412 * value into the APIC clock, we just want to get the
413 * counter running for calibration.
415 * No interrupt enable !
417 __setup_APIC_LVTT(250000000, 0, 0);
419 apic_start = apic_read(APIC_TMCCT);
420 #ifdef CONFIG_X86_PM_TIMER
421 if (apic_calibrate_pmtmr && pmtmr_ioport) {
422 pmtimer_wait(5000); /* 5ms wait */
423 apic = apic_read(APIC_TMCCT);
424 result = (apic_start - apic) * 1000L / 5;
425 } else
426 #endif
428 rdtscll(tsc_start);
430 do {
431 apic = apic_read(APIC_TMCCT);
432 rdtscll(tsc);
433 } while ((tsc - tsc_start) < TICK_COUNT &&
434 (apic_start - apic) < TICK_COUNT);
436 result = (apic_start - apic) * 1000L * tsc_khz /
437 (tsc - tsc_start);
440 local_irq_enable();
442 printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
444 printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
445 result / 1000 / 1000, result / 1000 % 1000);
447 /* Calculate the scaled math multiplication factor */
448 lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC,
449 lapic_clockevent.shift);
450 lapic_clockevent.max_delta_ns =
451 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
452 lapic_clockevent.min_delta_ns =
453 clockevent_delta2ns(0xF, &lapic_clockevent);
455 calibration_result = (result * APIC_DIVISOR) / HZ;
458 * Do a sanity check on the APIC calibration result
460 if (calibration_result < (1000000 / HZ)) {
461 printk(KERN_WARNING
462 "APIC frequency too slow, disabling apic timer\n");
463 return -1;
466 return 0;
470 * Setup the boot APIC
472 * Calibrate and verify the result.
474 void __init setup_boot_APIC_clock(void)
477 * The local apic timer can be disabled via the kernel commandline.
478 * Register the lapic timer as a dummy clock event source on SMP
479 * systems, so the broadcast mechanism is used. On UP systems simply
480 * ignore it.
482 if (disable_apic_timer) {
483 printk(KERN_INFO "Disabling APIC timer\n");
484 /* No broadcast on UP ! */
485 if (num_possible_cpus() > 1) {
486 lapic_clockevent.mult = 1;
487 setup_APIC_timer();
489 return;
492 printk(KERN_INFO "Using local APIC timer interrupts.\n");
493 if (calibrate_APIC_clock()) {
494 /* No broadcast on UP ! */
495 if (num_possible_cpus() > 1)
496 setup_APIC_timer();
497 return;
501 * If nmi_watchdog is set to IO_APIC, we need the
502 * PIT/HPET going. Otherwise register lapic as a dummy
503 * device.
505 if (nmi_watchdog != NMI_IO_APIC)
506 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
507 else
508 printk(KERN_WARNING "APIC timer registered as dummy,"
509 " due to nmi_watchdog=%d!\n", nmi_watchdog);
511 setup_APIC_timer();
514 void __cpuinit setup_secondary_APIC_clock(void)
516 setup_APIC_timer();
520 * The guts of the apic timer interrupt
522 static void local_apic_timer_interrupt(void)
524 int cpu = smp_processor_id();
525 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
528 * Normally we should not be here till LAPIC has been initialized but
529 * in some cases like kdump, its possible that there is a pending LAPIC
530 * timer interrupt from previous kernel's context and is delivered in
531 * new kernel the moment interrupts are enabled.
533 * Interrupts are enabled early and LAPIC is setup much later, hence
534 * its possible that when we get here evt->event_handler is NULL.
535 * Check for event_handler being NULL and discard the interrupt as
536 * spurious.
538 if (!evt->event_handler) {
539 printk(KERN_WARNING
540 "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
541 /* Switch it off */
542 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
543 return;
547 * the NMI deadlock-detector uses this.
549 add_pda(apic_timer_irqs, 1);
551 evt->event_handler(evt);
555 * Local APIC timer interrupt. This is the most natural way for doing
556 * local interrupts, but local timer interrupts can be emulated by
557 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
559 * [ if a single-CPU system runs an SMP kernel then we call the local
560 * interrupt as well. Thus we cannot inline the local irq ... ]
562 void smp_apic_timer_interrupt(struct pt_regs *regs)
564 struct pt_regs *old_regs = set_irq_regs(regs);
567 * NOTE! We'd better ACK the irq immediately,
568 * because timer handling can be slow.
570 ack_APIC_irq();
572 * update_process_times() expects us to have done irq_enter().
573 * Besides, if we don't timer interrupts ignore the global
574 * interrupt lock, which is the WrongThing (tm) to do.
576 exit_idle();
577 irq_enter();
578 local_apic_timer_interrupt();
579 irq_exit();
580 set_irq_regs(old_regs);
583 int setup_profiling_timer(unsigned int multiplier)
585 return -EINVAL;
590 * Local APIC start and shutdown
594 * clear_local_APIC - shutdown the local APIC
596 * This is called, when a CPU is disabled and before rebooting, so the state of
597 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
598 * leftovers during boot.
600 void clear_local_APIC(void)
602 int maxlvt;
603 u32 v;
605 /* APIC hasn't been mapped yet */
606 if (!apic_phys)
607 return;
609 maxlvt = lapic_get_maxlvt();
611 * Masking an LVT entry can trigger a local APIC error
612 * if the vector is zero. Mask LVTERR first to prevent this.
614 if (maxlvt >= 3) {
615 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
616 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
619 * Careful: we have to set masks only first to deassert
620 * any level-triggered sources.
622 v = apic_read(APIC_LVTT);
623 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
624 v = apic_read(APIC_LVT0);
625 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
626 v = apic_read(APIC_LVT1);
627 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
628 if (maxlvt >= 4) {
629 v = apic_read(APIC_LVTPC);
630 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
633 /* lets not touch this if we didn't frob it */
634 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
635 if (maxlvt >= 5) {
636 v = apic_read(APIC_LVTTHMR);
637 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
639 #endif
641 * Clean APIC state for other OSs:
643 apic_write(APIC_LVTT, APIC_LVT_MASKED);
644 apic_write(APIC_LVT0, APIC_LVT_MASKED);
645 apic_write(APIC_LVT1, APIC_LVT_MASKED);
646 if (maxlvt >= 3)
647 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
648 if (maxlvt >= 4)
649 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
651 /* Integrated APIC (!82489DX) ? */
652 if (lapic_is_integrated()) {
653 if (maxlvt > 3)
654 /* Clear ESR due to Pentium errata 3AP and 11AP */
655 apic_write(APIC_ESR, 0);
656 apic_read(APIC_ESR);
661 * disable_local_APIC - clear and disable the local APIC
663 void disable_local_APIC(void)
665 unsigned int value;
667 clear_local_APIC();
670 * Disable APIC (implies clearing of registers
671 * for 82489DX!).
673 value = apic_read(APIC_SPIV);
674 value &= ~APIC_SPIV_APIC_ENABLED;
675 apic_write(APIC_SPIV, value);
678 void lapic_shutdown(void)
680 unsigned long flags;
682 if (!cpu_has_apic)
683 return;
685 local_irq_save(flags);
687 disable_local_APIC();
689 local_irq_restore(flags);
693 * This is to verify that we're looking at a real local APIC.
694 * Check these against your board if the CPUs aren't getting
695 * started for no apparent reason.
697 int __init verify_local_APIC(void)
699 unsigned int reg0, reg1;
702 * The version register is read-only in a real APIC.
704 reg0 = apic_read(APIC_LVR);
705 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
706 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
707 reg1 = apic_read(APIC_LVR);
708 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
711 * The two version reads above should print the same
712 * numbers. If the second one is different, then we
713 * poke at a non-APIC.
715 if (reg1 != reg0)
716 return 0;
719 * Check if the version looks reasonably.
721 reg1 = GET_APIC_VERSION(reg0);
722 if (reg1 == 0x00 || reg1 == 0xff)
723 return 0;
724 reg1 = lapic_get_maxlvt();
725 if (reg1 < 0x02 || reg1 == 0xff)
726 return 0;
729 * The ID register is read/write in a real APIC.
731 reg0 = apic_read(APIC_ID);
732 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
733 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
734 reg1 = apic_read(APIC_ID);
735 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
736 apic_write(APIC_ID, reg0);
737 if (reg1 != (reg0 ^ APIC_ID_MASK))
738 return 0;
741 * The next two are just to see if we have sane values.
742 * They're only really relevant if we're in Virtual Wire
743 * compatibility mode, but most boxes are anymore.
745 reg0 = apic_read(APIC_LVT0);
746 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
747 reg1 = apic_read(APIC_LVT1);
748 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
750 return 1;
754 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
756 void __init sync_Arb_IDs(void)
759 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
760 * needed on AMD.
762 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
763 return;
766 * Wait for idle.
768 apic_wait_icr_idle();
770 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
771 apic_write(APIC_ICR, APIC_DEST_ALLINC |
772 APIC_INT_LEVELTRIG | APIC_DM_INIT);
776 * An initial setup of the virtual wire mode.
778 void __init init_bsp_APIC(void)
780 unsigned int value;
783 * Don't do the setup now if we have a SMP BIOS as the
784 * through-I/O-APIC virtual wire mode might be active.
786 if (smp_found_config || !cpu_has_apic)
787 return;
790 * Do not trust the local APIC being empty at bootup.
792 clear_local_APIC();
795 * Enable APIC.
797 value = apic_read(APIC_SPIV);
798 value &= ~APIC_VECTOR_MASK;
799 value |= APIC_SPIV_APIC_ENABLED;
801 #ifdef CONFIG_X86_32
802 /* This bit is reserved on P4/Xeon and should be cleared */
803 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
804 (boot_cpu_data.x86 == 15))
805 value &= ~APIC_SPIV_FOCUS_DISABLED;
806 else
807 #endif
808 value |= APIC_SPIV_FOCUS_DISABLED;
809 value |= SPURIOUS_APIC_VECTOR;
810 apic_write(APIC_SPIV, value);
813 * Set up the virtual wire mode.
815 apic_write(APIC_LVT0, APIC_DM_EXTINT);
816 value = APIC_DM_NMI;
817 if (!lapic_is_integrated()) /* 82489DX */
818 value |= APIC_LVT_LEVEL_TRIGGER;
819 apic_write(APIC_LVT1, value);
823 * setup_local_APIC - setup the local APIC
825 void __cpuinit setup_local_APIC(void)
827 unsigned int value;
828 int i, j;
830 preempt_disable();
831 value = apic_read(APIC_LVR);
833 BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
836 * Double-check whether this APIC is really registered.
837 * This is meaningless in clustered apic mode, so we skip it.
839 if (!apic_id_registered())
840 BUG();
843 * Intel recommends to set DFR, LDR and TPR before enabling
844 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
845 * document number 292116). So here it goes...
847 init_apic_ldr();
850 * Set Task Priority to 'accept all'. We never change this
851 * later on.
853 value = apic_read(APIC_TASKPRI);
854 value &= ~APIC_TPRI_MASK;
855 apic_write(APIC_TASKPRI, value);
858 * After a crash, we no longer service the interrupts and a pending
859 * interrupt from previous kernel might still have ISR bit set.
861 * Most probably by now CPU has serviced that pending interrupt and
862 * it might not have done the ack_APIC_irq() because it thought,
863 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
864 * does not clear the ISR bit and cpu thinks it has already serivced
865 * the interrupt. Hence a vector might get locked. It was noticed
866 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
868 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
869 value = apic_read(APIC_ISR + i*0x10);
870 for (j = 31; j >= 0; j--) {
871 if (value & (1<<j))
872 ack_APIC_irq();
877 * Now that we are all set up, enable the APIC
879 value = apic_read(APIC_SPIV);
880 value &= ~APIC_VECTOR_MASK;
882 * Enable APIC
884 value |= APIC_SPIV_APIC_ENABLED;
886 /* We always use processor focus */
889 * Set spurious IRQ vector
891 value |= SPURIOUS_APIC_VECTOR;
892 apic_write(APIC_SPIV, value);
895 * Set up LVT0, LVT1:
897 * set up through-local-APIC on the BP's LINT0. This is not
898 * strictly necessary in pure symmetric-IO mode, but sometimes
899 * we delegate interrupts to the 8259A.
902 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
904 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
905 if (!smp_processor_id() && !value) {
906 value = APIC_DM_EXTINT;
907 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
908 smp_processor_id());
909 } else {
910 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
911 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
912 smp_processor_id());
914 apic_write(APIC_LVT0, value);
917 * only the BP should see the LINT1 NMI signal, obviously.
919 if (!smp_processor_id())
920 value = APIC_DM_NMI;
921 else
922 value = APIC_DM_NMI | APIC_LVT_MASKED;
923 apic_write(APIC_LVT1, value);
924 preempt_enable();
927 static void __cpuinit lapic_setup_esr(void)
929 unsigned maxlvt = lapic_get_maxlvt();
931 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR);
933 * spec says clear errors after enabling vector.
935 if (maxlvt > 3)
936 apic_write(APIC_ESR, 0);
939 void __cpuinit end_local_APIC_setup(void)
941 lapic_setup_esr();
942 setup_apic_nmi_watchdog(NULL);
943 apic_pm_activate();
946 void check_x2apic(void)
948 int msr, msr2;
950 rdmsr(MSR_IA32_APICBASE, msr, msr2);
952 if (msr & X2APIC_ENABLE) {
953 printk("x2apic enabled by BIOS, switching to x2apic ops\n");
954 x2apic_preenabled = x2apic = 1;
955 apic_ops = &x2apic_ops;
959 void enable_x2apic(void)
961 int msr, msr2;
963 rdmsr(MSR_IA32_APICBASE, msr, msr2);
964 if (!(msr & X2APIC_ENABLE)) {
965 printk("Enabling x2apic\n");
966 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
970 void enable_IR_x2apic(void)
972 #ifdef CONFIG_INTR_REMAP
973 int ret;
974 unsigned long flags;
976 if (!cpu_has_x2apic)
977 return;
979 if (!x2apic_preenabled && disable_x2apic) {
980 printk(KERN_INFO
981 "Skipped enabling x2apic and Interrupt-remapping "
982 "because of nox2apic\n");
983 return;
986 if (x2apic_preenabled && disable_x2apic)
987 panic("Bios already enabled x2apic, can't enforce nox2apic");
989 if (!x2apic_preenabled && skip_ioapic_setup) {
990 printk(KERN_INFO
991 "Skipped enabling x2apic and Interrupt-remapping "
992 "because of skipping io-apic setup\n");
993 return;
996 ret = dmar_table_init();
997 if (ret) {
998 printk(KERN_INFO
999 "dmar_table_init() failed with %d:\n", ret);
1001 if (x2apic_preenabled)
1002 panic("x2apic enabled by bios. But IR enabling failed");
1003 else
1004 printk(KERN_INFO
1005 "Not enabling x2apic,Intr-remapping\n");
1006 return;
1009 local_irq_save(flags);
1010 mask_8259A();
1011 save_mask_IO_APIC_setup();
1013 ret = enable_intr_remapping(1);
1015 if (ret && x2apic_preenabled) {
1016 local_irq_restore(flags);
1017 panic("x2apic enabled by bios. But IR enabling failed");
1020 if (ret)
1021 goto end;
1023 if (!x2apic) {
1024 x2apic = 1;
1025 apic_ops = &x2apic_ops;
1026 enable_x2apic();
1028 end:
1029 if (ret)
1031 * IR enabling failed
1033 restore_IO_APIC_setup();
1034 else
1035 reinit_intr_remapped_IO_APIC(x2apic_preenabled);
1037 unmask_8259A();
1038 local_irq_restore(flags);
1040 if (!ret) {
1041 if (!x2apic_preenabled)
1042 printk(KERN_INFO
1043 "Enabled x2apic and interrupt-remapping\n");
1044 else
1045 printk(KERN_INFO
1046 "Enabled Interrupt-remapping\n");
1047 } else
1048 printk(KERN_ERR
1049 "Failed to enable Interrupt-remapping and x2apic\n");
1050 #else
1051 if (!cpu_has_x2apic)
1052 return;
1054 if (x2apic_preenabled)
1055 panic("x2apic enabled prior OS handover,"
1056 " enable CONFIG_INTR_REMAP");
1058 printk(KERN_INFO "Enable CONFIG_INTR_REMAP for enabling intr-remapping "
1059 " and x2apic\n");
1060 #endif
1062 return;
1066 * Detect and enable local APICs on non-SMP boards.
1067 * Original code written by Keir Fraser.
1068 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1069 * not correctly set up (usually the APIC timer won't work etc.)
1071 static int __init detect_init_APIC(void)
1073 if (!cpu_has_apic) {
1074 printk(KERN_INFO "No local APIC present\n");
1075 return -1;
1078 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1079 boot_cpu_physical_apicid = 0;
1080 return 0;
1083 void __init early_init_lapic_mapping(void)
1085 unsigned long phys_addr;
1088 * If no local APIC can be found then go out
1089 * : it means there is no mpatable and MADT
1091 if (!smp_found_config)
1092 return;
1094 phys_addr = mp_lapic_addr;
1096 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
1097 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1098 APIC_BASE, phys_addr);
1101 * Fetch the APIC ID of the BSP in case we have a
1102 * default configuration (or the MP table is broken).
1104 boot_cpu_physical_apicid = read_apic_id();
1108 * init_apic_mappings - initialize APIC mappings
1110 void __init init_apic_mappings(void)
1112 if (x2apic) {
1113 boot_cpu_physical_apicid = read_apic_id();
1114 return;
1118 * If no local APIC can be found then set up a fake all
1119 * zeroes page to simulate the local APIC and another
1120 * one for the IO-APIC.
1122 if (!smp_found_config && detect_init_APIC()) {
1123 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1124 apic_phys = __pa(apic_phys);
1125 } else
1126 apic_phys = mp_lapic_addr;
1128 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1129 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1130 APIC_BASE, apic_phys);
1133 * Fetch the APIC ID of the BSP in case we have a
1134 * default configuration (or the MP table is broken).
1136 boot_cpu_physical_apicid = read_apic_id();
1140 * This initializes the IO-APIC and APIC hardware if this is
1141 * a UP kernel.
1143 int __init APIC_init_uniprocessor(void)
1145 if (disable_apic) {
1146 printk(KERN_INFO "Apic disabled\n");
1147 return -1;
1149 if (!cpu_has_apic) {
1150 disable_apic = 1;
1151 printk(KERN_INFO "Apic disabled by BIOS\n");
1152 return -1;
1155 enable_IR_x2apic();
1156 setup_apic_routing();
1158 verify_local_APIC();
1160 connect_bsp_APIC();
1162 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1163 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
1165 setup_local_APIC();
1168 * Now enable IO-APICs, actually call clear_IO_APIC
1169 * We need clear_IO_APIC before enabling vector on BP
1171 if (!skip_ioapic_setup && nr_ioapics)
1172 enable_IO_APIC();
1174 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
1175 localise_nmi_watchdog();
1176 end_local_APIC_setup();
1178 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1179 setup_IO_APIC();
1180 else
1181 nr_ioapics = 0;
1182 setup_boot_APIC_clock();
1183 check_nmi_watchdog();
1184 return 0;
1188 * Local APIC interrupts
1192 * This interrupt should _never_ happen with our APIC/SMP architecture
1194 asmlinkage void smp_spurious_interrupt(void)
1196 unsigned int v;
1197 exit_idle();
1198 irq_enter();
1200 * Check if this really is a spurious interrupt and ACK it
1201 * if it is a vectored one. Just in case...
1202 * Spurious interrupts should not be ACKed.
1204 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1205 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1206 ack_APIC_irq();
1208 add_pda(irq_spurious_count, 1);
1209 irq_exit();
1213 * This interrupt should never happen with our APIC/SMP architecture
1215 asmlinkage void smp_error_interrupt(void)
1217 unsigned int v, v1;
1219 exit_idle();
1220 irq_enter();
1221 /* First tickle the hardware, only then report what went on. -- REW */
1222 v = apic_read(APIC_ESR);
1223 apic_write(APIC_ESR, 0);
1224 v1 = apic_read(APIC_ESR);
1225 ack_APIC_irq();
1226 atomic_inc(&irq_err_count);
1228 /* Here is what the APIC error bits mean:
1229 0: Send CS error
1230 1: Receive CS error
1231 2: Send accept error
1232 3: Receive accept error
1233 4: Reserved
1234 5: Send illegal vector
1235 6: Received illegal vector
1236 7: Illegal register address
1238 printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
1239 smp_processor_id(), v , v1);
1240 irq_exit();
1244 * * connect_bsp_APIC - attach the APIC to the interrupt system
1245 * */
1246 void __init connect_bsp_APIC(void)
1248 enable_apic_mode();
1251 void disconnect_bsp_APIC(int virt_wire_setup)
1253 /* Go back to Virtual Wire compatibility mode */
1254 unsigned long value;
1256 /* For the spurious interrupt use vector F, and enable it */
1257 value = apic_read(APIC_SPIV);
1258 value &= ~APIC_VECTOR_MASK;
1259 value |= APIC_SPIV_APIC_ENABLED;
1260 value |= 0xf;
1261 apic_write(APIC_SPIV, value);
1263 if (!virt_wire_setup) {
1265 * For LVT0 make it edge triggered, active high,
1266 * external and enabled
1268 value = apic_read(APIC_LVT0);
1269 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1270 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1271 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1272 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1273 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1274 apic_write(APIC_LVT0, value);
1275 } else {
1276 /* Disable LVT0 */
1277 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1280 /* For LVT1 make it edge triggered, active high, nmi and enabled */
1281 value = apic_read(APIC_LVT1);
1282 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1283 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1284 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1285 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1286 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1287 apic_write(APIC_LVT1, value);
1290 void __cpuinit generic_processor_info(int apicid, int version)
1292 int cpu;
1293 cpumask_t tmp_map;
1295 if (num_processors >= NR_CPUS) {
1296 printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
1297 " Processor ignored.\n", NR_CPUS);
1298 return;
1301 if (num_processors >= maxcpus) {
1302 printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
1303 " Processor ignored.\n", maxcpus);
1304 return;
1307 num_processors++;
1308 cpus_complement(tmp_map, cpu_present_map);
1309 cpu = first_cpu(tmp_map);
1311 physid_set(apicid, phys_cpu_present_map);
1312 if (apicid == boot_cpu_physical_apicid) {
1314 * x86_bios_cpu_apicid is required to have processors listed
1315 * in same order as logical cpu numbers. Hence the first
1316 * entry is BSP, and so on.
1318 cpu = 0;
1320 if (apicid > max_physical_apicid)
1321 max_physical_apicid = apicid;
1323 /* are we being called early in kernel startup? */
1324 if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
1325 u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
1326 u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
1328 cpu_to_apicid[cpu] = apicid;
1329 bios_cpu_apicid[cpu] = apicid;
1330 } else {
1331 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1332 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1335 cpu_set(cpu, cpu_possible_map);
1336 cpu_set(cpu, cpu_present_map);
1339 int hard_smp_processor_id(void)
1341 return read_apic_id();
1345 * Power management
1347 #ifdef CONFIG_PM
1349 static struct {
1350 /* 'active' is true if the local APIC was enabled by us and
1351 not the BIOS; this signifies that we are also responsible
1352 for disabling it before entering apm/acpi suspend */
1353 int active;
1354 /* r/w apic fields */
1355 unsigned int apic_id;
1356 unsigned int apic_taskpri;
1357 unsigned int apic_ldr;
1358 unsigned int apic_dfr;
1359 unsigned int apic_spiv;
1360 unsigned int apic_lvtt;
1361 unsigned int apic_lvtpc;
1362 unsigned int apic_lvt0;
1363 unsigned int apic_lvt1;
1364 unsigned int apic_lvterr;
1365 unsigned int apic_tmict;
1366 unsigned int apic_tdcr;
1367 unsigned int apic_thmr;
1368 } apic_pm_state;
1370 static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1372 unsigned long flags;
1373 int maxlvt;
1375 if (!apic_pm_state.active)
1376 return 0;
1378 maxlvt = lapic_get_maxlvt();
1380 apic_pm_state.apic_id = apic_read(APIC_ID);
1381 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1382 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1383 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1384 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1385 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1386 if (maxlvt >= 4)
1387 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
1388 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1389 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1390 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1391 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1392 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
1393 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
1394 if (maxlvt >= 5)
1395 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1396 #endif
1398 local_irq_save(flags);
1399 disable_local_APIC();
1400 local_irq_restore(flags);
1401 return 0;
1404 static int lapic_resume(struct sys_device *dev)
1406 unsigned int l, h;
1407 unsigned long flags;
1408 int maxlvt;
1410 if (!apic_pm_state.active)
1411 return 0;
1413 maxlvt = lapic_get_maxlvt();
1415 local_irq_save(flags);
1417 #ifdef CONFIG_X86_64
1418 if (x2apic)
1419 enable_x2apic();
1420 else
1421 #endif
1423 * Make sure the APICBASE points to the right address
1425 * FIXME! This will be wrong if we ever support suspend on
1426 * SMP! We'll need to do this as part of the CPU restore!
1428 rdmsr(MSR_IA32_APICBASE, l, h);
1429 l &= ~MSR_IA32_APICBASE_BASE;
1430 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1431 wrmsr(MSR_IA32_APICBASE, l, h);
1433 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1434 apic_write(APIC_ID, apic_pm_state.apic_id);
1435 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1436 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1437 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1438 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1439 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1440 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
1441 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
1442 if (maxlvt >= 5)
1443 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
1444 #endif
1445 if (maxlvt >= 4)
1446 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
1447 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
1448 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
1449 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
1450 apic_write(APIC_ESR, 0);
1451 apic_read(APIC_ESR);
1452 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
1453 apic_write(APIC_ESR, 0);
1454 apic_read(APIC_ESR);
1456 local_irq_restore(flags);
1458 return 0;
1461 static struct sysdev_class lapic_sysclass = {
1462 .name = "lapic",
1463 .resume = lapic_resume,
1464 .suspend = lapic_suspend,
1467 static struct sys_device device_lapic = {
1468 .id = 0,
1469 .cls = &lapic_sysclass,
1472 static void __cpuinit apic_pm_activate(void)
1474 apic_pm_state.active = 1;
1477 static int __init init_lapic_sysfs(void)
1479 int error;
1481 if (!cpu_has_apic)
1482 return 0;
1483 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
1485 error = sysdev_class_register(&lapic_sysclass);
1486 if (!error)
1487 error = sysdev_register(&device_lapic);
1488 return error;
1490 device_initcall(init_lapic_sysfs);
1492 #else /* CONFIG_PM */
1494 static void apic_pm_activate(void) { }
1496 #endif /* CONFIG_PM */
1499 * apic_is_clustered_box() -- Check if we can expect good TSC
1501 * Thus far, the major user of this is IBM's Summit2 series:
1503 * Clustered boxes may have unsynced TSC problems if they are
1504 * multi-chassis. Use available data to take a good guess.
1505 * If in doubt, go HPET.
1507 __cpuinit int apic_is_clustered_box(void)
1509 int i, clusters, zeros;
1510 unsigned id;
1511 u16 *bios_cpu_apicid;
1512 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
1515 * there is not this kind of box with AMD CPU yet.
1516 * Some AMD box with quadcore cpu and 8 sockets apicid
1517 * will be [4, 0x23] or [8, 0x27] could be thought to
1518 * vsmp box still need checking...
1520 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
1521 return 0;
1523 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
1524 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
1526 for (i = 0; i < NR_CPUS; i++) {
1527 /* are we being called early in kernel startup? */
1528 if (bios_cpu_apicid) {
1529 id = bios_cpu_apicid[i];
1531 else if (i < nr_cpu_ids) {
1532 if (cpu_present(i))
1533 id = per_cpu(x86_bios_cpu_apicid, i);
1534 else
1535 continue;
1537 else
1538 break;
1540 if (id != BAD_APICID)
1541 __set_bit(APIC_CLUSTERID(id), clustermap);
1544 /* Problem: Partially populated chassis may not have CPUs in some of
1545 * the APIC clusters they have been allocated. Only present CPUs have
1546 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
1547 * Since clusters are allocated sequentially, count zeros only if
1548 * they are bounded by ones.
1550 clusters = 0;
1551 zeros = 0;
1552 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
1553 if (test_bit(i, clustermap)) {
1554 clusters += 1 + zeros;
1555 zeros = 0;
1556 } else
1557 ++zeros;
1560 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
1561 * not guaranteed to be synced between boards
1563 if (is_vsmp_box() && clusters > 1)
1564 return 1;
1567 * If clusters > 2, then should be multi-chassis.
1568 * May have to revisit this when multi-core + hyperthreaded CPUs come
1569 * out, but AFAIK this will work even for them.
1571 return (clusters > 2);
1574 static __init int setup_nox2apic(char *str)
1576 disable_x2apic = 1;
1577 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_X2APIC);
1578 return 0;
1580 early_param("nox2apic", setup_nox2apic);
1584 * APIC command line parameters
1586 static int __init apic_set_verbosity(char *str)
1588 if (str == NULL) {
1589 skip_ioapic_setup = 0;
1590 ioapic_force = 1;
1591 return 0;
1593 if (strcmp("debug", str) == 0)
1594 apic_verbosity = APIC_DEBUG;
1595 else if (strcmp("verbose", str) == 0)
1596 apic_verbosity = APIC_VERBOSE;
1597 else {
1598 printk(KERN_WARNING "APIC Verbosity level %s not recognised"
1599 " use apic=verbose or apic=debug\n", str);
1600 return -EINVAL;
1603 return 0;
1605 early_param("apic", apic_set_verbosity);
1607 static __init int setup_disableapic(char *str)
1609 disable_apic = 1;
1610 setup_clear_cpu_cap(X86_FEATURE_APIC);
1611 return 0;
1613 early_param("disableapic", setup_disableapic);
1615 /* same as disableapic, for compatibility */
1616 static __init int setup_nolapic(char *str)
1618 return setup_disableapic(str);
1620 early_param("nolapic", setup_nolapic);
1622 static int __init parse_lapic_timer_c2_ok(char *arg)
1624 local_apic_timer_c2_ok = 1;
1625 return 0;
1627 early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
1629 static int __init parse_disable_apic_timer(char *arg)
1631 disable_apic_timer = 1;
1632 return 0;
1634 early_param("noapictimer", parse_disable_apic_timer);
1636 static int __init parse_nolapic_timer(char *arg)
1638 disable_apic_timer = 1;
1639 return 0;
1641 early_param("nolapic_timer", parse_nolapic_timer);
1643 static __init int setup_apicpmtimer(char *s)
1645 apic_calibrate_pmtmr = 1;
1646 notsc_setup(NULL);
1647 return 0;
1649 __setup("apicpmtimer", setup_apicpmtimer);
1651 static int __init lapic_insert_resource(void)
1653 if (!apic_phys)
1654 return -1;
1656 /* Put local APIC into the resource map. */
1657 lapic_resource.start = apic_phys;
1658 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
1659 insert_resource(&iomem_resource, &lapic_resource);
1661 return 0;
1665 * need call insert after e820_reserve_resources()
1666 * that is using request_resource
1668 late_initcall(lapic_insert_resource);