1 /* irq.c: UltraSparc IRQ handling/init/registry.
3 * Copyright (C) 1997, 2007, 2008 David S. Miller (davem@davemloft.net)
4 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
5 * Copyright (C) 1998 Jakub Jelinek (jj@ultra.linux.cz)
8 #include <linux/module.h>
9 #include <linux/sched.h>
10 #include <linux/linkage.h>
11 #include <linux/ptrace.h>
12 #include <linux/errno.h>
13 #include <linux/kernel_stat.h>
14 #include <linux/signal.h>
16 #include <linux/interrupt.h>
17 #include <linux/slab.h>
18 #include <linux/random.h>
19 #include <linux/init.h>
20 #include <linux/delay.h>
21 #include <linux/proc_fs.h>
22 #include <linux/seq_file.h>
23 #include <linux/ftrace.h>
24 #include <linux/irq.h>
25 #include <linux/kmemleak.h>
27 #include <asm/ptrace.h>
28 #include <asm/processor.h>
29 #include <asm/atomic.h>
30 #include <asm/system.h>
33 #include <asm/iommu.h>
35 #include <asm/oplib.h>
37 #include <asm/timer.h>
39 #include <asm/starfire.h>
40 #include <asm/uaccess.h>
41 #include <asm/cache.h>
42 #include <asm/cpudata.h>
43 #include <asm/auxio.h>
45 #include <asm/hypervisor.h>
46 #include <asm/cacheflush.h>
52 #define NUM_IVECS (IMAP_INR + 1)
54 struct ino_bucket
*ivector_table
;
55 unsigned long ivector_table_pa
;
57 /* On several sun4u processors, it is illegal to mix bypass and
58 * non-bypass accesses. Therefore we access all INO buckets
59 * using bypass accesses only.
61 static unsigned long bucket_get_chain_pa(unsigned long bucket_pa
)
65 __asm__
__volatile__("ldxa [%1] %2, %0"
68 offsetof(struct ino_bucket
,
70 "i" (ASI_PHYS_USE_EC
));
75 static void bucket_clear_chain_pa(unsigned long bucket_pa
)
77 __asm__
__volatile__("stxa %%g0, [%0] %1"
80 offsetof(struct ino_bucket
,
82 "i" (ASI_PHYS_USE_EC
));
85 static unsigned int bucket_get_virt_irq(unsigned long bucket_pa
)
89 __asm__
__volatile__("lduwa [%1] %2, %0"
92 offsetof(struct ino_bucket
,
94 "i" (ASI_PHYS_USE_EC
));
99 static void bucket_set_virt_irq(unsigned long bucket_pa
,
100 unsigned int virt_irq
)
102 __asm__
__volatile__("stwa %0, [%1] %2"
106 offsetof(struct ino_bucket
,
108 "i" (ASI_PHYS_USE_EC
));
111 #define irq_work_pa(__cpu) &(trap_block[(__cpu)].irq_worklist_pa)
114 unsigned int dev_handle
;
115 unsigned int dev_ino
;
117 } virt_irq_table
[NR_IRQS
];
118 static DEFINE_SPINLOCK(virt_irq_alloc_lock
);
120 unsigned char virt_irq_alloc(unsigned int dev_handle
,
121 unsigned int dev_ino
)
126 BUILD_BUG_ON(NR_IRQS
>= 256);
128 spin_lock_irqsave(&virt_irq_alloc_lock
, flags
);
130 for (ent
= 1; ent
< NR_IRQS
; ent
++) {
131 if (!virt_irq_table
[ent
].in_use
)
134 if (ent
>= NR_IRQS
) {
135 printk(KERN_ERR
"IRQ: Out of virtual IRQs.\n");
138 virt_irq_table
[ent
].dev_handle
= dev_handle
;
139 virt_irq_table
[ent
].dev_ino
= dev_ino
;
140 virt_irq_table
[ent
].in_use
= 1;
143 spin_unlock_irqrestore(&virt_irq_alloc_lock
, flags
);
148 #ifdef CONFIG_PCI_MSI
149 void virt_irq_free(unsigned int virt_irq
)
153 if (virt_irq
>= NR_IRQS
)
156 spin_lock_irqsave(&virt_irq_alloc_lock
, flags
);
158 virt_irq_table
[virt_irq
].in_use
= 0;
160 spin_unlock_irqrestore(&virt_irq_alloc_lock
, flags
);
165 * /proc/interrupts printing:
168 int show_interrupts(struct seq_file
*p
, void *v
)
170 int i
= *(loff_t
*) v
, j
;
171 struct irqaction
* action
;
176 for_each_online_cpu(j
)
177 seq_printf(p
, "CPU%d ",j
);
182 raw_spin_lock_irqsave(&irq_desc
[i
].lock
, flags
);
183 action
= irq_desc
[i
].action
;
186 seq_printf(p
, "%3d: ",i
);
188 seq_printf(p
, "%10u ", kstat_irqs(i
));
190 for_each_online_cpu(j
)
191 seq_printf(p
, "%10u ", kstat_irqs_cpu(i
, j
));
193 seq_printf(p
, " %9s", irq_desc
[i
].chip
->name
);
194 seq_printf(p
, " %s", action
->name
);
196 for (action
=action
->next
; action
; action
= action
->next
)
197 seq_printf(p
, ", %s", action
->name
);
201 raw_spin_unlock_irqrestore(&irq_desc
[i
].lock
, flags
);
202 } else if (i
== NR_IRQS
) {
203 seq_printf(p
, "NMI: ");
204 for_each_online_cpu(j
)
205 seq_printf(p
, "%10u ", cpu_data(j
).__nmi_count
);
206 seq_printf(p
, " Non-maskable interrupts\n");
211 static unsigned int sun4u_compute_tid(unsigned long imap
, unsigned long cpuid
)
215 if (this_is_starfire
) {
216 tid
= starfire_translate(imap
, cpuid
);
217 tid
<<= IMAP_TID_SHIFT
;
220 if (tlb_type
== cheetah
|| tlb_type
== cheetah_plus
) {
223 __asm__ ("rdpr %%ver, %0" : "=r" (ver
));
224 if ((ver
>> 32UL) == __JALAPENO_ID
||
225 (ver
>> 32UL) == __SERRANO_ID
) {
226 tid
= cpuid
<< IMAP_TID_SHIFT
;
227 tid
&= IMAP_TID_JBUS
;
229 unsigned int a
= cpuid
& 0x1f;
230 unsigned int n
= (cpuid
>> 5) & 0x1f;
232 tid
= ((a
<< IMAP_AID_SHIFT
) |
233 (n
<< IMAP_NID_SHIFT
));
234 tid
&= (IMAP_AID_SAFARI
|
238 tid
= cpuid
<< IMAP_TID_SHIFT
;
246 struct irq_handler_data
{
250 void (*pre_handler
)(unsigned int, void *, void *);
256 static int irq_choose_cpu(unsigned int virt_irq
, const struct cpumask
*affinity
)
261 cpumask_copy(&mask
, affinity
);
262 if (cpus_equal(mask
, cpu_online_map
)) {
263 cpuid
= map_to_cpu(virt_irq
);
267 cpus_and(tmp
, cpu_online_map
, mask
);
268 cpuid
= cpus_empty(tmp
) ? map_to_cpu(virt_irq
) : first_cpu(tmp
);
274 #define irq_choose_cpu(virt_irq, affinity) \
275 real_hard_smp_processor_id()
278 static void sun4u_irq_enable(unsigned int virt_irq
)
280 struct irq_handler_data
*data
= get_irq_chip_data(virt_irq
);
283 unsigned long cpuid
, imap
, val
;
286 cpuid
= irq_choose_cpu(virt_irq
,
287 irq_desc
[virt_irq
].affinity
);
290 tid
= sun4u_compute_tid(imap
, cpuid
);
292 val
= upa_readq(imap
);
293 val
&= ~(IMAP_TID_UPA
| IMAP_TID_JBUS
|
294 IMAP_AID_SAFARI
| IMAP_NID_SAFARI
);
295 val
|= tid
| IMAP_VALID
;
296 upa_writeq(val
, imap
);
297 upa_writeq(ICLR_IDLE
, data
->iclr
);
301 static int sun4u_set_affinity(unsigned int virt_irq
,
302 const struct cpumask
*mask
)
304 struct irq_handler_data
*data
= get_irq_chip_data(virt_irq
);
307 unsigned long cpuid
, imap
, val
;
310 cpuid
= irq_choose_cpu(virt_irq
, mask
);
313 tid
= sun4u_compute_tid(imap
, cpuid
);
315 val
= upa_readq(imap
);
316 val
&= ~(IMAP_TID_UPA
| IMAP_TID_JBUS
|
317 IMAP_AID_SAFARI
| IMAP_NID_SAFARI
);
318 val
|= tid
| IMAP_VALID
;
319 upa_writeq(val
, imap
);
320 upa_writeq(ICLR_IDLE
, data
->iclr
);
326 /* Don't do anything. The desc->status check for IRQ_DISABLED in
327 * handler_irq() will skip the handler call and that will leave the
328 * interrupt in the sent state. The next ->enable() call will hit the
329 * ICLR register to reset the state machine.
331 * This scheme is necessary, instead of clearing the Valid bit in the
332 * IMAP register, to handle the case of IMAP registers being shared by
333 * multiple INOs (and thus ICLR registers). Since we use a different
334 * virtual IRQ for each shared IMAP instance, the generic code thinks
335 * there is only one user so it prematurely calls ->disable() on
338 * We have to provide an explicit ->disable() method instead of using
339 * NULL to get the default. The reason is that if the generic code
340 * sees that, it also hooks up a default ->shutdown method which
341 * invokes ->mask() which we do not want. See irq_chip_set_defaults().
343 static void sun4u_irq_disable(unsigned int virt_irq
)
347 static void sun4u_irq_eoi(unsigned int virt_irq
)
349 struct irq_handler_data
*data
= get_irq_chip_data(virt_irq
);
350 struct irq_desc
*desc
= irq_desc
+ virt_irq
;
352 if (unlikely(desc
->status
& (IRQ_DISABLED
|IRQ_INPROGRESS
)))
356 upa_writeq(ICLR_IDLE
, data
->iclr
);
359 static void sun4v_irq_enable(unsigned int virt_irq
)
361 unsigned int ino
= virt_irq_table
[virt_irq
].dev_ino
;
362 unsigned long cpuid
= irq_choose_cpu(virt_irq
,
363 irq_desc
[virt_irq
].affinity
);
366 err
= sun4v_intr_settarget(ino
, cpuid
);
368 printk(KERN_ERR
"sun4v_intr_settarget(%x,%lu): "
369 "err(%d)\n", ino
, cpuid
, err
);
370 err
= sun4v_intr_setstate(ino
, HV_INTR_STATE_IDLE
);
372 printk(KERN_ERR
"sun4v_intr_setstate(%x): "
373 "err(%d)\n", ino
, err
);
374 err
= sun4v_intr_setenabled(ino
, HV_INTR_ENABLED
);
376 printk(KERN_ERR
"sun4v_intr_setenabled(%x): err(%d)\n",
380 static int sun4v_set_affinity(unsigned int virt_irq
,
381 const struct cpumask
*mask
)
383 unsigned int ino
= virt_irq_table
[virt_irq
].dev_ino
;
384 unsigned long cpuid
= irq_choose_cpu(virt_irq
, mask
);
387 err
= sun4v_intr_settarget(ino
, cpuid
);
389 printk(KERN_ERR
"sun4v_intr_settarget(%x,%lu): "
390 "err(%d)\n", ino
, cpuid
, err
);
395 static void sun4v_irq_disable(unsigned int virt_irq
)
397 unsigned int ino
= virt_irq_table
[virt_irq
].dev_ino
;
400 err
= sun4v_intr_setenabled(ino
, HV_INTR_DISABLED
);
402 printk(KERN_ERR
"sun4v_intr_setenabled(%x): "
403 "err(%d)\n", ino
, err
);
406 static void sun4v_irq_eoi(unsigned int virt_irq
)
408 unsigned int ino
= virt_irq_table
[virt_irq
].dev_ino
;
409 struct irq_desc
*desc
= irq_desc
+ virt_irq
;
412 if (unlikely(desc
->status
& (IRQ_DISABLED
|IRQ_INPROGRESS
)))
415 err
= sun4v_intr_setstate(ino
, HV_INTR_STATE_IDLE
);
417 printk(KERN_ERR
"sun4v_intr_setstate(%x): "
418 "err(%d)\n", ino
, err
);
421 static void sun4v_virq_enable(unsigned int virt_irq
)
423 unsigned long cpuid
, dev_handle
, dev_ino
;
426 cpuid
= irq_choose_cpu(virt_irq
, irq_desc
[virt_irq
].affinity
);
428 dev_handle
= virt_irq_table
[virt_irq
].dev_handle
;
429 dev_ino
= virt_irq_table
[virt_irq
].dev_ino
;
431 err
= sun4v_vintr_set_target(dev_handle
, dev_ino
, cpuid
);
433 printk(KERN_ERR
"sun4v_vintr_set_target(%lx,%lx,%lu): "
435 dev_handle
, dev_ino
, cpuid
, err
);
436 err
= sun4v_vintr_set_state(dev_handle
, dev_ino
,
439 printk(KERN_ERR
"sun4v_vintr_set_state(%lx,%lx,"
440 "HV_INTR_STATE_IDLE): err(%d)\n",
441 dev_handle
, dev_ino
, err
);
442 err
= sun4v_vintr_set_valid(dev_handle
, dev_ino
,
445 printk(KERN_ERR
"sun4v_vintr_set_state(%lx,%lx,"
446 "HV_INTR_ENABLED): err(%d)\n",
447 dev_handle
, dev_ino
, err
);
450 static int sun4v_virt_set_affinity(unsigned int virt_irq
,
451 const struct cpumask
*mask
)
453 unsigned long cpuid
, dev_handle
, dev_ino
;
456 cpuid
= irq_choose_cpu(virt_irq
, mask
);
458 dev_handle
= virt_irq_table
[virt_irq
].dev_handle
;
459 dev_ino
= virt_irq_table
[virt_irq
].dev_ino
;
461 err
= sun4v_vintr_set_target(dev_handle
, dev_ino
, cpuid
);
463 printk(KERN_ERR
"sun4v_vintr_set_target(%lx,%lx,%lu): "
465 dev_handle
, dev_ino
, cpuid
, err
);
470 static void sun4v_virq_disable(unsigned int virt_irq
)
472 unsigned long dev_handle
, dev_ino
;
475 dev_handle
= virt_irq_table
[virt_irq
].dev_handle
;
476 dev_ino
= virt_irq_table
[virt_irq
].dev_ino
;
478 err
= sun4v_vintr_set_valid(dev_handle
, dev_ino
,
481 printk(KERN_ERR
"sun4v_vintr_set_state(%lx,%lx,"
482 "HV_INTR_DISABLED): err(%d)\n",
483 dev_handle
, dev_ino
, err
);
486 static void sun4v_virq_eoi(unsigned int virt_irq
)
488 struct irq_desc
*desc
= irq_desc
+ virt_irq
;
489 unsigned long dev_handle
, dev_ino
;
492 if (unlikely(desc
->status
& (IRQ_DISABLED
|IRQ_INPROGRESS
)))
495 dev_handle
= virt_irq_table
[virt_irq
].dev_handle
;
496 dev_ino
= virt_irq_table
[virt_irq
].dev_ino
;
498 err
= sun4v_vintr_set_state(dev_handle
, dev_ino
,
501 printk(KERN_ERR
"sun4v_vintr_set_state(%lx,%lx,"
502 "HV_INTR_STATE_IDLE): err(%d)\n",
503 dev_handle
, dev_ino
, err
);
506 static struct irq_chip sun4u_irq
= {
508 .enable
= sun4u_irq_enable
,
509 .disable
= sun4u_irq_disable
,
510 .eoi
= sun4u_irq_eoi
,
511 .set_affinity
= sun4u_set_affinity
,
514 static struct irq_chip sun4v_irq
= {
516 .enable
= sun4v_irq_enable
,
517 .disable
= sun4v_irq_disable
,
518 .eoi
= sun4v_irq_eoi
,
519 .set_affinity
= sun4v_set_affinity
,
522 static struct irq_chip sun4v_virq
= {
524 .enable
= sun4v_virq_enable
,
525 .disable
= sun4v_virq_disable
,
526 .eoi
= sun4v_virq_eoi
,
527 .set_affinity
= sun4v_virt_set_affinity
,
530 static void pre_flow_handler(unsigned int virt_irq
,
531 struct irq_desc
*desc
)
533 struct irq_handler_data
*data
= get_irq_chip_data(virt_irq
);
534 unsigned int ino
= virt_irq_table
[virt_irq
].dev_ino
;
536 data
->pre_handler(ino
, data
->arg1
, data
->arg2
);
538 handle_fasteoi_irq(virt_irq
, desc
);
541 void irq_install_pre_handler(int virt_irq
,
542 void (*func
)(unsigned int, void *, void *),
543 void *arg1
, void *arg2
)
545 struct irq_handler_data
*data
= get_irq_chip_data(virt_irq
);
546 struct irq_desc
*desc
= irq_desc
+ virt_irq
;
548 data
->pre_handler
= func
;
552 desc
->handle_irq
= pre_flow_handler
;
555 unsigned int build_irq(int inofixup
, unsigned long iclr
, unsigned long imap
)
557 struct ino_bucket
*bucket
;
558 struct irq_handler_data
*data
;
559 unsigned int virt_irq
;
562 BUG_ON(tlb_type
== hypervisor
);
564 ino
= (upa_readq(imap
) & (IMAP_IGN
| IMAP_INO
)) + inofixup
;
565 bucket
= &ivector_table
[ino
];
566 virt_irq
= bucket_get_virt_irq(__pa(bucket
));
568 virt_irq
= virt_irq_alloc(0, ino
);
569 bucket_set_virt_irq(__pa(bucket
), virt_irq
);
570 set_irq_chip_and_handler_name(virt_irq
,
576 data
= get_irq_chip_data(virt_irq
);
580 data
= kzalloc(sizeof(struct irq_handler_data
), GFP_ATOMIC
);
581 if (unlikely(!data
)) {
582 prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
585 set_irq_chip_data(virt_irq
, data
);
594 static unsigned int sun4v_build_common(unsigned long sysino
,
595 struct irq_chip
*chip
)
597 struct ino_bucket
*bucket
;
598 struct irq_handler_data
*data
;
599 unsigned int virt_irq
;
601 BUG_ON(tlb_type
!= hypervisor
);
603 bucket
= &ivector_table
[sysino
];
604 virt_irq
= bucket_get_virt_irq(__pa(bucket
));
606 virt_irq
= virt_irq_alloc(0, sysino
);
607 bucket_set_virt_irq(__pa(bucket
), virt_irq
);
608 set_irq_chip_and_handler_name(virt_irq
, chip
,
613 data
= get_irq_chip_data(virt_irq
);
617 data
= kzalloc(sizeof(struct irq_handler_data
), GFP_ATOMIC
);
618 if (unlikely(!data
)) {
619 prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
622 set_irq_chip_data(virt_irq
, data
);
624 /* Catch accidental accesses to these things. IMAP/ICLR handling
625 * is done by hypervisor calls on sun4v platforms, not by direct
635 unsigned int sun4v_build_irq(u32 devhandle
, unsigned int devino
)
637 unsigned long sysino
= sun4v_devino_to_sysino(devhandle
, devino
);
639 return sun4v_build_common(sysino
, &sun4v_irq
);
642 unsigned int sun4v_build_virq(u32 devhandle
, unsigned int devino
)
644 struct irq_handler_data
*data
;
645 unsigned long hv_err
, cookie
;
646 struct ino_bucket
*bucket
;
647 struct irq_desc
*desc
;
648 unsigned int virt_irq
;
650 bucket
= kzalloc(sizeof(struct ino_bucket
), GFP_ATOMIC
);
651 if (unlikely(!bucket
))
654 /* The only reference we store to the IRQ bucket is
655 * by physical address which kmemleak can't see, tell
656 * it that this object explicitly is not a leak and
659 kmemleak_not_leak(bucket
);
661 __flush_dcache_range((unsigned long) bucket
,
662 ((unsigned long) bucket
+
663 sizeof(struct ino_bucket
)));
665 virt_irq
= virt_irq_alloc(devhandle
, devino
);
666 bucket_set_virt_irq(__pa(bucket
), virt_irq
);
668 set_irq_chip_and_handler_name(virt_irq
, &sun4v_virq
,
672 data
= kzalloc(sizeof(struct irq_handler_data
), GFP_ATOMIC
);
676 /* In order to make the LDC channel startup sequence easier,
677 * especially wrt. locking, we do not let request_irq() enable
680 desc
= irq_desc
+ virt_irq
;
681 desc
->status
|= IRQ_NOAUTOEN
;
683 set_irq_chip_data(virt_irq
, data
);
685 /* Catch accidental accesses to these things. IMAP/ICLR handling
686 * is done by hypervisor calls on sun4v platforms, not by direct
692 cookie
= ~__pa(bucket
);
693 hv_err
= sun4v_vintr_set_cookie(devhandle
, devino
, cookie
);
695 prom_printf("IRQ: Fatal, cannot set cookie for [%x:%x] "
696 "err=%lu\n", devhandle
, devino
, hv_err
);
703 void ack_bad_irq(unsigned int virt_irq
)
705 unsigned int ino
= virt_irq_table
[virt_irq
].dev_ino
;
710 printk(KERN_CRIT
"Unexpected IRQ from ino[%x] virt_irq[%u]\n",
714 void *hardirq_stack
[NR_CPUS
];
715 void *softirq_stack
[NR_CPUS
];
717 void __irq_entry
handler_irq(int irq
, struct pt_regs
*regs
)
719 unsigned long pstate
, bucket_pa
;
720 struct pt_regs
*old_regs
;
723 clear_softint(1 << irq
);
725 old_regs
= set_irq_regs(regs
);
728 /* Grab an atomic snapshot of the pending IVECs. */
729 __asm__
__volatile__("rdpr %%pstate, %0\n\t"
730 "wrpr %0, %3, %%pstate\n\t"
733 "wrpr %0, 0x0, %%pstate\n\t"
734 : "=&r" (pstate
), "=&r" (bucket_pa
)
735 : "r" (irq_work_pa(smp_processor_id())),
739 orig_sp
= set_hardirq_stack();
742 struct irq_desc
*desc
;
743 unsigned long next_pa
;
744 unsigned int virt_irq
;
746 next_pa
= bucket_get_chain_pa(bucket_pa
);
747 virt_irq
= bucket_get_virt_irq(bucket_pa
);
748 bucket_clear_chain_pa(bucket_pa
);
750 desc
= irq_desc
+ virt_irq
;
752 if (!(desc
->status
& IRQ_DISABLED
))
753 desc
->handle_irq(virt_irq
, desc
);
758 restore_hardirq_stack(orig_sp
);
761 set_irq_regs(old_regs
);
764 void do_softirq(void)
771 local_irq_save(flags
);
773 if (local_softirq_pending()) {
774 void *orig_sp
, *sp
= softirq_stack
[smp_processor_id()];
776 sp
+= THREAD_SIZE
- 192 - STACK_BIAS
;
778 __asm__
__volatile__("mov %%sp, %0\n\t"
783 __asm__
__volatile__("mov %0, %%sp"
787 local_irq_restore(flags
);
790 #ifdef CONFIG_HOTPLUG_CPU
791 void fixup_irqs(void)
795 for (irq
= 0; irq
< NR_IRQS
; irq
++) {
798 raw_spin_lock_irqsave(&irq_desc
[irq
].lock
, flags
);
799 if (irq_desc
[irq
].action
&&
800 !(irq_desc
[irq
].status
& IRQ_PER_CPU
)) {
801 if (irq_desc
[irq
].chip
->set_affinity
)
802 irq_desc
[irq
].chip
->set_affinity(irq
,
803 irq_desc
[irq
].affinity
);
805 raw_spin_unlock_irqrestore(&irq_desc
[irq
].lock
, flags
);
808 tick_ops
->disable_irq();
819 static struct sun5_timer
*prom_timers
;
820 static u64 prom_limit0
, prom_limit1
;
822 static void map_prom_timers(void)
824 struct device_node
*dp
;
825 const unsigned int *addr
;
827 /* PROM timer node hangs out in the top level of device siblings... */
828 dp
= of_find_node_by_path("/");
831 if (!strcmp(dp
->name
, "counter-timer"))
836 /* Assume if node is not present, PROM uses different tick mechanism
837 * which we should not care about.
840 prom_timers
= (struct sun5_timer
*) 0;
844 /* If PROM is really using this, it must be mapped by him. */
845 addr
= of_get_property(dp
, "address", NULL
);
847 prom_printf("PROM does not have timer mapped, trying to continue.\n");
848 prom_timers
= (struct sun5_timer
*) 0;
851 prom_timers
= (struct sun5_timer
*) ((unsigned long)addr
[0]);
854 static void kill_prom_timer(void)
859 /* Save them away for later. */
860 prom_limit0
= prom_timers
->limit0
;
861 prom_limit1
= prom_timers
->limit1
;
863 /* Just as in sun4c/sun4m PROM uses timer which ticks at IRQ 14.
864 * We turn both off here just to be paranoid.
866 prom_timers
->limit0
= 0;
867 prom_timers
->limit1
= 0;
869 /* Wheee, eat the interrupt packet too... */
870 __asm__
__volatile__(
872 " ldxa [%%g0] %0, %%g1\n"
873 " ldxa [%%g2] %1, %%g1\n"
874 " stxa %%g0, [%%g0] %0\n"
877 : "i" (ASI_INTR_RECEIVE
), "i" (ASI_INTR_R
)
881 void notrace
init_irqwork_curcpu(void)
883 int cpu
= hard_smp_processor_id();
885 trap_block
[cpu
].irq_worklist_pa
= 0UL;
888 /* Please be very careful with register_one_mondo() and
889 * sun4v_register_mondo_queues().
891 * On SMP this gets invoked from the CPU trampoline before
892 * the cpu has fully taken over the trap table from OBP,
893 * and it's kernel stack + %g6 thread register state is
894 * not fully cooked yet.
896 * Therefore you cannot make any OBP calls, not even prom_printf,
897 * from these two routines.
899 static void __cpuinit notrace
register_one_mondo(unsigned long paddr
, unsigned long type
, unsigned long qmask
)
901 unsigned long num_entries
= (qmask
+ 1) / 64;
902 unsigned long status
;
904 status
= sun4v_cpu_qconf(type
, paddr
, num_entries
);
905 if (status
!= HV_EOK
) {
906 prom_printf("SUN4V: sun4v_cpu_qconf(%lu:%lx:%lu) failed, "
907 "err %lu\n", type
, paddr
, num_entries
, status
);
912 void __cpuinit notrace
sun4v_register_mondo_queues(int this_cpu
)
914 struct trap_per_cpu
*tb
= &trap_block
[this_cpu
];
916 register_one_mondo(tb
->cpu_mondo_pa
, HV_CPU_QUEUE_CPU_MONDO
,
917 tb
->cpu_mondo_qmask
);
918 register_one_mondo(tb
->dev_mondo_pa
, HV_CPU_QUEUE_DEVICE_MONDO
,
919 tb
->dev_mondo_qmask
);
920 register_one_mondo(tb
->resum_mondo_pa
, HV_CPU_QUEUE_RES_ERROR
,
922 register_one_mondo(tb
->nonresum_mondo_pa
, HV_CPU_QUEUE_NONRES_ERROR
,
926 /* Each queue region must be a power of 2 multiple of 64 bytes in
927 * size. The base real address must be aligned to the size of the
928 * region. Thus, an 8KB queue must be 8KB aligned, for example.
930 static void __init
alloc_one_queue(unsigned long *pa_ptr
, unsigned long qmask
)
932 unsigned long size
= PAGE_ALIGN(qmask
+ 1);
933 unsigned long order
= get_order(size
);
936 p
= __get_free_pages(GFP_KERNEL
, order
);
938 prom_printf("SUN4V: Error, cannot allocate queue.\n");
945 static void __init
init_cpu_send_mondo_info(struct trap_per_cpu
*tb
)
950 BUILD_BUG_ON((NR_CPUS
* sizeof(u16
)) > (PAGE_SIZE
- 64));
952 page
= get_zeroed_page(GFP_KERNEL
);
954 prom_printf("SUN4V: Error, cannot allocate cpu mondo page.\n");
958 tb
->cpu_mondo_block_pa
= __pa(page
);
959 tb
->cpu_list_pa
= __pa(page
+ 64);
963 /* Allocate mondo and error queues for all possible cpus. */
964 static void __init
sun4v_init_mondo_queues(void)
968 for_each_possible_cpu(cpu
) {
969 struct trap_per_cpu
*tb
= &trap_block
[cpu
];
971 alloc_one_queue(&tb
->cpu_mondo_pa
, tb
->cpu_mondo_qmask
);
972 alloc_one_queue(&tb
->dev_mondo_pa
, tb
->dev_mondo_qmask
);
973 alloc_one_queue(&tb
->resum_mondo_pa
, tb
->resum_qmask
);
974 alloc_one_queue(&tb
->resum_kernel_buf_pa
, tb
->resum_qmask
);
975 alloc_one_queue(&tb
->nonresum_mondo_pa
, tb
->nonresum_qmask
);
976 alloc_one_queue(&tb
->nonresum_kernel_buf_pa
,
981 static void __init
init_send_mondo_info(void)
985 for_each_possible_cpu(cpu
) {
986 struct trap_per_cpu
*tb
= &trap_block
[cpu
];
988 init_cpu_send_mondo_info(tb
);
992 static struct irqaction timer_irq_action
= {
996 /* Only invoked on boot processor. */
997 void __init
init_IRQ(void)
1004 size
= sizeof(struct ino_bucket
) * NUM_IVECS
;
1005 ivector_table
= kzalloc(size
, GFP_KERNEL
);
1006 if (!ivector_table
) {
1007 prom_printf("Fatal error, cannot allocate ivector_table\n");
1010 __flush_dcache_range((unsigned long) ivector_table
,
1011 ((unsigned long) ivector_table
) + size
);
1013 ivector_table_pa
= __pa(ivector_table
);
1015 if (tlb_type
== hypervisor
)
1016 sun4v_init_mondo_queues();
1018 init_send_mondo_info();
1020 if (tlb_type
== hypervisor
) {
1021 /* Load up the boot cpu's entries. */
1022 sun4v_register_mondo_queues(hard_smp_processor_id());
1025 /* We need to clear any IRQ's pending in the soft interrupt
1026 * registers, a spurious one could be left around from the
1027 * PROM timer which we just disabled.
1029 clear_softint(get_softint());
1031 /* Now that ivector table is initialized, it is safe
1032 * to receive IRQ vector traps. We will normally take
1033 * one or two right now, in case some device PROM used
1034 * to boot us wants to speak to us. We just ignore them.
1036 __asm__
__volatile__("rdpr %%pstate, %%g1\n\t"
1037 "or %%g1, %0, %%g1\n\t"
1038 "wrpr %%g1, 0x0, %%pstate"
1043 irq_desc
[0].action
= &timer_irq_action
;